drm/i915: Fix gpu frequency change tracing
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_crt.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
8ca4013d 27#include <linux/dmi.h>
79e53945 28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
760285e7 30#include <drm/drmP.h>
c6f95f27 31#include <drm/drm_atomic_helper.h>
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
79e53945 35#include "intel_drv.h"
760285e7 36#include <drm/i915_drm.h>
79e53945
JB
37#include "i915_drv.h"
38
e7dbb2f2
KP
39/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
c9a1c4cd
CW
47struct intel_crt {
48 struct intel_encoder base;
637f44d2
AJ
49 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
e7dbb2f2 52 bool force_hotplug_required;
540a8950 53 u32 adpa_reg;
c9a1c4cd
CW
54};
55
eebe6f0b 56static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
c9a1c4cd 57{
eebe6f0b 58 return container_of(encoder, struct intel_crt, base);
c9a1c4cd
CW
59}
60
eebe6f0b 61static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
79e53945 62{
eebe6f0b 63 return intel_encoder_to_crt(intel_attached_encoder(connector));
540a8950
DV
64}
65
e403fc94
DV
66static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
79e53945 68{
e403fc94 69 struct drm_device *dev = encoder->base.dev;
79e53945 70 struct drm_i915_private *dev_priv = dev->dev_private;
e403fc94 71 struct intel_crt *crt = intel_encoder_to_crt(encoder);
6d129bea 72 enum intel_display_power_domain power_domain;
e403fc94
DV
73 u32 tmp;
74
6d129bea 75 power_domain = intel_display_port_power_domain(encoder);
f458ebbc 76 if (!intel_display_power_is_enabled(dev_priv, power_domain))
6d129bea
ID
77 return false;
78
e403fc94
DV
79 tmp = I915_READ(crt->adpa_reg);
80
81 if (!(tmp & ADPA_DAC_ENABLE))
82 return false;
83
84 if (HAS_PCH_CPT(dev))
85 *pipe = PORT_TO_PIPE_CPT(tmp);
86 else
87 *pipe = PORT_TO_PIPE(tmp);
88
89 return true;
90}
91
6801c18c 92static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
045ac3b5
JB
93{
94 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
95 struct intel_crt *crt = intel_encoder_to_crt(encoder);
96 u32 tmp, flags = 0;
97
98 tmp = I915_READ(crt->adpa_reg);
99
100 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
101 flags |= DRM_MODE_FLAG_PHSYNC;
102 else
103 flags |= DRM_MODE_FLAG_NHSYNC;
104
105 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
106 flags |= DRM_MODE_FLAG_PVSYNC;
107 else
108 flags |= DRM_MODE_FLAG_NVSYNC;
109
6801c18c
VS
110 return flags;
111}
112
113static void intel_crt_get_config(struct intel_encoder *encoder,
5cec258b 114 struct intel_crtc_state *pipe_config)
6801c18c
VS
115{
116 struct drm_device *dev = encoder->base.dev;
117 int dotclock;
118
2d112de7 119 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
18442d08
VS
120
121 dotclock = pipe_config->port_clock;
122
6801c18c 123 if (HAS_PCH_SPLIT(dev))
18442d08
VS
124 ironlake_check_encoder_dotclock(pipe_config, dotclock);
125
2d112de7 126 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
045ac3b5
JB
127}
128
6801c18c 129static void hsw_crt_get_config(struct intel_encoder *encoder,
5cec258b 130 struct intel_crtc_state *pipe_config)
6801c18c
VS
131{
132 intel_ddi_get_config(encoder, pipe_config);
133
2d112de7 134 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
6801c18c
VS
135 DRM_MODE_FLAG_NHSYNC |
136 DRM_MODE_FLAG_PVSYNC |
137 DRM_MODE_FLAG_NVSYNC);
2d112de7 138 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
6801c18c
VS
139}
140
082717ea
DV
141static void hsw_crt_pre_enable(struct intel_encoder *encoder)
142{
143 struct drm_device *dev = encoder->base.dev;
144 struct drm_i915_private *dev_priv = dev->dev_private;
145
146 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL already enabled\n");
147 I915_WRITE(SPLL_CTL,
148 SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC);
149 POSTING_READ(SPLL_CTL);
150 udelay(20);
151}
152
b2cabb0e
DV
153/* Note: The caller is required to filter out dpms modes not supported by the
154 * platform. */
155static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
df0323c4 156{
b2cabb0e 157 struct drm_device *dev = encoder->base.dev;
df0323c4 158 struct drm_i915_private *dev_priv = dev->dev_private;
b2cabb0e 159 struct intel_crt *crt = intel_encoder_to_crt(encoder);
894ed1ec 160 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
7c5f93b0 161 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
894ed1ec
DV
162 u32 adpa;
163
164 if (INTEL_INFO(dev)->gen >= 5)
165 adpa = ADPA_HOTPLUG_BITS;
166 else
167 adpa = 0;
df0323c4 168
894ed1ec
DV
169 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
170 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
171 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
172 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
173
174 /* For CPT allow 3 pipe config, for others just use A or B */
175 if (HAS_PCH_LPT(dev))
176 ; /* Those bits don't exist here */
177 else if (HAS_PCH_CPT(dev))
178 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
179 else if (crtc->pipe == 0)
180 adpa |= ADPA_PIPE_A_SELECT;
181 else
182 adpa |= ADPA_PIPE_B_SELECT;
183
184 if (!HAS_PCH_SPLIT(dev))
185 I915_WRITE(BCLRPAT(crtc->pipe), 0);
79e53945 186
0206e353 187 switch (mode) {
79e53945 188 case DRM_MODE_DPMS_ON:
894ed1ec 189 adpa |= ADPA_DAC_ENABLE;
79e53945
JB
190 break;
191 case DRM_MODE_DPMS_STANDBY:
894ed1ec 192 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
79e53945
JB
193 break;
194 case DRM_MODE_DPMS_SUSPEND:
894ed1ec 195 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
79e53945
JB
196 break;
197 case DRM_MODE_DPMS_OFF:
894ed1ec 198 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
79e53945
JB
199 break;
200 }
201
894ed1ec 202 I915_WRITE(crt->adpa_reg, adpa);
df0323c4 203}
2c07245f 204
637f44d2
AJ
205static void intel_disable_crt(struct intel_encoder *encoder)
206{
207 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
208}
209
1ea56e26
VS
210static void pch_disable_crt(struct intel_encoder *encoder)
211{
212}
213
214static void pch_post_disable_crt(struct intel_encoder *encoder)
215{
216 intel_disable_crt(encoder);
217}
abfdc1e3
DV
218
219static void hsw_crt_post_disable(struct intel_encoder *encoder)
220{
221 struct drm_device *dev = encoder->base.dev;
222 struct drm_i915_private *dev_priv = dev->dev_private;
223 uint32_t val;
224
225 DRM_DEBUG_KMS("Disabling SPLL\n");
226 val = I915_READ(SPLL_CTL);
227 WARN_ON(!(val & SPLL_PLL_ENABLE));
228 I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
229 POSTING_READ(SPLL_CTL);
230}
231
637f44d2
AJ
232static void intel_enable_crt(struct intel_encoder *encoder)
233{
234 struct intel_crt *crt = intel_encoder_to_crt(encoder);
235
236 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
237}
238
c19de8eb
DL
239static enum drm_mode_status
240intel_crt_mode_valid(struct drm_connector *connector,
241 struct drm_display_mode *mode)
79e53945 242{
6bcdcd9e
ZY
243 struct drm_device *dev = connector->dev;
244
245 int max_clock = 0;
79e53945
JB
246 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
247 return MODE_NO_DBLESCAN;
248
6bcdcd9e
ZY
249 if (mode->clock < 25000)
250 return MODE_CLOCK_LOW;
251
a6c45cf0 252 if (IS_GEN2(dev))
6bcdcd9e
ZY
253 max_clock = 350000;
254 else
255 max_clock = 400000;
256 if (mode->clock > max_clock)
257 return MODE_CLOCK_HIGH;
79e53945 258
d4b1931c
PZ
259 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
260 if (HAS_PCH_LPT(dev) &&
261 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
262 return MODE_CLOCK_HIGH;
263
79e53945
JB
264 return MODE_OK;
265}
266
5bfe2ac0 267static bool intel_crt_compute_config(struct intel_encoder *encoder,
5cec258b 268 struct intel_crtc_state *pipe_config)
79e53945 269{
5bfe2ac0
DV
270 struct drm_device *dev = encoder->base.dev;
271
272 if (HAS_PCH_SPLIT(dev))
273 pipe_config->has_pch_encoder = true;
274
2a7aceec
DV
275 /* LPT FDI RX only supports 8bpc. */
276 if (HAS_PCH_LPT(dev))
277 pipe_config->pipe_bpp = 24;
278
8f7abfd8 279 /* FDI must always be 2.7 GHz */
0e50338c
DV
280 if (HAS_DDI(dev)) {
281 pipe_config->ddi_pll_sel = PORT_CLK_SEL_SPLL;
8f7abfd8 282 pipe_config->port_clock = 135000 * 2;
0e50338c 283 }
8f7abfd8 284
79e53945
JB
285 return true;
286}
287
f2b115e6 288static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
2c07245f
ZW
289{
290 struct drm_device *dev = connector->dev;
e7dbb2f2 291 struct intel_crt *crt = intel_attached_crt(connector);
2c07245f 292 struct drm_i915_private *dev_priv = dev->dev_private;
e7dbb2f2 293 u32 adpa;
2c07245f
ZW
294 bool ret;
295
e7dbb2f2
KP
296 /* The first time through, trigger an explicit detection cycle */
297 if (crt->force_hotplug_required) {
298 bool turn_off_dac = HAS_PCH_SPLIT(dev);
299 u32 save_adpa;
67941da2 300
e7dbb2f2
KP
301 crt->force_hotplug_required = 0;
302
ca54b810 303 save_adpa = adpa = I915_READ(crt->adpa_reg);
e7dbb2f2
KP
304 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
305
306 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
307 if (turn_off_dac)
308 adpa &= ~ADPA_DAC_ENABLE;
309
ca54b810 310 I915_WRITE(crt->adpa_reg, adpa);
e7dbb2f2 311
ca54b810 312 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
e7dbb2f2
KP
313 1000))
314 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
315
316 if (turn_off_dac) {
ca54b810
VS
317 I915_WRITE(crt->adpa_reg, save_adpa);
318 POSTING_READ(crt->adpa_reg);
e7dbb2f2 319 }
a4a6b901
ZW
320 }
321
2c07245f 322 /* Check the status to see if both blue and green are on now */
ca54b810 323 adpa = I915_READ(crt->adpa_reg);
e7dbb2f2 324 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
2c07245f
ZW
325 ret = true;
326 else
327 ret = false;
e7dbb2f2 328 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
2c07245f 329
2c07245f 330 return ret;
79e53945
JB
331}
332
7d2c24e8
JB
333static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
334{
335 struct drm_device *dev = connector->dev;
ca54b810 336 struct intel_crt *crt = intel_attached_crt(connector);
7d2c24e8
JB
337 struct drm_i915_private *dev_priv = dev->dev_private;
338 u32 adpa;
339 bool ret;
340 u32 save_adpa;
341
ca54b810 342 save_adpa = adpa = I915_READ(crt->adpa_reg);
7d2c24e8
JB
343 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
344
345 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
346
ca54b810 347 I915_WRITE(crt->adpa_reg, adpa);
7d2c24e8 348
ca54b810 349 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
7d2c24e8
JB
350 1000)) {
351 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
ca54b810 352 I915_WRITE(crt->adpa_reg, save_adpa);
7d2c24e8
JB
353 }
354
355 /* Check the status to see if both blue and green are on now */
ca54b810 356 adpa = I915_READ(crt->adpa_reg);
7d2c24e8
JB
357 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
358 ret = true;
359 else
360 ret = false;
361
362 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
363
7d2c24e8
JB
364 return ret;
365}
366
79e53945
JB
367/**
368 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
369 *
370 * Not for i915G/i915GM
371 *
372 * \return true if CRT is connected.
373 * \return false if CRT is disconnected.
374 */
375static bool intel_crt_detect_hotplug(struct drm_connector *connector)
376{
377 struct drm_device *dev = connector->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
0706f17c 379 u32 stat;
7a772c49 380 bool ret = false;
771cb081 381 int i, tries = 0;
2c07245f 382
bad720ff 383 if (HAS_PCH_SPLIT(dev))
f2b115e6 384 return intel_ironlake_crt_detect_hotplug(connector);
2c07245f 385
7d2c24e8
JB
386 if (IS_VALLEYVIEW(dev))
387 return valleyview_crt_detect_hotplug(connector);
388
771cb081
ZY
389 /*
390 * On 4 series desktop, CRT detect sequence need to be done twice
391 * to get a reliable result.
392 */
79e53945 393
771cb081
ZY
394 if (IS_G4X(dev) && !IS_GM45(dev))
395 tries = 2;
396 else
397 tries = 1;
771cb081 398
771cb081 399 for (i = 0; i < tries ; i++) {
771cb081 400 /* turn on the FORCE_DETECT */
0706f17c
EE
401 i915_hotplug_interrupt_update(dev_priv,
402 CRT_HOTPLUG_FORCE_DETECT,
403 CRT_HOTPLUG_FORCE_DETECT);
771cb081 404 /* wait for FORCE_DETECT to go off */
913d8d11
CW
405 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
406 CRT_HOTPLUG_FORCE_DETECT) == 0,
481b6af3 407 1000))
79077319 408 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
771cb081 409 }
79e53945 410
7a772c49
AJ
411 stat = I915_READ(PORT_HOTPLUG_STAT);
412 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
413 ret = true;
414
415 /* clear the interrupt we just generated, if any */
416 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
79e53945 417
0706f17c 418 i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
7a772c49
AJ
419
420 return ret;
79e53945
JB
421}
422
f1a2f5b7
JN
423static struct edid *intel_crt_get_edid(struct drm_connector *connector,
424 struct i2c_adapter *i2c)
425{
426 struct edid *edid;
427
428 edid = drm_get_edid(connector, i2c);
429
430 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
431 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
432 intel_gmbus_force_bit(i2c, true);
433 edid = drm_get_edid(connector, i2c);
434 intel_gmbus_force_bit(i2c, false);
435 }
436
437 return edid;
438}
439
440/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
441static int intel_crt_ddc_get_modes(struct drm_connector *connector,
442 struct i2c_adapter *adapter)
443{
444 struct edid *edid;
ebda95a9 445 int ret;
f1a2f5b7
JN
446
447 edid = intel_crt_get_edid(connector, adapter);
448 if (!edid)
449 return 0;
450
ebda95a9
JN
451 ret = intel_connector_update_modes(connector, edid);
452 kfree(edid);
453
454 return ret;
f1a2f5b7
JN
455}
456
f5afcd3d 457static bool intel_crt_detect_ddc(struct drm_connector *connector)
79e53945 458{
f5afcd3d 459 struct intel_crt *crt = intel_attached_crt(connector);
c9a1c4cd 460 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
a2bd1f54
DV
461 struct edid *edid;
462 struct i2c_adapter *i2c;
79e53945 463
a2bd1f54 464 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
79e53945 465
41aa3448 466 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
f1a2f5b7 467 edid = intel_crt_get_edid(connector, i2c);
a2bd1f54
DV
468
469 if (edid) {
470 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
f5afcd3d 471
f5afcd3d
DM
472 /*
473 * This may be a DVI-I connector with a shared DDC
474 * link between analog and digital outputs, so we
475 * have to check the EDID input spec of the attached device.
476 */
f5afcd3d
DM
477 if (!is_digital) {
478 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
479 return true;
480 }
a2bd1f54
DV
481
482 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
483 } else {
484 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
6ec3d0c0
CW
485 }
486
a2bd1f54
DV
487 kfree(edid);
488
6ec3d0c0 489 return false;
79e53945
JB
490}
491
e4a5d54f 492static enum drm_connector_status
7173188d 493intel_crt_load_detect(struct intel_crt *crt)
e4a5d54f 494{
7173188d 495 struct drm_device *dev = crt->base.base.dev;
e4a5d54f 496 struct drm_i915_private *dev_priv = dev->dev_private;
7173188d 497 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
e4a5d54f
ML
498 uint32_t save_bclrpat;
499 uint32_t save_vtotal;
500 uint32_t vtotal, vactive;
501 uint32_t vsample;
502 uint32_t vblank, vblank_start, vblank_end;
503 uint32_t dsl;
504 uint32_t bclrpat_reg;
505 uint32_t vtotal_reg;
506 uint32_t vblank_reg;
507 uint32_t vsync_reg;
508 uint32_t pipeconf_reg;
509 uint32_t pipe_dsl_reg;
510 uint8_t st00;
511 enum drm_connector_status status;
512
6ec3d0c0
CW
513 DRM_DEBUG_KMS("starting load-detect on CRT\n");
514
9db4a9c7
JB
515 bclrpat_reg = BCLRPAT(pipe);
516 vtotal_reg = VTOTAL(pipe);
517 vblank_reg = VBLANK(pipe);
518 vsync_reg = VSYNC(pipe);
519 pipeconf_reg = PIPECONF(pipe);
520 pipe_dsl_reg = PIPEDSL(pipe);
e4a5d54f
ML
521
522 save_bclrpat = I915_READ(bclrpat_reg);
523 save_vtotal = I915_READ(vtotal_reg);
524 vblank = I915_READ(vblank_reg);
525
526 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
527 vactive = (save_vtotal & 0x7ff) + 1;
528
529 vblank_start = (vblank & 0xfff) + 1;
530 vblank_end = ((vblank >> 16) & 0xfff) + 1;
531
532 /* Set the border color to purple. */
533 I915_WRITE(bclrpat_reg, 0x500050);
534
a6c45cf0 535 if (!IS_GEN2(dev)) {
e4a5d54f
ML
536 uint32_t pipeconf = I915_READ(pipeconf_reg);
537 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
19c55da1 538 POSTING_READ(pipeconf_reg);
e4a5d54f
ML
539 /* Wait for next Vblank to substitue
540 * border color for Color info */
9d0498a2 541 intel_wait_for_vblank(dev, pipe);
e4a5d54f
ML
542 st00 = I915_READ8(VGA_MSR_WRITE);
543 status = ((st00 & (1 << 4)) != 0) ?
544 connector_status_connected :
545 connector_status_disconnected;
546
547 I915_WRITE(pipeconf_reg, pipeconf);
548 } else {
549 bool restore_vblank = false;
550 int count, detect;
551
552 /*
553 * If there isn't any border, add some.
554 * Yes, this will flicker
555 */
556 if (vblank_start <= vactive && vblank_end >= vtotal) {
557 uint32_t vsync = I915_READ(vsync_reg);
558 uint32_t vsync_start = (vsync & 0xffff) + 1;
559
560 vblank_start = vsync_start;
561 I915_WRITE(vblank_reg,
562 (vblank_start - 1) |
563 ((vblank_end - 1) << 16));
564 restore_vblank = true;
565 }
566 /* sample in the vertical border, selecting the larger one */
567 if (vblank_start - vactive >= vtotal - vblank_end)
568 vsample = (vblank_start + vactive) >> 1;
569 else
570 vsample = (vtotal + vblank_end) >> 1;
571
572 /*
573 * Wait for the border to be displayed
574 */
575 while (I915_READ(pipe_dsl_reg) >= vactive)
576 ;
577 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
578 ;
579 /*
580 * Watch ST00 for an entire scanline
581 */
582 detect = 0;
583 count = 0;
584 do {
585 count++;
586 /* Read the ST00 VGA status register */
587 st00 = I915_READ8(VGA_MSR_WRITE);
588 if (st00 & (1 << 4))
589 detect++;
590 } while ((I915_READ(pipe_dsl_reg) == dsl));
591
592 /* restore vblank if necessary */
593 if (restore_vblank)
594 I915_WRITE(vblank_reg, vblank);
595 /*
596 * If more than 3/4 of the scanline detected a monitor,
597 * then it is assumed to be present. This works even on i830,
598 * where there isn't any way to force the border color across
599 * the screen
600 */
601 status = detect * 4 > count * 3 ?
602 connector_status_connected :
603 connector_status_disconnected;
604 }
605
606 /* Restore previous settings */
607 I915_WRITE(bclrpat_reg, save_bclrpat);
608
609 return status;
610}
611
7b334fcb 612static enum drm_connector_status
930a9e28 613intel_crt_detect(struct drm_connector *connector, bool force)
79e53945
JB
614{
615 struct drm_device *dev = connector->dev;
c19a0df2 616 struct drm_i915_private *dev_priv = dev->dev_private;
c9a1c4cd 617 struct intel_crt *crt = intel_attached_crt(connector);
671dedd2
ID
618 struct intel_encoder *intel_encoder = &crt->base;
619 enum intel_display_power_domain power_domain;
e4a5d54f 620 enum drm_connector_status status;
e95c8438 621 struct intel_load_detect_pipe tmp;
51fd371b 622 struct drm_modeset_acquire_ctx ctx;
79e53945 623
164c8598 624 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
c23cc417 625 connector->base.id, connector->name,
164c8598
CW
626 force);
627
671dedd2
ID
628 power_domain = intel_display_port_power_domain(intel_encoder);
629 intel_display_power_get(dev_priv, power_domain);
630
a6c45cf0 631 if (I915_HAS_HOTPLUG(dev)) {
aaa37730
DV
632 /* We can not rely on the HPD pin always being correctly wired
633 * up, for example many KVM do not pass it through, and so
634 * only trust an assertion that the monitor is connected.
635 */
6ec3d0c0
CW
636 if (intel_crt_detect_hotplug(connector)) {
637 DRM_DEBUG_KMS("CRT detected via hotplug\n");
c19a0df2
PZ
638 status = connector_status_connected;
639 goto out;
aaa37730 640 } else
e7dbb2f2 641 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
79e53945
JB
642 }
643
c19a0df2
PZ
644 if (intel_crt_detect_ddc(connector)) {
645 status = connector_status_connected;
646 goto out;
647 }
79e53945 648
aaa37730
DV
649 /* Load detection is broken on HPD capable machines. Whoever wants a
650 * broken monitor (without edid) to work behind a broken kvm (that fails
651 * to have the right resistors for HP detection) needs to fix this up.
652 * For now just bail out. */
5bedeb2d 653 if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
c19a0df2
PZ
654 status = connector_status_disconnected;
655 goto out;
656 }
aaa37730 657
c19a0df2
PZ
658 if (!force) {
659 status = connector->status;
660 goto out;
661 }
7b334fcb 662
208bf9fd
VS
663 drm_modeset_acquire_init(&ctx, 0);
664
e4a5d54f 665 /* for pre-945g platforms use load detect */
51fd371b 666 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
e95c8438
DV
667 if (intel_crt_detect_ddc(connector))
668 status = connector_status_connected;
5bedeb2d 669 else if (INTEL_INFO(dev)->gen < 4)
e95c8438 670 status = intel_crt_load_detect(crt);
5bedeb2d
DV
671 else
672 status = connector_status_unknown;
49172fee 673 intel_release_load_detect_pipe(connector, &tmp, &ctx);
e95c8438
DV
674 } else
675 status = connector_status_unknown;
e4a5d54f 676
208bf9fd
VS
677 drm_modeset_drop_locks(&ctx);
678 drm_modeset_acquire_fini(&ctx);
679
c19a0df2 680out:
671dedd2 681 intel_display_power_put(dev_priv, power_domain);
e4a5d54f 682 return status;
79e53945
JB
683}
684
685static void intel_crt_destroy(struct drm_connector *connector)
686{
79e53945
JB
687 drm_connector_cleanup(connector);
688 kfree(connector);
689}
690
691static int intel_crt_get_modes(struct drm_connector *connector)
692{
8e4d36b9 693 struct drm_device *dev = connector->dev;
f899fc64 694 struct drm_i915_private *dev_priv = dev->dev_private;
671dedd2
ID
695 struct intel_crt *crt = intel_attached_crt(connector);
696 struct intel_encoder *intel_encoder = &crt->base;
697 enum intel_display_power_domain power_domain;
890f3359 698 int ret;
3bd7d909 699 struct i2c_adapter *i2c;
8e4d36b9 700
671dedd2
ID
701 power_domain = intel_display_port_power_domain(intel_encoder);
702 intel_display_power_get(dev_priv, power_domain);
703
41aa3448 704 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
f1a2f5b7 705 ret = intel_crt_ddc_get_modes(connector, i2c);
8e4d36b9 706 if (ret || !IS_G4X(dev))
671dedd2 707 goto out;
8e4d36b9 708
8e4d36b9 709 /* Try to probe digital port for output in DVI-I -> VGA mode. */
988c7015 710 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
671dedd2
ID
711 ret = intel_crt_ddc_get_modes(connector, i2c);
712
713out:
714 intel_display_power_put(dev_priv, power_domain);
715
716 return ret;
79e53945
JB
717}
718
719static int intel_crt_set_property(struct drm_connector *connector,
720 struct drm_property *property,
721 uint64_t value)
722{
79e53945
JB
723 return 0;
724}
725
f3269058
CW
726static void intel_crt_reset(struct drm_connector *connector)
727{
728 struct drm_device *dev = connector->dev;
2e938892 729 struct drm_i915_private *dev_priv = dev->dev_private;
f3269058
CW
730 struct intel_crt *crt = intel_attached_crt(connector);
731
10603caa 732 if (INTEL_INFO(dev)->gen >= 5) {
2e938892
DV
733 u32 adpa;
734
ca54b810 735 adpa = I915_READ(crt->adpa_reg);
2e938892
DV
736 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
737 adpa |= ADPA_HOTPLUG_BITS;
ca54b810
VS
738 I915_WRITE(crt->adpa_reg, adpa);
739 POSTING_READ(crt->adpa_reg);
2e938892 740
0039a4b3 741 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
f3269058 742 crt->force_hotplug_required = 1;
2e938892
DV
743 }
744
f3269058
CW
745}
746
79e53945
JB
747/*
748 * Routines for controlling stuff on the analog port
749 */
750
79e53945 751static const struct drm_connector_funcs intel_crt_connector_funcs = {
f3269058 752 .reset = intel_crt_reset,
4d688a2a 753 .dpms = drm_atomic_helper_connector_dpms,
79e53945
JB
754 .detect = intel_crt_detect,
755 .fill_modes = drm_helper_probe_single_connector_modes,
756 .destroy = intel_crt_destroy,
757 .set_property = intel_crt_set_property,
c6f95f27 758 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 759 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
2545e4a6 760 .atomic_get_property = intel_connector_atomic_get_property,
79e53945
JB
761};
762
763static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
764 .mode_valid = intel_crt_mode_valid,
765 .get_modes = intel_crt_get_modes,
df0e9248 766 .best_encoder = intel_best_encoder,
79e53945
JB
767};
768
79e53945 769static const struct drm_encoder_funcs intel_crt_enc_funcs = {
ea5b213a 770 .destroy = intel_encoder_destroy,
79e53945
JB
771};
772
bbe1c274 773static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
8ca4013d 774{
bc0daf48 775 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
8ca4013d
DL
776 return 1;
777}
778
779static const struct dmi_system_id intel_no_crt[] = {
780 {
781 .callback = intel_no_crt_dmi_callback,
782 .ident = "ACER ZGB",
783 .matches = {
784 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
785 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
786 },
787 },
10b6ee4a
GC
788 {
789 .callback = intel_no_crt_dmi_callback,
790 .ident = "DELL XPS 8700",
791 .matches = {
792 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
793 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
794 },
795 },
8ca4013d
DL
796 { }
797};
798
79e53945
JB
799void intel_crt_init(struct drm_device *dev)
800{
801 struct drm_connector *connector;
c9a1c4cd 802 struct intel_crt *crt;
454c1ca8 803 struct intel_connector *intel_connector;
db545019 804 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 805
8ca4013d
DL
806 /* Skip machines without VGA that falsely report hotplug events */
807 if (dmi_check_system(intel_no_crt))
808 return;
809
c9a1c4cd
CW
810 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
811 if (!crt)
79e53945
JB
812 return;
813
9bdbd0b9 814 intel_connector = intel_connector_alloc();
454c1ca8 815 if (!intel_connector) {
c9a1c4cd 816 kfree(crt);
454c1ca8
ZW
817 return;
818 }
819
820 connector = &intel_connector->base;
637f44d2 821 crt->connector = intel_connector;
454c1ca8 822 drm_connector_init(dev, &intel_connector->base,
79e53945
JB
823 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
824
c9a1c4cd 825 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
79e53945
JB
826 DRM_MODE_ENCODER_DAC);
827
c9a1c4cd 828 intel_connector_attach_encoder(intel_connector, &crt->base);
79e53945 829
c9a1c4cd 830 crt->base.type = INTEL_OUTPUT_ANALOG;
301ea74a 831 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
d63fa0dc 832 if (IS_I830(dev))
59c859d6
ED
833 crt->base.crtc_mask = (1 << 0);
834 else
0826874a 835 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
59c859d6 836
dbb02575
DV
837 if (IS_GEN2(dev))
838 connector->interlace_allowed = 0;
839 else
840 connector->interlace_allowed = 1;
79e53945
JB
841 connector->doublescan_allowed = 0;
842
df0323c4 843 if (HAS_PCH_SPLIT(dev))
540a8950
DV
844 crt->adpa_reg = PCH_ADPA;
845 else if (IS_VALLEYVIEW(dev))
846 crt->adpa_reg = VLV_ADPA;
df0323c4 847 else
540a8950
DV
848 crt->adpa_reg = ADPA;
849
5bfe2ac0 850 crt->base.compute_config = intel_crt_compute_config;
1ea56e26
VS
851 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev)) {
852 crt->base.disable = pch_disable_crt;
853 crt->base.post_disable = pch_post_disable_crt;
854 } else {
855 crt->base.disable = intel_disable_crt;
856 }
2124604b 857 crt->base.enable = intel_enable_crt;
1d843f9d
EE
858 if (I915_HAS_HOTPLUG(dev))
859 crt->base.hpd_pin = HPD_CRT;
a2985791
VS
860 if (HAS_DDI(dev)) {
861 crt->base.get_config = hsw_crt_get_config;
4eda01b2 862 crt->base.get_hw_state = intel_ddi_get_hw_state;
082717ea 863 crt->base.pre_enable = hsw_crt_pre_enable;
abfdc1e3 864 crt->base.post_disable = hsw_crt_post_disable;
a2985791
VS
865 } else {
866 crt->base.get_config = intel_crt_get_config;
4eda01b2 867 crt->base.get_hw_state = intel_crt_get_hw_state;
a2985791 868 }
e403fc94 869 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 870 intel_connector->unregister = intel_connector_unregister;
df0323c4 871
79e53945
JB
872 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
873
34ea3d38 874 drm_connector_register(connector);
b01f2c3a 875
821450c6
EE
876 if (!I915_HAS_HOTPLUG(dev))
877 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
eb1f8e4f 878
e7dbb2f2
KP
879 /*
880 * Configure the automatic hotplug detection stuff
881 */
882 crt->force_hotplug_required = 0;
e7dbb2f2 883
68d18ad7 884 /*
3e68320e
DL
885 * TODO: find a proper way to discover whether we need to set the the
886 * polarity and link reversal bits or not, instead of relying on the
887 * BIOS.
68d18ad7 888 */
3e68320e
DL
889 if (HAS_PCH_LPT(dev)) {
890 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
891 FDI_RX_LINK_REVERSAL_OVERRIDE;
892
eede3b53 893 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
3e68320e 894 }
754970ee
DV
895
896 intel_crt_reset(connector);
79e53945 897}