drm/i915: Extract context backing object allocation
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
05394f39 99 if (obj->user_pin_count > 0)
a6172a80 100 return "P";
d7f46fc4 101 else if (i915_gem_obj_is_pinned(obj))
a6172a80
CW
102 return "p";
103 else
104 return " ";
105}
106
05394f39 107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 108{
0206e353
AJ
109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
a6172a80
CW
115}
116
1d693bcc
BW
117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
1d693bcc 125 struct i915_vma *vma;
d7f46fc4
BW
126 int pin_count = 0;
127
fb1ae911 128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
1d693bcc 132 get_global_flag(obj),
a05a5862 133 obj->base.size / 1024,
37811fcc
CW
134 obj->base.read_domains,
135 obj->base.write_domain,
0201f1ec
CW
136 obj->last_read_seqno,
137 obj->last_write_seqno,
caea7476 138 obj->last_fenced_seqno,
84734a04 139 i915_cache_level_str(obj->cache_level),
37811fcc
CW
140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
d7f46fc4
BW
144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
148 if (obj->pin_display)
149 seq_printf(m, " (display)");
37811fcc
CW
150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
c1ad11fc
CW
160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
69dc4987
CW
171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
d5a81ef1
DV
173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
175}
176
273497e5 177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d
BW
178{
179 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
433e12f7 184static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 185{
9f25d007 186 struct drm_info_node *node = m->private;
433e12f7
BG
187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
2017263e 189 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 192 struct i915_vma *vma;
8f2480fb
CW
193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
de227ef0
CW
195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
2017263e 199
ca191b13 200 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
201 switch (list) {
202 case ACTIVE_LIST:
267f0c90 203 seq_puts(m, "Active:\n");
5cef07e1 204 head = &vm->active_list;
433e12f7
BG
205 break;
206 case INACTIVE_LIST:
267f0c90 207 seq_puts(m, "Inactive:\n");
5cef07e1 208 head = &vm->inactive_list;
433e12f7 209 break;
433e12f7 210 default:
de227ef0
CW
211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
2017263e 213 }
2017263e 214
8f2480fb 215 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
8f2480fb 222 count++;
2017263e 223 }
de227ef0 224 mutex_unlock(&dev->struct_mutex);
5e118f41 225
8f2480fb
CW
226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
2017263e
BG
228 return 0;
229}
230
6d2b8885
CW
231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
b25cb2f8 235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 236 struct drm_i915_gem_object *b =
b25cb2f8 237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
9f25d007 244 struct drm_info_node *node = m->private;
6d2b8885
CW
245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
b25cb2f8 261 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
b25cb2f8 271 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
b25cb2f8 279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
b25cb2f8 283 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
6299f992
CW
292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
f343c5f6 294 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
295 ++count; \
296 if (obj->map_and_fenceable) { \
f343c5f6 297 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
298 ++mappable_count; \
299 } \
300 } \
0206e353 301} while (0)
6299f992 302
2db8e9d6 303struct file_stats {
6313c204 304 struct drm_i915_file_private *file_priv;
2db8e9d6 305 int count;
c67a17e9
CW
306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
2db8e9d6
CW
309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
6313c204 315 struct i915_vma *vma;
2db8e9d6
CW
316
317 stats->count++;
318 stats->total += obj->base.size;
319
c67a17e9
CW
320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
6313c204
CW
323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
336 if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
2db8e9d6 346 } else {
6313c204
CW
347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
2db8e9d6
CW
355 }
356
6313c204
CW
357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
2db8e9d6
CW
360 return 0;
361}
362
ca191b13
BW
363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 375{
9f25d007 376 struct drm_info_node *node = m->private;
73aa808f
CW
377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
6299f992 381 struct drm_i915_gem_object *obj;
5cef07e1 382 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 383 struct drm_file *file;
ca191b13 384 struct i915_vma *vma;
73aa808f
CW
385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
6299f992
CW
391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
35c20a60 396 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
ca191b13 401 count_vmas(&vm->active_list, mm_list);
6299f992
CW
402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
6299f992 405 size = count = mappable_size = mappable_count = 0;
ca191b13 406 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
b7abb714 410 size = count = purgeable_size = purgeable_count = 0;
35c20a60 411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 412 size += obj->base.size, ++count;
b7abb714
CW
413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
6c085a72
CW
416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
6299f992 418 size = count = mappable_size = mappable_count = 0;
35c20a60 419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 420 if (obj->fault_mappable) {
f343c5f6 421 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
422 ++count;
423 }
424 if (obj->pin_mappable) {
f343c5f6 425 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
426 ++mappable_count;
427 }
b7abb714
CW
428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
6299f992 432 }
b7abb714
CW
433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
6299f992
CW
435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
93d18799 440 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 443
267f0c90 444 seq_putc(m, '\n');
2db8e9d6
CW
445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
3ec2f427 447 struct task_struct *task;
2db8e9d6
CW
448
449 memset(&stats, 0, sizeof(stats));
6313c204 450 stats.file_priv = file->driver_priv;
5b5ffff0 451 spin_lock(&file->table_lock);
2db8e9d6 452 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 453 spin_unlock(&file->table_lock);
3ec2f427
TH
454 /*
455 * Although we have a valid reference on file->pid, that does
456 * not guarantee that the task_struct who called get_pid() is
457 * still alive (e.g. get_pid(current) => fork() => exit()).
458 * Therefore, we need to protect this ->comm access using RCU.
459 */
460 rcu_read_lock();
461 task = pid_task(file->pid, PIDTYPE_PID);
c67a17e9 462 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
3ec2f427 463 task ? task->comm : "<unknown>",
2db8e9d6
CW
464 stats.count,
465 stats.total,
466 stats.active,
467 stats.inactive,
6313c204 468 stats.global,
c67a17e9 469 stats.shared,
2db8e9d6 470 stats.unbound);
3ec2f427 471 rcu_read_unlock();
2db8e9d6
CW
472 }
473
73aa808f
CW
474 mutex_unlock(&dev->struct_mutex);
475
476 return 0;
477}
478
aee56cff 479static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 480{
9f25d007 481 struct drm_info_node *node = m->private;
08c18323 482 struct drm_device *dev = node->minor->dev;
1b50247a 483 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
484 struct drm_i915_private *dev_priv = dev->dev_private;
485 struct drm_i915_gem_object *obj;
486 size_t total_obj_size, total_gtt_size;
487 int count, ret;
488
489 ret = mutex_lock_interruptible(&dev->struct_mutex);
490 if (ret)
491 return ret;
492
493 total_obj_size = total_gtt_size = count = 0;
35c20a60 494 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 495 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
496 continue;
497
267f0c90 498 seq_puts(m, " ");
08c18323 499 describe_obj(m, obj);
267f0c90 500 seq_putc(m, '\n');
08c18323 501 total_obj_size += obj->base.size;
f343c5f6 502 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
503 count++;
504 }
505
506 mutex_unlock(&dev->struct_mutex);
507
508 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509 count, total_obj_size, total_gtt_size);
510
511 return 0;
512}
513
4e5359cd
SF
514static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515{
9f25d007 516 struct drm_info_node *node = m->private;
4e5359cd
SF
517 struct drm_device *dev = node->minor->dev;
518 unsigned long flags;
519 struct intel_crtc *crtc;
8a270ebf
DV
520 int ret;
521
522 ret = mutex_lock_interruptible(&dev->struct_mutex);
523 if (ret)
524 return ret;
4e5359cd 525
d3fcc808 526 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
527 const char pipe = pipe_name(crtc->pipe);
528 const char plane = plane_name(crtc->plane);
4e5359cd
SF
529 struct intel_unpin_work *work;
530
531 spin_lock_irqsave(&dev->event_lock, flags);
532 work = crtc->unpin_work;
533 if (work == NULL) {
9db4a9c7 534 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
535 pipe, plane);
536 } else {
e7d841ca 537 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 538 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
539 pipe, plane);
540 } else {
9db4a9c7 541 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
542 pipe, plane);
543 }
544 if (work->enable_stall_check)
267f0c90 545 seq_puts(m, "Stall check enabled, ");
4e5359cd 546 else
267f0c90 547 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 548 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
549
550 if (work->old_fb_obj) {
05394f39
CW
551 struct drm_i915_gem_object *obj = work->old_fb_obj;
552 if (obj)
f343c5f6
BW
553 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
554 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
555 }
556 if (work->pending_flip_obj) {
05394f39
CW
557 struct drm_i915_gem_object *obj = work->pending_flip_obj;
558 if (obj)
f343c5f6
BW
559 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
560 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
561 }
562 }
563 spin_unlock_irqrestore(&dev->event_lock, flags);
564 }
565
8a270ebf
DV
566 mutex_unlock(&dev->struct_mutex);
567
4e5359cd
SF
568 return 0;
569}
570
2017263e
BG
571static int i915_gem_request_info(struct seq_file *m, void *data)
572{
9f25d007 573 struct drm_info_node *node = m->private;
2017263e 574 struct drm_device *dev = node->minor->dev;
e277a1f8 575 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 576 struct intel_engine_cs *ring;
2017263e 577 struct drm_i915_gem_request *gem_request;
a2c7f6fd 578 int ret, count, i;
de227ef0
CW
579
580 ret = mutex_lock_interruptible(&dev->struct_mutex);
581 if (ret)
582 return ret;
2017263e 583
c2c347a9 584 count = 0;
a2c7f6fd
CW
585 for_each_ring(ring, dev_priv, i) {
586 if (list_empty(&ring->request_list))
587 continue;
588
589 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 590 list_for_each_entry(gem_request,
a2c7f6fd 591 &ring->request_list,
c2c347a9
CW
592 list) {
593 seq_printf(m, " %d @ %d\n",
594 gem_request->seqno,
595 (int) (jiffies - gem_request->emitted_jiffies));
596 }
597 count++;
2017263e 598 }
de227ef0
CW
599 mutex_unlock(&dev->struct_mutex);
600
c2c347a9 601 if (count == 0)
267f0c90 602 seq_puts(m, "No requests\n");
c2c347a9 603
2017263e
BG
604 return 0;
605}
606
b2223497 607static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 608 struct intel_engine_cs *ring)
b2223497
CW
609{
610 if (ring->get_seqno) {
43a7b924 611 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 612 ring->name, ring->get_seqno(ring, false));
b2223497
CW
613 }
614}
615
2017263e
BG
616static int i915_gem_seqno_info(struct seq_file *m, void *data)
617{
9f25d007 618 struct drm_info_node *node = m->private;
2017263e 619 struct drm_device *dev = node->minor->dev;
e277a1f8 620 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 621 struct intel_engine_cs *ring;
1ec14ad3 622 int ret, i;
de227ef0
CW
623
624 ret = mutex_lock_interruptible(&dev->struct_mutex);
625 if (ret)
626 return ret;
c8c8fb33 627 intel_runtime_pm_get(dev_priv);
2017263e 628
a2c7f6fd
CW
629 for_each_ring(ring, dev_priv, i)
630 i915_ring_seqno_info(m, ring);
de227ef0 631
c8c8fb33 632 intel_runtime_pm_put(dev_priv);
de227ef0
CW
633 mutex_unlock(&dev->struct_mutex);
634
2017263e
BG
635 return 0;
636}
637
638
639static int i915_interrupt_info(struct seq_file *m, void *data)
640{
9f25d007 641 struct drm_info_node *node = m->private;
2017263e 642 struct drm_device *dev = node->minor->dev;
e277a1f8 643 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 644 struct intel_engine_cs *ring;
9db4a9c7 645 int ret, i, pipe;
de227ef0
CW
646
647 ret = mutex_lock_interruptible(&dev->struct_mutex);
648 if (ret)
649 return ret;
c8c8fb33 650 intel_runtime_pm_get(dev_priv);
2017263e 651
74e1ca8c
VS
652 if (IS_CHERRYVIEW(dev)) {
653 int i;
654 seq_printf(m, "Master Interrupt Control:\t%08x\n",
655 I915_READ(GEN8_MASTER_IRQ));
656
657 seq_printf(m, "Display IER:\t%08x\n",
658 I915_READ(VLV_IER));
659 seq_printf(m, "Display IIR:\t%08x\n",
660 I915_READ(VLV_IIR));
661 seq_printf(m, "Display IIR_RW:\t%08x\n",
662 I915_READ(VLV_IIR_RW));
663 seq_printf(m, "Display IMR:\t%08x\n",
664 I915_READ(VLV_IMR));
665 for_each_pipe(pipe)
666 seq_printf(m, "Pipe %c stat:\t%08x\n",
667 pipe_name(pipe),
668 I915_READ(PIPESTAT(pipe)));
669
670 seq_printf(m, "Port hotplug:\t%08x\n",
671 I915_READ(PORT_HOTPLUG_EN));
672 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
673 I915_READ(VLV_DPFLIPSTAT));
674 seq_printf(m, "DPINVGTT:\t%08x\n",
675 I915_READ(DPINVGTT));
676
677 for (i = 0; i < 4; i++) {
678 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
679 i, I915_READ(GEN8_GT_IMR(i)));
680 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
681 i, I915_READ(GEN8_GT_IIR(i)));
682 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
683 i, I915_READ(GEN8_GT_IER(i)));
684 }
685
686 seq_printf(m, "PCU interrupt mask:\t%08x\n",
687 I915_READ(GEN8_PCU_IMR));
688 seq_printf(m, "PCU interrupt identity:\t%08x\n",
689 I915_READ(GEN8_PCU_IIR));
690 seq_printf(m, "PCU interrupt enable:\t%08x\n",
691 I915_READ(GEN8_PCU_IER));
692 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
693 seq_printf(m, "Master Interrupt Control:\t%08x\n",
694 I915_READ(GEN8_MASTER_IRQ));
695
696 for (i = 0; i < 4; i++) {
697 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
698 i, I915_READ(GEN8_GT_IMR(i)));
699 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
700 i, I915_READ(GEN8_GT_IIR(i)));
701 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
702 i, I915_READ(GEN8_GT_IER(i)));
703 }
704
07d27e20 705 for_each_pipe(pipe) {
a123f157 706 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
707 pipe_name(pipe),
708 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 709 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
710 pipe_name(pipe),
711 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 712 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
713 pipe_name(pipe),
714 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
715 }
716
717 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
718 I915_READ(GEN8_DE_PORT_IMR));
719 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
720 I915_READ(GEN8_DE_PORT_IIR));
721 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
722 I915_READ(GEN8_DE_PORT_IER));
723
724 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
725 I915_READ(GEN8_DE_MISC_IMR));
726 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
727 I915_READ(GEN8_DE_MISC_IIR));
728 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
729 I915_READ(GEN8_DE_MISC_IER));
730
731 seq_printf(m, "PCU interrupt mask:\t%08x\n",
732 I915_READ(GEN8_PCU_IMR));
733 seq_printf(m, "PCU interrupt identity:\t%08x\n",
734 I915_READ(GEN8_PCU_IIR));
735 seq_printf(m, "PCU interrupt enable:\t%08x\n",
736 I915_READ(GEN8_PCU_IER));
737 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
738 seq_printf(m, "Display IER:\t%08x\n",
739 I915_READ(VLV_IER));
740 seq_printf(m, "Display IIR:\t%08x\n",
741 I915_READ(VLV_IIR));
742 seq_printf(m, "Display IIR_RW:\t%08x\n",
743 I915_READ(VLV_IIR_RW));
744 seq_printf(m, "Display IMR:\t%08x\n",
745 I915_READ(VLV_IMR));
746 for_each_pipe(pipe)
747 seq_printf(m, "Pipe %c stat:\t%08x\n",
748 pipe_name(pipe),
749 I915_READ(PIPESTAT(pipe)));
750
751 seq_printf(m, "Master IER:\t%08x\n",
752 I915_READ(VLV_MASTER_IER));
753
754 seq_printf(m, "Render IER:\t%08x\n",
755 I915_READ(GTIER));
756 seq_printf(m, "Render IIR:\t%08x\n",
757 I915_READ(GTIIR));
758 seq_printf(m, "Render IMR:\t%08x\n",
759 I915_READ(GTIMR));
760
761 seq_printf(m, "PM IER:\t\t%08x\n",
762 I915_READ(GEN6_PMIER));
763 seq_printf(m, "PM IIR:\t\t%08x\n",
764 I915_READ(GEN6_PMIIR));
765 seq_printf(m, "PM IMR:\t\t%08x\n",
766 I915_READ(GEN6_PMIMR));
767
768 seq_printf(m, "Port hotplug:\t%08x\n",
769 I915_READ(PORT_HOTPLUG_EN));
770 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
771 I915_READ(VLV_DPFLIPSTAT));
772 seq_printf(m, "DPINVGTT:\t%08x\n",
773 I915_READ(DPINVGTT));
774
775 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
776 seq_printf(m, "Interrupt enable: %08x\n",
777 I915_READ(IER));
778 seq_printf(m, "Interrupt identity: %08x\n",
779 I915_READ(IIR));
780 seq_printf(m, "Interrupt mask: %08x\n",
781 I915_READ(IMR));
9db4a9c7
JB
782 for_each_pipe(pipe)
783 seq_printf(m, "Pipe %c stat: %08x\n",
784 pipe_name(pipe),
785 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
786 } else {
787 seq_printf(m, "North Display Interrupt enable: %08x\n",
788 I915_READ(DEIER));
789 seq_printf(m, "North Display Interrupt identity: %08x\n",
790 I915_READ(DEIIR));
791 seq_printf(m, "North Display Interrupt mask: %08x\n",
792 I915_READ(DEIMR));
793 seq_printf(m, "South Display Interrupt enable: %08x\n",
794 I915_READ(SDEIER));
795 seq_printf(m, "South Display Interrupt identity: %08x\n",
796 I915_READ(SDEIIR));
797 seq_printf(m, "South Display Interrupt mask: %08x\n",
798 I915_READ(SDEIMR));
799 seq_printf(m, "Graphics Interrupt enable: %08x\n",
800 I915_READ(GTIER));
801 seq_printf(m, "Graphics Interrupt identity: %08x\n",
802 I915_READ(GTIIR));
803 seq_printf(m, "Graphics Interrupt mask: %08x\n",
804 I915_READ(GTIMR));
805 }
a2c7f6fd 806 for_each_ring(ring, dev_priv, i) {
a123f157 807 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
808 seq_printf(m,
809 "Graphics Interrupt mask (%s): %08x\n",
810 ring->name, I915_READ_IMR(ring));
9862e600 811 }
a2c7f6fd 812 i915_ring_seqno_info(m, ring);
9862e600 813 }
c8c8fb33 814 intel_runtime_pm_put(dev_priv);
de227ef0
CW
815 mutex_unlock(&dev->struct_mutex);
816
2017263e
BG
817 return 0;
818}
819
a6172a80
CW
820static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
821{
9f25d007 822 struct drm_info_node *node = m->private;
a6172a80 823 struct drm_device *dev = node->minor->dev;
e277a1f8 824 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
825 int i, ret;
826
827 ret = mutex_lock_interruptible(&dev->struct_mutex);
828 if (ret)
829 return ret;
a6172a80
CW
830
831 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
832 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
833 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 834 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 835
6c085a72
CW
836 seq_printf(m, "Fence %d, pin count = %d, object = ",
837 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 838 if (obj == NULL)
267f0c90 839 seq_puts(m, "unused");
c2c347a9 840 else
05394f39 841 describe_obj(m, obj);
267f0c90 842 seq_putc(m, '\n');
a6172a80
CW
843 }
844
05394f39 845 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
846 return 0;
847}
848
2017263e
BG
849static int i915_hws_info(struct seq_file *m, void *data)
850{
9f25d007 851 struct drm_info_node *node = m->private;
2017263e 852 struct drm_device *dev = node->minor->dev;
e277a1f8 853 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 854 struct intel_engine_cs *ring;
1a240d4d 855 const u32 *hws;
4066c0ae
CW
856 int i;
857
1ec14ad3 858 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 859 hws = ring->status_page.page_addr;
2017263e
BG
860 if (hws == NULL)
861 return 0;
862
863 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
864 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
865 i * 4,
866 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
867 }
868 return 0;
869}
870
d5442303
DV
871static ssize_t
872i915_error_state_write(struct file *filp,
873 const char __user *ubuf,
874 size_t cnt,
875 loff_t *ppos)
876{
edc3d884 877 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 878 struct drm_device *dev = error_priv->dev;
22bcfc6a 879 int ret;
d5442303
DV
880
881 DRM_DEBUG_DRIVER("Resetting error state\n");
882
22bcfc6a
DV
883 ret = mutex_lock_interruptible(&dev->struct_mutex);
884 if (ret)
885 return ret;
886
d5442303
DV
887 i915_destroy_error_state(dev);
888 mutex_unlock(&dev->struct_mutex);
889
890 return cnt;
891}
892
893static int i915_error_state_open(struct inode *inode, struct file *file)
894{
895 struct drm_device *dev = inode->i_private;
d5442303 896 struct i915_error_state_file_priv *error_priv;
d5442303
DV
897
898 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
899 if (!error_priv)
900 return -ENOMEM;
901
902 error_priv->dev = dev;
903
95d5bfb3 904 i915_error_state_get(dev, error_priv);
d5442303 905
edc3d884
MK
906 file->private_data = error_priv;
907
908 return 0;
d5442303
DV
909}
910
911static int i915_error_state_release(struct inode *inode, struct file *file)
912{
edc3d884 913 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 914
95d5bfb3 915 i915_error_state_put(error_priv);
d5442303
DV
916 kfree(error_priv);
917
edc3d884
MK
918 return 0;
919}
920
4dc955f7
MK
921static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
922 size_t count, loff_t *pos)
923{
924 struct i915_error_state_file_priv *error_priv = file->private_data;
925 struct drm_i915_error_state_buf error_str;
926 loff_t tmp_pos = 0;
927 ssize_t ret_count = 0;
928 int ret;
929
930 ret = i915_error_state_buf_init(&error_str, count, *pos);
931 if (ret)
932 return ret;
edc3d884 933
fc16b48b 934 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
935 if (ret)
936 goto out;
937
edc3d884
MK
938 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
939 error_str.buf,
940 error_str.bytes);
941
942 if (ret_count < 0)
943 ret = ret_count;
944 else
945 *pos = error_str.start + ret_count;
946out:
4dc955f7 947 i915_error_state_buf_release(&error_str);
edc3d884 948 return ret ?: ret_count;
d5442303
DV
949}
950
951static const struct file_operations i915_error_state_fops = {
952 .owner = THIS_MODULE,
953 .open = i915_error_state_open,
edc3d884 954 .read = i915_error_state_read,
d5442303
DV
955 .write = i915_error_state_write,
956 .llseek = default_llseek,
957 .release = i915_error_state_release,
958};
959
647416f9
KC
960static int
961i915_next_seqno_get(void *data, u64 *val)
40633219 962{
647416f9 963 struct drm_device *dev = data;
e277a1f8 964 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
965 int ret;
966
967 ret = mutex_lock_interruptible(&dev->struct_mutex);
968 if (ret)
969 return ret;
970
647416f9 971 *val = dev_priv->next_seqno;
40633219
MK
972 mutex_unlock(&dev->struct_mutex);
973
647416f9 974 return 0;
40633219
MK
975}
976
647416f9
KC
977static int
978i915_next_seqno_set(void *data, u64 val)
979{
980 struct drm_device *dev = data;
40633219
MK
981 int ret;
982
40633219
MK
983 ret = mutex_lock_interruptible(&dev->struct_mutex);
984 if (ret)
985 return ret;
986
e94fbaa8 987 ret = i915_gem_set_seqno(dev, val);
40633219
MK
988 mutex_unlock(&dev->struct_mutex);
989
647416f9 990 return ret;
40633219
MK
991}
992
647416f9
KC
993DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
994 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 995 "0x%llx\n");
40633219 996
f97108d1
JB
997static int i915_rstdby_delays(struct seq_file *m, void *unused)
998{
9f25d007 999 struct drm_info_node *node = m->private;
f97108d1 1000 struct drm_device *dev = node->minor->dev;
e277a1f8 1001 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1002 u16 crstanddelay;
1003 int ret;
1004
1005 ret = mutex_lock_interruptible(&dev->struct_mutex);
1006 if (ret)
1007 return ret;
c8c8fb33 1008 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1009
1010 crstanddelay = I915_READ16(CRSTANDVID);
1011
c8c8fb33 1012 intel_runtime_pm_put(dev_priv);
616fdb5a 1013 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1014
1015 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
1016
1017 return 0;
1018}
1019
adb4bd12 1020static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1021{
9f25d007 1022 struct drm_info_node *node = m->private;
f97108d1 1023 struct drm_device *dev = node->minor->dev;
e277a1f8 1024 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1025 int ret = 0;
1026
1027 intel_runtime_pm_get(dev_priv);
3b8d8d91 1028
5c9669ce
TR
1029 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1030
3b8d8d91
JB
1031 if (IS_GEN5(dev)) {
1032 u16 rgvswctl = I915_READ16(MEMSWCTL);
1033 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1034
1035 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1036 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1037 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1038 MEMSTAT_VID_SHIFT);
1039 seq_printf(m, "Current P-state: %d\n",
1040 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2
TR
1041 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1042 IS_BROADWELL(dev)) {
3b8d8d91
JB
1043 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1044 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1045 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1046 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1047 u32 rpstat, cagf, reqf;
ccab5c82
JB
1048 u32 rpupei, rpcurup, rpprevup;
1049 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
1050 int max_freq;
1051
1052 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1053 ret = mutex_lock_interruptible(&dev->struct_mutex);
1054 if (ret)
c8c8fb33 1055 goto out;
d1ebd816 1056
c8d9a590 1057 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1058
8e8c06cd
CW
1059 reqf = I915_READ(GEN6_RPNSWREQ);
1060 reqf &= ~GEN6_TURBO_DISABLE;
daa3afb2 1061 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8e8c06cd
CW
1062 reqf >>= 24;
1063 else
1064 reqf >>= 25;
1065 reqf *= GT_FREQUENCY_MULTIPLIER;
1066
0d8f9491
CW
1067 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1068 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1069 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1070
ccab5c82
JB
1071 rpstat = I915_READ(GEN6_RPSTAT1);
1072 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1073 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1074 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1075 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1076 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1077 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
daa3afb2 1078 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1079 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1080 else
1081 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1082 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1083
c8d9a590 1084 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1085 mutex_unlock(&dev->struct_mutex);
1086
0d8f9491
CW
1087 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1088 I915_READ(GEN6_PMIER),
1089 I915_READ(GEN6_PMIMR),
1090 I915_READ(GEN6_PMISR),
1091 I915_READ(GEN6_PMIIR),
1092 I915_READ(GEN6_PMINTRMSK));
3b8d8d91 1093 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91
JB
1094 seq_printf(m, "Render p-state ratio: %d\n",
1095 (gt_perf_status & 0xff00) >> 8);
1096 seq_printf(m, "Render p-state VID: %d\n",
1097 gt_perf_status & 0xff);
1098 seq_printf(m, "Render p-state limit: %d\n",
1099 rp_state_limits & 0xff);
0d8f9491
CW
1100 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1101 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1102 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1103 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1104 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1105 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1106 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1107 GEN6_CURICONT_MASK);
1108 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1109 GEN6_CURBSYTAVG_MASK);
1110 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1111 GEN6_CURBSYTAVG_MASK);
1112 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1113 GEN6_CURIAVG_MASK);
1114 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1115 GEN6_CURBSYTAVG_MASK);
1116 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1117 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1118
1119 max_freq = (rp_state_cap & 0xff0000) >> 16;
1120 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1121 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1122
1123 max_freq = (rp_state_cap & 0xff00) >> 8;
1124 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1125 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1126
1127 max_freq = rp_state_cap & 0xff;
1128 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1129 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1130
1131 seq_printf(m, "Max overclocked frequency: %dMHz\n",
b39fb297 1132 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
0a073b84
JB
1133 } else if (IS_VALLEYVIEW(dev)) {
1134 u32 freq_sts, val;
1135
259bd5d4 1136 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1137 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1138 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1139 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1140
c5bd2bf6 1141 val = valleyview_rps_max_freq(dev_priv);
0a073b84 1142 seq_printf(m, "max GPU freq: %d MHz\n",
2ec3815f 1143 vlv_gpu_freq(dev_priv, val));
0a073b84 1144
c5bd2bf6 1145 val = valleyview_rps_min_freq(dev_priv);
0a073b84 1146 seq_printf(m, "min GPU freq: %d MHz\n",
2ec3815f 1147 vlv_gpu_freq(dev_priv, val));
0a073b84
JB
1148
1149 seq_printf(m, "current GPU freq: %d MHz\n",
2ec3815f 1150 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
259bd5d4 1151 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1152 } else {
267f0c90 1153 seq_puts(m, "no P-state info available\n");
3b8d8d91 1154 }
f97108d1 1155
c8c8fb33
PZ
1156out:
1157 intel_runtime_pm_put(dev_priv);
1158 return ret;
f97108d1
JB
1159}
1160
1161static int i915_delayfreq_table(struct seq_file *m, void *unused)
1162{
9f25d007 1163 struct drm_info_node *node = m->private;
f97108d1 1164 struct drm_device *dev = node->minor->dev;
e277a1f8 1165 struct drm_i915_private *dev_priv = dev->dev_private;
f97108d1 1166 u32 delayfreq;
616fdb5a
BW
1167 int ret, i;
1168
1169 ret = mutex_lock_interruptible(&dev->struct_mutex);
1170 if (ret)
1171 return ret;
c8c8fb33 1172 intel_runtime_pm_get(dev_priv);
f97108d1
JB
1173
1174 for (i = 0; i < 16; i++) {
1175 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
1176 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1177 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
1178 }
1179
c8c8fb33
PZ
1180 intel_runtime_pm_put(dev_priv);
1181
616fdb5a
BW
1182 mutex_unlock(&dev->struct_mutex);
1183
f97108d1
JB
1184 return 0;
1185}
1186
1187static inline int MAP_TO_MV(int map)
1188{
1189 return 1250 - (map * 25);
1190}
1191
1192static int i915_inttoext_table(struct seq_file *m, void *unused)
1193{
9f25d007 1194 struct drm_info_node *node = m->private;
f97108d1 1195 struct drm_device *dev = node->minor->dev;
e277a1f8 1196 struct drm_i915_private *dev_priv = dev->dev_private;
f97108d1 1197 u32 inttoext;
616fdb5a
BW
1198 int ret, i;
1199
1200 ret = mutex_lock_interruptible(&dev->struct_mutex);
1201 if (ret)
1202 return ret;
c8c8fb33 1203 intel_runtime_pm_get(dev_priv);
f97108d1
JB
1204
1205 for (i = 1; i <= 32; i++) {
1206 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1207 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1208 }
1209
c8c8fb33 1210 intel_runtime_pm_put(dev_priv);
616fdb5a
BW
1211 mutex_unlock(&dev->struct_mutex);
1212
f97108d1
JB
1213 return 0;
1214}
1215
4d85529d 1216static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1217{
9f25d007 1218 struct drm_info_node *node = m->private;
f97108d1 1219 struct drm_device *dev = node->minor->dev;
e277a1f8 1220 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1221 u32 rgvmodectl, rstdbyctl;
1222 u16 crstandvid;
1223 int ret;
1224
1225 ret = mutex_lock_interruptible(&dev->struct_mutex);
1226 if (ret)
1227 return ret;
c8c8fb33 1228 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1229
1230 rgvmodectl = I915_READ(MEMMODECTL);
1231 rstdbyctl = I915_READ(RSTDBYCTL);
1232 crstandvid = I915_READ16(CRSTANDVID);
1233
c8c8fb33 1234 intel_runtime_pm_put(dev_priv);
616fdb5a 1235 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1236
1237 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1238 "yes" : "no");
1239 seq_printf(m, "Boost freq: %d\n",
1240 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1241 MEMMODE_BOOST_FREQ_SHIFT);
1242 seq_printf(m, "HW control enabled: %s\n",
1243 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1244 seq_printf(m, "SW control enabled: %s\n",
1245 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1246 seq_printf(m, "Gated voltage change: %s\n",
1247 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1248 seq_printf(m, "Starting frequency: P%d\n",
1249 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1250 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1251 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1252 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1253 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1254 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1255 seq_printf(m, "Render standby enabled: %s\n",
1256 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1257 seq_puts(m, "Current RS state: ");
88271da3
JB
1258 switch (rstdbyctl & RSX_STATUS_MASK) {
1259 case RSX_STATUS_ON:
267f0c90 1260 seq_puts(m, "on\n");
88271da3
JB
1261 break;
1262 case RSX_STATUS_RC1:
267f0c90 1263 seq_puts(m, "RC1\n");
88271da3
JB
1264 break;
1265 case RSX_STATUS_RC1E:
267f0c90 1266 seq_puts(m, "RC1E\n");
88271da3
JB
1267 break;
1268 case RSX_STATUS_RS1:
267f0c90 1269 seq_puts(m, "RS1\n");
88271da3
JB
1270 break;
1271 case RSX_STATUS_RS2:
267f0c90 1272 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1273 break;
1274 case RSX_STATUS_RS3:
267f0c90 1275 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1276 break;
1277 default:
267f0c90 1278 seq_puts(m, "unknown\n");
88271da3
JB
1279 break;
1280 }
f97108d1
JB
1281
1282 return 0;
1283}
1284
669ab5aa
D
1285static int vlv_drpc_info(struct seq_file *m)
1286{
1287
9f25d007 1288 struct drm_info_node *node = m->private;
669ab5aa
D
1289 struct drm_device *dev = node->minor->dev;
1290 struct drm_i915_private *dev_priv = dev->dev_private;
1291 u32 rpmodectl1, rcctl1;
1292 unsigned fw_rendercount = 0, fw_mediacount = 0;
1293
d46c0517
ID
1294 intel_runtime_pm_get(dev_priv);
1295
669ab5aa
D
1296 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1297 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1298
d46c0517
ID
1299 intel_runtime_pm_put(dev_priv);
1300
669ab5aa
D
1301 seq_printf(m, "Video Turbo Mode: %s\n",
1302 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1303 seq_printf(m, "Turbo enabled: %s\n",
1304 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1305 seq_printf(m, "HW control enabled: %s\n",
1306 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1307 seq_printf(m, "SW control enabled: %s\n",
1308 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1309 GEN6_RP_MEDIA_SW_MODE));
1310 seq_printf(m, "RC6 Enabled: %s\n",
1311 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1312 GEN6_RC_CTL_EI_MODE(1))));
1313 seq_printf(m, "Render Power Well: %s\n",
1314 (I915_READ(VLV_GTLC_PW_STATUS) &
1315 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1316 seq_printf(m, "Media Power Well: %s\n",
1317 (I915_READ(VLV_GTLC_PW_STATUS) &
1318 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1319
9cc19be5
ID
1320 seq_printf(m, "Render RC6 residency since boot: %u\n",
1321 I915_READ(VLV_GT_RENDER_RC6));
1322 seq_printf(m, "Media RC6 residency since boot: %u\n",
1323 I915_READ(VLV_GT_MEDIA_RC6));
1324
669ab5aa
D
1325 spin_lock_irq(&dev_priv->uncore.lock);
1326 fw_rendercount = dev_priv->uncore.fw_rendercount;
1327 fw_mediacount = dev_priv->uncore.fw_mediacount;
1328 spin_unlock_irq(&dev_priv->uncore.lock);
1329
1330 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1331 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1332
1333
1334 return 0;
1335}
1336
1337
4d85529d
BW
1338static int gen6_drpc_info(struct seq_file *m)
1339{
1340
9f25d007 1341 struct drm_info_node *node = m->private;
4d85529d
BW
1342 struct drm_device *dev = node->minor->dev;
1343 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1344 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1345 unsigned forcewake_count;
aee56cff 1346 int count = 0, ret;
4d85529d
BW
1347
1348 ret = mutex_lock_interruptible(&dev->struct_mutex);
1349 if (ret)
1350 return ret;
c8c8fb33 1351 intel_runtime_pm_get(dev_priv);
4d85529d 1352
907b28c5
CW
1353 spin_lock_irq(&dev_priv->uncore.lock);
1354 forcewake_count = dev_priv->uncore.forcewake_count;
1355 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1356
1357 if (forcewake_count) {
267f0c90
DL
1358 seq_puts(m, "RC information inaccurate because somebody "
1359 "holds a forcewake reference \n");
4d85529d
BW
1360 } else {
1361 /* NB: we cannot use forcewake, else we read the wrong values */
1362 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1363 udelay(10);
1364 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1365 }
1366
1367 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1368 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1369
1370 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1371 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1372 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1373 mutex_lock(&dev_priv->rps.hw_lock);
1374 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1375 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1376
c8c8fb33
PZ
1377 intel_runtime_pm_put(dev_priv);
1378
4d85529d
BW
1379 seq_printf(m, "Video Turbo Mode: %s\n",
1380 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1381 seq_printf(m, "HW control enabled: %s\n",
1382 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1383 seq_printf(m, "SW control enabled: %s\n",
1384 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1385 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1386 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1387 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1388 seq_printf(m, "RC6 Enabled: %s\n",
1389 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1390 seq_printf(m, "Deep RC6 Enabled: %s\n",
1391 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1392 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1393 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1394 seq_puts(m, "Current RC state: ");
4d85529d
BW
1395 switch (gt_core_status & GEN6_RCn_MASK) {
1396 case GEN6_RC0:
1397 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1398 seq_puts(m, "Core Power Down\n");
4d85529d 1399 else
267f0c90 1400 seq_puts(m, "on\n");
4d85529d
BW
1401 break;
1402 case GEN6_RC3:
267f0c90 1403 seq_puts(m, "RC3\n");
4d85529d
BW
1404 break;
1405 case GEN6_RC6:
267f0c90 1406 seq_puts(m, "RC6\n");
4d85529d
BW
1407 break;
1408 case GEN6_RC7:
267f0c90 1409 seq_puts(m, "RC7\n");
4d85529d
BW
1410 break;
1411 default:
267f0c90 1412 seq_puts(m, "Unknown\n");
4d85529d
BW
1413 break;
1414 }
1415
1416 seq_printf(m, "Core Power Down: %s\n",
1417 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1418
1419 /* Not exactly sure what this is */
1420 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1421 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1422 seq_printf(m, "RC6 residency since boot: %u\n",
1423 I915_READ(GEN6_GT_GFX_RC6));
1424 seq_printf(m, "RC6+ residency since boot: %u\n",
1425 I915_READ(GEN6_GT_GFX_RC6p));
1426 seq_printf(m, "RC6++ residency since boot: %u\n",
1427 I915_READ(GEN6_GT_GFX_RC6pp));
1428
ecd8faea
BW
1429 seq_printf(m, "RC6 voltage: %dmV\n",
1430 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1431 seq_printf(m, "RC6+ voltage: %dmV\n",
1432 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1433 seq_printf(m, "RC6++ voltage: %dmV\n",
1434 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1435 return 0;
1436}
1437
1438static int i915_drpc_info(struct seq_file *m, void *unused)
1439{
9f25d007 1440 struct drm_info_node *node = m->private;
4d85529d
BW
1441 struct drm_device *dev = node->minor->dev;
1442
669ab5aa
D
1443 if (IS_VALLEYVIEW(dev))
1444 return vlv_drpc_info(m);
1445 else if (IS_GEN6(dev) || IS_GEN7(dev))
4d85529d
BW
1446 return gen6_drpc_info(m);
1447 else
1448 return ironlake_drpc_info(m);
1449}
1450
b5e50c3f
JB
1451static int i915_fbc_status(struct seq_file *m, void *unused)
1452{
9f25d007 1453 struct drm_info_node *node = m->private;
b5e50c3f 1454 struct drm_device *dev = node->minor->dev;
e277a1f8 1455 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1456
3a77c4c4 1457 if (!HAS_FBC(dev)) {
267f0c90 1458 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1459 return 0;
1460 }
1461
36623ef8
PZ
1462 intel_runtime_pm_get(dev_priv);
1463
ee5382ae 1464 if (intel_fbc_enabled(dev)) {
267f0c90 1465 seq_puts(m, "FBC enabled\n");
b5e50c3f 1466 } else {
267f0c90 1467 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1468 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1469 case FBC_OK:
1470 seq_puts(m, "FBC actived, but currently disabled in hardware");
1471 break;
1472 case FBC_UNSUPPORTED:
1473 seq_puts(m, "unsupported by this chipset");
1474 break;
bed4a673 1475 case FBC_NO_OUTPUT:
267f0c90 1476 seq_puts(m, "no outputs");
bed4a673 1477 break;
b5e50c3f 1478 case FBC_STOLEN_TOO_SMALL:
267f0c90 1479 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1480 break;
1481 case FBC_UNSUPPORTED_MODE:
267f0c90 1482 seq_puts(m, "mode not supported");
b5e50c3f
JB
1483 break;
1484 case FBC_MODE_TOO_LARGE:
267f0c90 1485 seq_puts(m, "mode too large");
b5e50c3f
JB
1486 break;
1487 case FBC_BAD_PLANE:
267f0c90 1488 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1489 break;
1490 case FBC_NOT_TILED:
267f0c90 1491 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1492 break;
9c928d16 1493 case FBC_MULTIPLE_PIPES:
267f0c90 1494 seq_puts(m, "multiple pipes are enabled");
9c928d16 1495 break;
c1a9f047 1496 case FBC_MODULE_PARAM:
267f0c90 1497 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1498 break;
8a5729a3 1499 case FBC_CHIP_DEFAULT:
267f0c90 1500 seq_puts(m, "disabled per chip default");
8a5729a3 1501 break;
b5e50c3f 1502 default:
267f0c90 1503 seq_puts(m, "unknown reason");
b5e50c3f 1504 }
267f0c90 1505 seq_putc(m, '\n');
b5e50c3f 1506 }
36623ef8
PZ
1507
1508 intel_runtime_pm_put(dev_priv);
1509
b5e50c3f
JB
1510 return 0;
1511}
1512
92d44621
PZ
1513static int i915_ips_status(struct seq_file *m, void *unused)
1514{
9f25d007 1515 struct drm_info_node *node = m->private;
92d44621
PZ
1516 struct drm_device *dev = node->minor->dev;
1517 struct drm_i915_private *dev_priv = dev->dev_private;
1518
f5adf94e 1519 if (!HAS_IPS(dev)) {
92d44621
PZ
1520 seq_puts(m, "not supported\n");
1521 return 0;
1522 }
1523
36623ef8
PZ
1524 intel_runtime_pm_get(dev_priv);
1525
0eaa53f0
RV
1526 seq_printf(m, "Enabled by kernel parameter: %s\n",
1527 yesno(i915.enable_ips));
1528
1529 if (INTEL_INFO(dev)->gen >= 8) {
1530 seq_puts(m, "Currently: unknown\n");
1531 } else {
1532 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1533 seq_puts(m, "Currently: enabled\n");
1534 else
1535 seq_puts(m, "Currently: disabled\n");
1536 }
92d44621 1537
36623ef8
PZ
1538 intel_runtime_pm_put(dev_priv);
1539
92d44621
PZ
1540 return 0;
1541}
1542
4a9bef37
JB
1543static int i915_sr_status(struct seq_file *m, void *unused)
1544{
9f25d007 1545 struct drm_info_node *node = m->private;
4a9bef37 1546 struct drm_device *dev = node->minor->dev;
e277a1f8 1547 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1548 bool sr_enabled = false;
1549
36623ef8
PZ
1550 intel_runtime_pm_get(dev_priv);
1551
1398261a 1552 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1553 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1554 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1555 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1556 else if (IS_I915GM(dev))
1557 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1558 else if (IS_PINEVIEW(dev))
1559 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1560
36623ef8
PZ
1561 intel_runtime_pm_put(dev_priv);
1562
5ba2aaaa
CW
1563 seq_printf(m, "self-refresh: %s\n",
1564 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1565
1566 return 0;
1567}
1568
7648fa99
JB
1569static int i915_emon_status(struct seq_file *m, void *unused)
1570{
9f25d007 1571 struct drm_info_node *node = m->private;
7648fa99 1572 struct drm_device *dev = node->minor->dev;
e277a1f8 1573 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1574 unsigned long temp, chipset, gfx;
de227ef0
CW
1575 int ret;
1576
582be6b4
CW
1577 if (!IS_GEN5(dev))
1578 return -ENODEV;
1579
de227ef0
CW
1580 ret = mutex_lock_interruptible(&dev->struct_mutex);
1581 if (ret)
1582 return ret;
7648fa99
JB
1583
1584 temp = i915_mch_val(dev_priv);
1585 chipset = i915_chipset_val(dev_priv);
1586 gfx = i915_gfx_val(dev_priv);
de227ef0 1587 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1588
1589 seq_printf(m, "GMCH temp: %ld\n", temp);
1590 seq_printf(m, "Chipset power: %ld\n", chipset);
1591 seq_printf(m, "GFX power: %ld\n", gfx);
1592 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1593
1594 return 0;
1595}
1596
23b2f8bb
JB
1597static int i915_ring_freq_table(struct seq_file *m, void *unused)
1598{
9f25d007 1599 struct drm_info_node *node = m->private;
23b2f8bb 1600 struct drm_device *dev = node->minor->dev;
e277a1f8 1601 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1602 int ret = 0;
23b2f8bb
JB
1603 int gpu_freq, ia_freq;
1604
1c70c0ce 1605 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1606 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1607 return 0;
1608 }
1609
5bfa0199
PZ
1610 intel_runtime_pm_get(dev_priv);
1611
5c9669ce
TR
1612 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1613
4fc688ce 1614 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1615 if (ret)
5bfa0199 1616 goto out;
23b2f8bb 1617
267f0c90 1618 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1619
b39fb297
BW
1620 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1621 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1622 gpu_freq++) {
42c0526c
BW
1623 ia_freq = gpu_freq;
1624 sandybridge_pcode_read(dev_priv,
1625 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1626 &ia_freq);
3ebecd07
CW
1627 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1628 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1629 ((ia_freq >> 0) & 0xff) * 100,
1630 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1631 }
1632
4fc688ce 1633 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1634
5bfa0199
PZ
1635out:
1636 intel_runtime_pm_put(dev_priv);
1637 return ret;
23b2f8bb
JB
1638}
1639
7648fa99
JB
1640static int i915_gfxec(struct seq_file *m, void *unused)
1641{
9f25d007 1642 struct drm_info_node *node = m->private;
7648fa99 1643 struct drm_device *dev = node->minor->dev;
e277a1f8 1644 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1645 int ret;
1646
1647 ret = mutex_lock_interruptible(&dev->struct_mutex);
1648 if (ret)
1649 return ret;
c8c8fb33 1650 intel_runtime_pm_get(dev_priv);
7648fa99
JB
1651
1652 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
c8c8fb33 1653 intel_runtime_pm_put(dev_priv);
7648fa99 1654
616fdb5a
BW
1655 mutex_unlock(&dev->struct_mutex);
1656
7648fa99
JB
1657 return 0;
1658}
1659
44834a67
CW
1660static int i915_opregion(struct seq_file *m, void *unused)
1661{
9f25d007 1662 struct drm_info_node *node = m->private;
44834a67 1663 struct drm_device *dev = node->minor->dev;
e277a1f8 1664 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1665 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1666 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1667 int ret;
1668
0d38f009
DV
1669 if (data == NULL)
1670 return -ENOMEM;
1671
44834a67
CW
1672 ret = mutex_lock_interruptible(&dev->struct_mutex);
1673 if (ret)
0d38f009 1674 goto out;
44834a67 1675
0d38f009
DV
1676 if (opregion->header) {
1677 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1678 seq_write(m, data, OPREGION_SIZE);
1679 }
44834a67
CW
1680
1681 mutex_unlock(&dev->struct_mutex);
1682
0d38f009
DV
1683out:
1684 kfree(data);
44834a67
CW
1685 return 0;
1686}
1687
37811fcc
CW
1688static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1689{
9f25d007 1690 struct drm_info_node *node = m->private;
37811fcc 1691 struct drm_device *dev = node->minor->dev;
4520f53a 1692 struct intel_fbdev *ifbdev = NULL;
37811fcc 1693 struct intel_framebuffer *fb;
37811fcc 1694
4520f53a
DV
1695#ifdef CONFIG_DRM_I915_FBDEV
1696 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1697
1698 ifbdev = dev_priv->fbdev;
1699 fb = to_intel_framebuffer(ifbdev->helper.fb);
1700
623f9783 1701 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1702 fb->base.width,
1703 fb->base.height,
1704 fb->base.depth,
623f9783
DV
1705 fb->base.bits_per_pixel,
1706 atomic_read(&fb->base.refcount.refcount));
05394f39 1707 describe_obj(m, fb->obj);
267f0c90 1708 seq_putc(m, '\n');
4520f53a 1709#endif
37811fcc 1710
4b096ac1 1711 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1712 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1713 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1714 continue;
1715
623f9783 1716 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1717 fb->base.width,
1718 fb->base.height,
1719 fb->base.depth,
623f9783
DV
1720 fb->base.bits_per_pixel,
1721 atomic_read(&fb->base.refcount.refcount));
05394f39 1722 describe_obj(m, fb->obj);
267f0c90 1723 seq_putc(m, '\n');
37811fcc 1724 }
4b096ac1 1725 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1726
1727 return 0;
1728}
1729
e76d3630
BW
1730static int i915_context_status(struct seq_file *m, void *unused)
1731{
9f25d007 1732 struct drm_info_node *node = m->private;
e76d3630 1733 struct drm_device *dev = node->minor->dev;
e277a1f8 1734 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1735 struct intel_engine_cs *ring;
273497e5 1736 struct intel_context *ctx;
a168c293 1737 int ret, i;
e76d3630 1738
f3d28878 1739 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1740 if (ret)
1741 return ret;
1742
3e373948 1743 if (dev_priv->ips.pwrctx) {
267f0c90 1744 seq_puts(m, "power context ");
3e373948 1745 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1746 seq_putc(m, '\n');
dc501fbc 1747 }
e76d3630 1748
3e373948 1749 if (dev_priv->ips.renderctx) {
267f0c90 1750 seq_puts(m, "render context ");
3e373948 1751 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1752 seq_putc(m, '\n');
dc501fbc 1753 }
e76d3630 1754
a33afea5 1755 list_for_each_entry(ctx, &dev_priv->context_list, link) {
b77f6997
CW
1756 if (ctx->obj == NULL)
1757 continue;
1758
a33afea5 1759 seq_puts(m, "HW context ");
3ccfd19d 1760 describe_ctx(m, ctx);
a33afea5
BW
1761 for_each_ring(ring, dev_priv, i)
1762 if (ring->default_context == ctx)
1763 seq_printf(m, "(default context %s) ", ring->name);
1764
1765 describe_obj(m, ctx->obj);
1766 seq_putc(m, '\n');
a168c293
BW
1767 }
1768
f3d28878 1769 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1770
1771 return 0;
1772}
1773
6d794d42
BW
1774static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1775{
9f25d007 1776 struct drm_info_node *node = m->private;
6d794d42
BW
1777 struct drm_device *dev = node->minor->dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
43709ba0 1779 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
6d794d42 1780
907b28c5 1781 spin_lock_irq(&dev_priv->uncore.lock);
43709ba0
D
1782 if (IS_VALLEYVIEW(dev)) {
1783 fw_rendercount = dev_priv->uncore.fw_rendercount;
1784 fw_mediacount = dev_priv->uncore.fw_mediacount;
1785 } else
1786 forcewake_count = dev_priv->uncore.forcewake_count;
907b28c5 1787 spin_unlock_irq(&dev_priv->uncore.lock);
6d794d42 1788
43709ba0
D
1789 if (IS_VALLEYVIEW(dev)) {
1790 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1791 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1792 } else
1793 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1794
1795 return 0;
1796}
1797
ea16a3cd
DV
1798static const char *swizzle_string(unsigned swizzle)
1799{
aee56cff 1800 switch (swizzle) {
ea16a3cd
DV
1801 case I915_BIT_6_SWIZZLE_NONE:
1802 return "none";
1803 case I915_BIT_6_SWIZZLE_9:
1804 return "bit9";
1805 case I915_BIT_6_SWIZZLE_9_10:
1806 return "bit9/bit10";
1807 case I915_BIT_6_SWIZZLE_9_11:
1808 return "bit9/bit11";
1809 case I915_BIT_6_SWIZZLE_9_10_11:
1810 return "bit9/bit10/bit11";
1811 case I915_BIT_6_SWIZZLE_9_17:
1812 return "bit9/bit17";
1813 case I915_BIT_6_SWIZZLE_9_10_17:
1814 return "bit9/bit10/bit17";
1815 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1816 return "unknown";
ea16a3cd
DV
1817 }
1818
1819 return "bug";
1820}
1821
1822static int i915_swizzle_info(struct seq_file *m, void *data)
1823{
9f25d007 1824 struct drm_info_node *node = m->private;
ea16a3cd
DV
1825 struct drm_device *dev = node->minor->dev;
1826 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1827 int ret;
1828
1829 ret = mutex_lock_interruptible(&dev->struct_mutex);
1830 if (ret)
1831 return ret;
c8c8fb33 1832 intel_runtime_pm_get(dev_priv);
ea16a3cd 1833
ea16a3cd
DV
1834 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1835 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1836 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1837 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1838
1839 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1840 seq_printf(m, "DDC = 0x%08x\n",
1841 I915_READ(DCC));
1842 seq_printf(m, "C0DRB3 = 0x%04x\n",
1843 I915_READ16(C0DRB3));
1844 seq_printf(m, "C1DRB3 = 0x%04x\n",
1845 I915_READ16(C1DRB3));
9d3203e1 1846 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
1847 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1848 I915_READ(MAD_DIMM_C0));
1849 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1850 I915_READ(MAD_DIMM_C1));
1851 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1852 I915_READ(MAD_DIMM_C2));
1853 seq_printf(m, "TILECTL = 0x%08x\n",
1854 I915_READ(TILECTL));
9d3203e1
BW
1855 if (IS_GEN8(dev))
1856 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1857 I915_READ(GAMTARBMODE));
1858 else
1859 seq_printf(m, "ARB_MODE = 0x%08x\n",
1860 I915_READ(ARB_MODE));
3fa7d235
DV
1861 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1862 I915_READ(DISP_ARB_CTL));
ea16a3cd 1863 }
c8c8fb33 1864 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
1865 mutex_unlock(&dev->struct_mutex);
1866
1867 return 0;
1868}
1869
1c60fef5
BW
1870static int per_file_ctx(int id, void *ptr, void *data)
1871{
273497e5 1872 struct intel_context *ctx = ptr;
1c60fef5
BW
1873 struct seq_file *m = data;
1874 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);
1875
f83d6518
OM
1876 if (i915_gem_context_is_default(ctx))
1877 seq_puts(m, " default context:\n");
1878 else
1879 seq_printf(m, " context %d:\n", ctx->id);
1c60fef5
BW
1880 ppgtt->debug_dump(ppgtt, m);
1881
1882 return 0;
1883}
1884
77df6772 1885static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 1886{
3cf17fc5 1887 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1888 struct intel_engine_cs *ring;
77df6772
BW
1889 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1890 int unused, i;
3cf17fc5 1891
77df6772
BW
1892 if (!ppgtt)
1893 return;
1894
1895 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
5abbcca3 1896 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
77df6772
BW
1897 for_each_ring(ring, dev_priv, unused) {
1898 seq_printf(m, "%s\n", ring->name);
1899 for (i = 0; i < 4; i++) {
1900 u32 offset = 0x270 + i * 8;
1901 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1902 pdp <<= 32;
1903 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 1904 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
1905 }
1906 }
1907}
1908
1909static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1910{
1911 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1912 struct intel_engine_cs *ring;
1c60fef5 1913 struct drm_file *file;
77df6772 1914 int i;
3cf17fc5 1915
3cf17fc5
DV
1916 if (INTEL_INFO(dev)->gen == 6)
1917 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1918
a2c7f6fd 1919 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1920 seq_printf(m, "%s\n", ring->name);
1921 if (INTEL_INFO(dev)->gen == 7)
1922 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1923 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1924 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1925 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1926 }
1927 if (dev_priv->mm.aliasing_ppgtt) {
1928 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1929
267f0c90 1930 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5 1931 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1c60fef5 1932
87d60b63 1933 ppgtt->debug_dump(ppgtt, m);
1c60fef5
BW
1934 } else
1935 return;
1936
1937 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
1938 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 1939
1c60fef5
BW
1940 seq_printf(m, "proc: %s\n",
1941 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 1942 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
1943 }
1944 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
1945}
1946
1947static int i915_ppgtt_info(struct seq_file *m, void *data)
1948{
9f25d007 1949 struct drm_info_node *node = m->private;
77df6772 1950 struct drm_device *dev = node->minor->dev;
c8c8fb33 1951 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
1952
1953 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1954 if (ret)
1955 return ret;
c8c8fb33 1956 intel_runtime_pm_get(dev_priv);
77df6772
BW
1957
1958 if (INTEL_INFO(dev)->gen >= 8)
1959 gen8_ppgtt_info(m, dev);
1960 else if (INTEL_INFO(dev)->gen >= 6)
1961 gen6_ppgtt_info(m, dev);
1962
c8c8fb33 1963 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
1964 mutex_unlock(&dev->struct_mutex);
1965
1966 return 0;
1967}
1968
63573eb7
BW
1969static int i915_llc(struct seq_file *m, void *data)
1970{
9f25d007 1971 struct drm_info_node *node = m->private;
63573eb7
BW
1972 struct drm_device *dev = node->minor->dev;
1973 struct drm_i915_private *dev_priv = dev->dev_private;
1974
1975 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1976 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1977 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1978
1979 return 0;
1980}
1981
e91fd8c6
RV
1982static int i915_edp_psr_status(struct seq_file *m, void *data)
1983{
1984 struct drm_info_node *node = m->private;
1985 struct drm_device *dev = node->minor->dev;
1986 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709
RV
1987 u32 psrperf = 0;
1988 bool enabled = false;
e91fd8c6 1989
c8c8fb33
PZ
1990 intel_runtime_pm_get(dev_priv);
1991
a031d709
RV
1992 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1993 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
5755c78f
RV
1994 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
1995 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
e91fd8c6 1996
a031d709
RV
1997 enabled = HAS_PSR(dev) &&
1998 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
5755c78f 1999 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
e91fd8c6 2000
a031d709
RV
2001 if (HAS_PSR(dev))
2002 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2003 EDP_PSR_PERF_CNT_MASK;
2004 seq_printf(m, "Performance_Counter: %u\n", psrperf);
e91fd8c6 2005
c8c8fb33 2006 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2007 return 0;
2008}
2009
d2e216d0
RV
2010static int i915_sink_crc(struct seq_file *m, void *data)
2011{
2012 struct drm_info_node *node = m->private;
2013 struct drm_device *dev = node->minor->dev;
2014 struct intel_encoder *encoder;
2015 struct intel_connector *connector;
2016 struct intel_dp *intel_dp = NULL;
2017 int ret;
2018 u8 crc[6];
2019
2020 drm_modeset_lock_all(dev);
2021 list_for_each_entry(connector, &dev->mode_config.connector_list,
2022 base.head) {
2023
2024 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2025 continue;
2026
b6ae3c7c
PZ
2027 if (!connector->base.encoder)
2028 continue;
2029
d2e216d0
RV
2030 encoder = to_intel_encoder(connector->base.encoder);
2031 if (encoder->type != INTEL_OUTPUT_EDP)
2032 continue;
2033
2034 intel_dp = enc_to_intel_dp(&encoder->base);
2035
2036 ret = intel_dp_sink_crc(intel_dp, crc);
2037 if (ret)
2038 goto out;
2039
2040 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2041 crc[0], crc[1], crc[2],
2042 crc[3], crc[4], crc[5]);
2043 goto out;
2044 }
2045 ret = -ENODEV;
2046out:
2047 drm_modeset_unlock_all(dev);
2048 return ret;
2049}
2050
ec013e7f
JB
2051static int i915_energy_uJ(struct seq_file *m, void *data)
2052{
2053 struct drm_info_node *node = m->private;
2054 struct drm_device *dev = node->minor->dev;
2055 struct drm_i915_private *dev_priv = dev->dev_private;
2056 u64 power;
2057 u32 units;
2058
2059 if (INTEL_INFO(dev)->gen < 6)
2060 return -ENODEV;
2061
36623ef8
PZ
2062 intel_runtime_pm_get(dev_priv);
2063
ec013e7f
JB
2064 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2065 power = (power & 0x1f00) >> 8;
2066 units = 1000000 / (1 << power); /* convert to uJ */
2067 power = I915_READ(MCH_SECP_NRG_STTS);
2068 power *= units;
2069
36623ef8
PZ
2070 intel_runtime_pm_put(dev_priv);
2071
ec013e7f 2072 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2073
2074 return 0;
2075}
2076
2077static int i915_pc8_status(struct seq_file *m, void *unused)
2078{
9f25d007 2079 struct drm_info_node *node = m->private;
371db66a
PZ
2080 struct drm_device *dev = node->minor->dev;
2081 struct drm_i915_private *dev_priv = dev->dev_private;
2082
85b8d5c2 2083 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
371db66a
PZ
2084 seq_puts(m, "not supported\n");
2085 return 0;
2086 }
2087
86c4ec0d 2088 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2089 seq_printf(m, "IRQs disabled: %s\n",
5d584b2e 2090 yesno(dev_priv->pm.irqs_disabled));
371db66a 2091
ec013e7f
JB
2092 return 0;
2093}
2094
1da51581
ID
2095static const char *power_domain_str(enum intel_display_power_domain domain)
2096{
2097 switch (domain) {
2098 case POWER_DOMAIN_PIPE_A:
2099 return "PIPE_A";
2100 case POWER_DOMAIN_PIPE_B:
2101 return "PIPE_B";
2102 case POWER_DOMAIN_PIPE_C:
2103 return "PIPE_C";
2104 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2105 return "PIPE_A_PANEL_FITTER";
2106 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2107 return "PIPE_B_PANEL_FITTER";
2108 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2109 return "PIPE_C_PANEL_FITTER";
2110 case POWER_DOMAIN_TRANSCODER_A:
2111 return "TRANSCODER_A";
2112 case POWER_DOMAIN_TRANSCODER_B:
2113 return "TRANSCODER_B";
2114 case POWER_DOMAIN_TRANSCODER_C:
2115 return "TRANSCODER_C";
2116 case POWER_DOMAIN_TRANSCODER_EDP:
2117 return "TRANSCODER_EDP";
319be8ae
ID
2118 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2119 return "PORT_DDI_A_2_LANES";
2120 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2121 return "PORT_DDI_A_4_LANES";
2122 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2123 return "PORT_DDI_B_2_LANES";
2124 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2125 return "PORT_DDI_B_4_LANES";
2126 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2127 return "PORT_DDI_C_2_LANES";
2128 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2129 return "PORT_DDI_C_4_LANES";
2130 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2131 return "PORT_DDI_D_2_LANES";
2132 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2133 return "PORT_DDI_D_4_LANES";
2134 case POWER_DOMAIN_PORT_DSI:
2135 return "PORT_DSI";
2136 case POWER_DOMAIN_PORT_CRT:
2137 return "PORT_CRT";
2138 case POWER_DOMAIN_PORT_OTHER:
2139 return "PORT_OTHER";
1da51581
ID
2140 case POWER_DOMAIN_VGA:
2141 return "VGA";
2142 case POWER_DOMAIN_AUDIO:
2143 return "AUDIO";
2144 case POWER_DOMAIN_INIT:
2145 return "INIT";
2146 default:
2147 WARN_ON(1);
2148 return "?";
2149 }
2150}
2151
2152static int i915_power_domain_info(struct seq_file *m, void *unused)
2153{
9f25d007 2154 struct drm_info_node *node = m->private;
1da51581
ID
2155 struct drm_device *dev = node->minor->dev;
2156 struct drm_i915_private *dev_priv = dev->dev_private;
2157 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2158 int i;
2159
2160 mutex_lock(&power_domains->lock);
2161
2162 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2163 for (i = 0; i < power_domains->power_well_count; i++) {
2164 struct i915_power_well *power_well;
2165 enum intel_display_power_domain power_domain;
2166
2167 power_well = &power_domains->power_wells[i];
2168 seq_printf(m, "%-25s %d\n", power_well->name,
2169 power_well->count);
2170
2171 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2172 power_domain++) {
2173 if (!(BIT(power_domain) & power_well->domains))
2174 continue;
2175
2176 seq_printf(m, " %-23s %d\n",
2177 power_domain_str(power_domain),
2178 power_domains->domain_use_count[power_domain]);
2179 }
2180 }
2181
2182 mutex_unlock(&power_domains->lock);
2183
2184 return 0;
2185}
2186
53f5e3ca
JB
2187static void intel_seq_print_mode(struct seq_file *m, int tabs,
2188 struct drm_display_mode *mode)
2189{
2190 int i;
2191
2192 for (i = 0; i < tabs; i++)
2193 seq_putc(m, '\t');
2194
2195 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2196 mode->base.id, mode->name,
2197 mode->vrefresh, mode->clock,
2198 mode->hdisplay, mode->hsync_start,
2199 mode->hsync_end, mode->htotal,
2200 mode->vdisplay, mode->vsync_start,
2201 mode->vsync_end, mode->vtotal,
2202 mode->type, mode->flags);
2203}
2204
2205static void intel_encoder_info(struct seq_file *m,
2206 struct intel_crtc *intel_crtc,
2207 struct intel_encoder *intel_encoder)
2208{
9f25d007 2209 struct drm_info_node *node = m->private;
53f5e3ca
JB
2210 struct drm_device *dev = node->minor->dev;
2211 struct drm_crtc *crtc = &intel_crtc->base;
2212 struct intel_connector *intel_connector;
2213 struct drm_encoder *encoder;
2214
2215 encoder = &intel_encoder->base;
2216 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2217 encoder->base.id, encoder->name);
53f5e3ca
JB
2218 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2219 struct drm_connector *connector = &intel_connector->base;
2220 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2221 connector->base.id,
c23cc417 2222 connector->name,
53f5e3ca
JB
2223 drm_get_connector_status_name(connector->status));
2224 if (connector->status == connector_status_connected) {
2225 struct drm_display_mode *mode = &crtc->mode;
2226 seq_printf(m, ", mode:\n");
2227 intel_seq_print_mode(m, 2, mode);
2228 } else {
2229 seq_putc(m, '\n');
2230 }
2231 }
2232}
2233
2234static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2235{
9f25d007 2236 struct drm_info_node *node = m->private;
53f5e3ca
JB
2237 struct drm_device *dev = node->minor->dev;
2238 struct drm_crtc *crtc = &intel_crtc->base;
2239 struct intel_encoder *intel_encoder;
2240
5aa8a937
MR
2241 if (crtc->primary->fb)
2242 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2243 crtc->primary->fb->base.id, crtc->x, crtc->y,
2244 crtc->primary->fb->width, crtc->primary->fb->height);
2245 else
2246 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2247 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2248 intel_encoder_info(m, intel_crtc, intel_encoder);
2249}
2250
2251static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2252{
2253 struct drm_display_mode *mode = panel->fixed_mode;
2254
2255 seq_printf(m, "\tfixed mode:\n");
2256 intel_seq_print_mode(m, 2, mode);
2257}
2258
2259static void intel_dp_info(struct seq_file *m,
2260 struct intel_connector *intel_connector)
2261{
2262 struct intel_encoder *intel_encoder = intel_connector->encoder;
2263 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2264
2265 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2266 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2267 "no");
2268 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2269 intel_panel_info(m, &intel_connector->panel);
2270}
2271
2272static void intel_hdmi_info(struct seq_file *m,
2273 struct intel_connector *intel_connector)
2274{
2275 struct intel_encoder *intel_encoder = intel_connector->encoder;
2276 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2277
2278 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2279 "no");
2280}
2281
2282static void intel_lvds_info(struct seq_file *m,
2283 struct intel_connector *intel_connector)
2284{
2285 intel_panel_info(m, &intel_connector->panel);
2286}
2287
2288static void intel_connector_info(struct seq_file *m,
2289 struct drm_connector *connector)
2290{
2291 struct intel_connector *intel_connector = to_intel_connector(connector);
2292 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2293 struct drm_display_mode *mode;
53f5e3ca
JB
2294
2295 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2296 connector->base.id, connector->name,
53f5e3ca
JB
2297 drm_get_connector_status_name(connector->status));
2298 if (connector->status == connector_status_connected) {
2299 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2300 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2301 connector->display_info.width_mm,
2302 connector->display_info.height_mm);
2303 seq_printf(m, "\tsubpixel order: %s\n",
2304 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2305 seq_printf(m, "\tCEA rev: %d\n",
2306 connector->display_info.cea_rev);
2307 }
2308 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2309 intel_encoder->type == INTEL_OUTPUT_EDP)
2310 intel_dp_info(m, intel_connector);
2311 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2312 intel_hdmi_info(m, intel_connector);
2313 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2314 intel_lvds_info(m, intel_connector);
2315
f103fc7d
JB
2316 seq_printf(m, "\tmodes:\n");
2317 list_for_each_entry(mode, &connector->modes, head)
2318 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2319}
2320
065f2ec2
CW
2321static bool cursor_active(struct drm_device *dev, int pipe)
2322{
2323 struct drm_i915_private *dev_priv = dev->dev_private;
2324 u32 state;
2325
2326 if (IS_845G(dev) || IS_I865G(dev))
2327 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2328 else
5efb3e28 2329 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2330
2331 return state;
2332}
2333
2334static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2335{
2336 struct drm_i915_private *dev_priv = dev->dev_private;
2337 u32 pos;
2338
5efb3e28 2339 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2340
2341 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2342 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2343 *x = -*x;
2344
2345 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2346 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2347 *y = -*y;
2348
2349 return cursor_active(dev, pipe);
2350}
2351
53f5e3ca
JB
2352static int i915_display_info(struct seq_file *m, void *unused)
2353{
9f25d007 2354 struct drm_info_node *node = m->private;
53f5e3ca 2355 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2356 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2357 struct intel_crtc *crtc;
53f5e3ca
JB
2358 struct drm_connector *connector;
2359
b0e5ddf3 2360 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2361 drm_modeset_lock_all(dev);
2362 seq_printf(m, "CRTC info\n");
2363 seq_printf(m, "---------\n");
d3fcc808 2364 for_each_intel_crtc(dev, crtc) {
065f2ec2
CW
2365 bool active;
2366 int x, y;
53f5e3ca 2367
57127efa 2368 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2369 crtc->base.base.id, pipe_name(crtc->pipe),
57127efa 2370 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
a23dc658 2371 if (crtc->active) {
065f2ec2
CW
2372 intel_crtc_info(m, crtc);
2373
a23dc658 2374 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2375 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2376 yesno(crtc->cursor_base),
57127efa
CW
2377 x, y, crtc->cursor_width, crtc->cursor_height,
2378 crtc->cursor_addr, yesno(active));
a23dc658 2379 }
cace841c
DV
2380
2381 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2382 yesno(!crtc->cpu_fifo_underrun_disabled),
2383 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2384 }
2385
2386 seq_printf(m, "\n");
2387 seq_printf(m, "Connector info\n");
2388 seq_printf(m, "--------------\n");
2389 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2390 intel_connector_info(m, connector);
2391 }
2392 drm_modeset_unlock_all(dev);
b0e5ddf3 2393 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2394
2395 return 0;
2396}
2397
e04934cf
BW
2398static int i915_semaphore_status(struct seq_file *m, void *unused)
2399{
2400 struct drm_info_node *node = (struct drm_info_node *) m->private;
2401 struct drm_device *dev = node->minor->dev;
2402 struct drm_i915_private *dev_priv = dev->dev_private;
2403 struct intel_engine_cs *ring;
2404 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2405 int i, j, ret;
2406
2407 if (!i915_semaphore_is_enabled(dev)) {
2408 seq_puts(m, "Semaphores are disabled\n");
2409 return 0;
2410 }
2411
2412 ret = mutex_lock_interruptible(&dev->struct_mutex);
2413 if (ret)
2414 return ret;
2415
2416 if (IS_BROADWELL(dev)) {
2417 struct page *page;
2418 uint64_t *seqno;
2419
2420 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2421
2422 seqno = (uint64_t *)kmap_atomic(page);
2423 for_each_ring(ring, dev_priv, i) {
2424 uint64_t offset;
2425
2426 seq_printf(m, "%s\n", ring->name);
2427
2428 seq_puts(m, " Last signal:");
2429 for (j = 0; j < num_rings; j++) {
2430 offset = i * I915_NUM_RINGS + j;
2431 seq_printf(m, "0x%08llx (0x%02llx) ",
2432 seqno[offset], offset * 8);
2433 }
2434 seq_putc(m, '\n');
2435
2436 seq_puts(m, " Last wait: ");
2437 for (j = 0; j < num_rings; j++) {
2438 offset = i + (j * I915_NUM_RINGS);
2439 seq_printf(m, "0x%08llx (0x%02llx) ",
2440 seqno[offset], offset * 8);
2441 }
2442 seq_putc(m, '\n');
2443
2444 }
2445 kunmap_atomic(seqno);
2446 } else {
2447 seq_puts(m, " Last signal:");
2448 for_each_ring(ring, dev_priv, i)
2449 for (j = 0; j < num_rings; j++)
2450 seq_printf(m, "0x%08x\n",
2451 I915_READ(ring->semaphore.mbox.signal[j]));
2452 seq_putc(m, '\n');
2453 }
2454
2455 seq_puts(m, "\nSync seqno:\n");
2456 for_each_ring(ring, dev_priv, i) {
2457 for (j = 0; j < num_rings; j++) {
2458 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2459 }
2460 seq_putc(m, '\n');
2461 }
2462 seq_putc(m, '\n');
2463
2464 mutex_unlock(&dev->struct_mutex);
2465 return 0;
2466}
2467
07144428
DL
2468struct pipe_crc_info {
2469 const char *name;
2470 struct drm_device *dev;
2471 enum pipe pipe;
2472};
2473
2474static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2475{
be5c7a90
DL
2476 struct pipe_crc_info *info = inode->i_private;
2477 struct drm_i915_private *dev_priv = info->dev->dev_private;
2478 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2479
7eb1c496
DV
2480 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2481 return -ENODEV;
2482
d538bbdf
DL
2483 spin_lock_irq(&pipe_crc->lock);
2484
2485 if (pipe_crc->opened) {
2486 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
2487 return -EBUSY; /* already open */
2488 }
2489
d538bbdf 2490 pipe_crc->opened = true;
07144428
DL
2491 filep->private_data = inode->i_private;
2492
d538bbdf
DL
2493 spin_unlock_irq(&pipe_crc->lock);
2494
07144428
DL
2495 return 0;
2496}
2497
2498static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2499{
be5c7a90
DL
2500 struct pipe_crc_info *info = inode->i_private;
2501 struct drm_i915_private *dev_priv = info->dev->dev_private;
2502 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2503
d538bbdf
DL
2504 spin_lock_irq(&pipe_crc->lock);
2505 pipe_crc->opened = false;
2506 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 2507
07144428
DL
2508 return 0;
2509}
2510
2511/* (6 fields, 8 chars each, space separated (5) + '\n') */
2512#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2513/* account for \'0' */
2514#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2515
2516static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 2517{
d538bbdf
DL
2518 assert_spin_locked(&pipe_crc->lock);
2519 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2520 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
2521}
2522
2523static ssize_t
2524i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2525 loff_t *pos)
2526{
2527 struct pipe_crc_info *info = filep->private_data;
2528 struct drm_device *dev = info->dev;
2529 struct drm_i915_private *dev_priv = dev->dev_private;
2530 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2531 char buf[PIPE_CRC_BUFFER_LEN];
2532 int head, tail, n_entries, n;
2533 ssize_t bytes_read;
2534
2535 /*
2536 * Don't allow user space to provide buffers not big enough to hold
2537 * a line of data.
2538 */
2539 if (count < PIPE_CRC_LINE_LEN)
2540 return -EINVAL;
2541
2542 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 2543 return 0;
07144428
DL
2544
2545 /* nothing to read */
d538bbdf 2546 spin_lock_irq(&pipe_crc->lock);
07144428 2547 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
2548 int ret;
2549
2550 if (filep->f_flags & O_NONBLOCK) {
2551 spin_unlock_irq(&pipe_crc->lock);
07144428 2552 return -EAGAIN;
d538bbdf 2553 }
07144428 2554
d538bbdf
DL
2555 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2556 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2557 if (ret) {
2558 spin_unlock_irq(&pipe_crc->lock);
2559 return ret;
2560 }
8bf1e9f1
SH
2561 }
2562
07144428 2563 /* We now have one or more entries to read */
d538bbdf
DL
2564 head = pipe_crc->head;
2565 tail = pipe_crc->tail;
07144428
DL
2566 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2567 count / PIPE_CRC_LINE_LEN);
d538bbdf
DL
2568 spin_unlock_irq(&pipe_crc->lock);
2569
07144428
DL
2570 bytes_read = 0;
2571 n = 0;
2572 do {
b2c88f5b 2573 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
07144428 2574 int ret;
8bf1e9f1 2575
07144428
DL
2576 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2577 "%8u %8x %8x %8x %8x %8x\n",
2578 entry->frame, entry->crc[0],
2579 entry->crc[1], entry->crc[2],
2580 entry->crc[3], entry->crc[4]);
2581
2582 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2583 buf, PIPE_CRC_LINE_LEN);
2584 if (ret == PIPE_CRC_LINE_LEN)
2585 return -EFAULT;
b2c88f5b
DL
2586
2587 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2588 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
07144428
DL
2589 n++;
2590 } while (--n_entries);
8bf1e9f1 2591
d538bbdf
DL
2592 spin_lock_irq(&pipe_crc->lock);
2593 pipe_crc->tail = tail;
2594 spin_unlock_irq(&pipe_crc->lock);
2595
07144428
DL
2596 return bytes_read;
2597}
2598
2599static const struct file_operations i915_pipe_crc_fops = {
2600 .owner = THIS_MODULE,
2601 .open = i915_pipe_crc_open,
2602 .read = i915_pipe_crc_read,
2603 .release = i915_pipe_crc_release,
2604};
2605
2606static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2607 {
2608 .name = "i915_pipe_A_crc",
2609 .pipe = PIPE_A,
2610 },
2611 {
2612 .name = "i915_pipe_B_crc",
2613 .pipe = PIPE_B,
2614 },
2615 {
2616 .name = "i915_pipe_C_crc",
2617 .pipe = PIPE_C,
2618 },
2619};
2620
2621static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2622 enum pipe pipe)
2623{
2624 struct drm_device *dev = minor->dev;
2625 struct dentry *ent;
2626 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2627
2628 info->dev = dev;
2629 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2630 &i915_pipe_crc_fops);
f3c5fe97
WY
2631 if (!ent)
2632 return -ENOMEM;
07144428
DL
2633
2634 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
2635}
2636
e8dfcf78 2637static const char * const pipe_crc_sources[] = {
926321d5
DV
2638 "none",
2639 "plane1",
2640 "plane2",
2641 "pf",
5b3a856b 2642 "pipe",
3d099a05
DV
2643 "TV",
2644 "DP-B",
2645 "DP-C",
2646 "DP-D",
46a19188 2647 "auto",
926321d5
DV
2648};
2649
2650static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2651{
2652 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2653 return pipe_crc_sources[source];
2654}
2655
bd9db02f 2656static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
2657{
2658 struct drm_device *dev = m->private;
2659 struct drm_i915_private *dev_priv = dev->dev_private;
2660 int i;
2661
2662 for (i = 0; i < I915_MAX_PIPES; i++)
2663 seq_printf(m, "%c %s\n", pipe_name(i),
2664 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2665
2666 return 0;
2667}
2668
bd9db02f 2669static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
2670{
2671 struct drm_device *dev = inode->i_private;
2672
bd9db02f 2673 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
2674}
2675
46a19188 2676static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
2677 uint32_t *val)
2678{
46a19188
DV
2679 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2680 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2681
2682 switch (*source) {
52f843f6
DV
2683 case INTEL_PIPE_CRC_SOURCE_PIPE:
2684 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2685 break;
2686 case INTEL_PIPE_CRC_SOURCE_NONE:
2687 *val = 0;
2688 break;
2689 default:
2690 return -EINVAL;
2691 }
2692
2693 return 0;
2694}
2695
46a19188
DV
2696static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2697 enum intel_pipe_crc_source *source)
2698{
2699 struct intel_encoder *encoder;
2700 struct intel_crtc *crtc;
26756809 2701 struct intel_digital_port *dig_port;
46a19188
DV
2702 int ret = 0;
2703
2704 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2705
6e9f798d 2706 drm_modeset_lock_all(dev);
46a19188
DV
2707 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2708 base.head) {
2709 if (!encoder->base.crtc)
2710 continue;
2711
2712 crtc = to_intel_crtc(encoder->base.crtc);
2713
2714 if (crtc->pipe != pipe)
2715 continue;
2716
2717 switch (encoder->type) {
2718 case INTEL_OUTPUT_TVOUT:
2719 *source = INTEL_PIPE_CRC_SOURCE_TV;
2720 break;
2721 case INTEL_OUTPUT_DISPLAYPORT:
2722 case INTEL_OUTPUT_EDP:
26756809
DV
2723 dig_port = enc_to_dig_port(&encoder->base);
2724 switch (dig_port->port) {
2725 case PORT_B:
2726 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2727 break;
2728 case PORT_C:
2729 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2730 break;
2731 case PORT_D:
2732 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2733 break;
2734 default:
2735 WARN(1, "nonexisting DP port %c\n",
2736 port_name(dig_port->port));
2737 break;
2738 }
46a19188
DV
2739 break;
2740 }
2741 }
6e9f798d 2742 drm_modeset_unlock_all(dev);
46a19188
DV
2743
2744 return ret;
2745}
2746
2747static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2748 enum pipe pipe,
2749 enum intel_pipe_crc_source *source,
7ac0129b
DV
2750 uint32_t *val)
2751{
8d2f24ca
DV
2752 struct drm_i915_private *dev_priv = dev->dev_private;
2753 bool need_stable_symbols = false;
2754
46a19188
DV
2755 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2756 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2757 if (ret)
2758 return ret;
2759 }
2760
2761 switch (*source) {
7ac0129b
DV
2762 case INTEL_PIPE_CRC_SOURCE_PIPE:
2763 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2764 break;
2765 case INTEL_PIPE_CRC_SOURCE_DP_B:
2766 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 2767 need_stable_symbols = true;
7ac0129b
DV
2768 break;
2769 case INTEL_PIPE_CRC_SOURCE_DP_C:
2770 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 2771 need_stable_symbols = true;
7ac0129b
DV
2772 break;
2773 case INTEL_PIPE_CRC_SOURCE_NONE:
2774 *val = 0;
2775 break;
2776 default:
2777 return -EINVAL;
2778 }
2779
8d2f24ca
DV
2780 /*
2781 * When the pipe CRC tap point is after the transcoders we need
2782 * to tweak symbol-level features to produce a deterministic series of
2783 * symbols for a given frame. We need to reset those features only once
2784 * a frame (instead of every nth symbol):
2785 * - DC-balance: used to ensure a better clock recovery from the data
2786 * link (SDVO)
2787 * - DisplayPort scrambling: used for EMI reduction
2788 */
2789 if (need_stable_symbols) {
2790 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2791
8d2f24ca
DV
2792 tmp |= DC_BALANCE_RESET_VLV;
2793 if (pipe == PIPE_A)
2794 tmp |= PIPE_A_SCRAMBLE_RESET;
2795 else
2796 tmp |= PIPE_B_SCRAMBLE_RESET;
2797
2798 I915_WRITE(PORT_DFT2_G4X, tmp);
2799 }
2800
7ac0129b
DV
2801 return 0;
2802}
2803
4b79ebf7 2804static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
2805 enum pipe pipe,
2806 enum intel_pipe_crc_source *source,
4b79ebf7
DV
2807 uint32_t *val)
2808{
84093603
DV
2809 struct drm_i915_private *dev_priv = dev->dev_private;
2810 bool need_stable_symbols = false;
2811
46a19188
DV
2812 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2813 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2814 if (ret)
2815 return ret;
2816 }
2817
2818 switch (*source) {
4b79ebf7
DV
2819 case INTEL_PIPE_CRC_SOURCE_PIPE:
2820 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2821 break;
2822 case INTEL_PIPE_CRC_SOURCE_TV:
2823 if (!SUPPORTS_TV(dev))
2824 return -EINVAL;
2825 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2826 break;
2827 case INTEL_PIPE_CRC_SOURCE_DP_B:
2828 if (!IS_G4X(dev))
2829 return -EINVAL;
2830 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 2831 need_stable_symbols = true;
4b79ebf7
DV
2832 break;
2833 case INTEL_PIPE_CRC_SOURCE_DP_C:
2834 if (!IS_G4X(dev))
2835 return -EINVAL;
2836 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 2837 need_stable_symbols = true;
4b79ebf7
DV
2838 break;
2839 case INTEL_PIPE_CRC_SOURCE_DP_D:
2840 if (!IS_G4X(dev))
2841 return -EINVAL;
2842 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 2843 need_stable_symbols = true;
4b79ebf7
DV
2844 break;
2845 case INTEL_PIPE_CRC_SOURCE_NONE:
2846 *val = 0;
2847 break;
2848 default:
2849 return -EINVAL;
2850 }
2851
84093603
DV
2852 /*
2853 * When the pipe CRC tap point is after the transcoders we need
2854 * to tweak symbol-level features to produce a deterministic series of
2855 * symbols for a given frame. We need to reset those features only once
2856 * a frame (instead of every nth symbol):
2857 * - DC-balance: used to ensure a better clock recovery from the data
2858 * link (SDVO)
2859 * - DisplayPort scrambling: used for EMI reduction
2860 */
2861 if (need_stable_symbols) {
2862 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2863
2864 WARN_ON(!IS_G4X(dev));
2865
2866 I915_WRITE(PORT_DFT_I9XX,
2867 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2868
2869 if (pipe == PIPE_A)
2870 tmp |= PIPE_A_SCRAMBLE_RESET;
2871 else
2872 tmp |= PIPE_B_SCRAMBLE_RESET;
2873
2874 I915_WRITE(PORT_DFT2_G4X, tmp);
2875 }
2876
4b79ebf7
DV
2877 return 0;
2878}
2879
8d2f24ca
DV
2880static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2881 enum pipe pipe)
2882{
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2885
2886 if (pipe == PIPE_A)
2887 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2888 else
2889 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2890 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2891 tmp &= ~DC_BALANCE_RESET_VLV;
2892 I915_WRITE(PORT_DFT2_G4X, tmp);
2893
2894}
2895
84093603
DV
2896static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2897 enum pipe pipe)
2898{
2899 struct drm_i915_private *dev_priv = dev->dev_private;
2900 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2901
2902 if (pipe == PIPE_A)
2903 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2904 else
2905 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2906 I915_WRITE(PORT_DFT2_G4X, tmp);
2907
2908 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2909 I915_WRITE(PORT_DFT_I9XX,
2910 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2911 }
2912}
2913
46a19188 2914static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
2915 uint32_t *val)
2916{
46a19188
DV
2917 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2918 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2919
2920 switch (*source) {
5b3a856b
DV
2921 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2922 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2923 break;
2924 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2925 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2926 break;
5b3a856b
DV
2927 case INTEL_PIPE_CRC_SOURCE_PIPE:
2928 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2929 break;
3d099a05 2930 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
2931 *val = 0;
2932 break;
3d099a05
DV
2933 default:
2934 return -EINVAL;
5b3a856b
DV
2935 }
2936
2937 return 0;
2938}
2939
fabf6e51
DV
2940static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
2941{
2942 struct drm_i915_private *dev_priv = dev->dev_private;
2943 struct intel_crtc *crtc =
2944 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
2945
2946 drm_modeset_lock_all(dev);
2947 /*
2948 * If we use the eDP transcoder we need to make sure that we don't
2949 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
2950 * relevant on hsw with pipe A when using the always-on power well
2951 * routing.
2952 */
2953 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
2954 !crtc->config.pch_pfit.enabled) {
2955 crtc->config.pch_pfit.force_thru = true;
2956
2957 intel_display_power_get(dev_priv,
2958 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
2959
2960 dev_priv->display.crtc_disable(&crtc->base);
2961 dev_priv->display.crtc_enable(&crtc->base);
2962 }
2963 drm_modeset_unlock_all(dev);
2964}
2965
2966static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
2967{
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 struct intel_crtc *crtc =
2970 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
2971
2972 drm_modeset_lock_all(dev);
2973 /*
2974 * If we use the eDP transcoder we need to make sure that we don't
2975 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
2976 * relevant on hsw with pipe A when using the always-on power well
2977 * routing.
2978 */
2979 if (crtc->config.pch_pfit.force_thru) {
2980 crtc->config.pch_pfit.force_thru = false;
2981
2982 dev_priv->display.crtc_disable(&crtc->base);
2983 dev_priv->display.crtc_enable(&crtc->base);
2984
2985 intel_display_power_put(dev_priv,
2986 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
2987 }
2988 drm_modeset_unlock_all(dev);
2989}
2990
2991static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
2992 enum pipe pipe,
2993 enum intel_pipe_crc_source *source,
5b3a856b
DV
2994 uint32_t *val)
2995{
46a19188
DV
2996 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2997 *source = INTEL_PIPE_CRC_SOURCE_PF;
2998
2999 switch (*source) {
5b3a856b
DV
3000 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3001 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3002 break;
3003 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3004 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3005 break;
3006 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51
DV
3007 if (IS_HASWELL(dev) && pipe == PIPE_A)
3008 hsw_trans_edp_pipe_A_crc_wa(dev);
3009
5b3a856b
DV
3010 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3011 break;
3d099a05 3012 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3013 *val = 0;
3014 break;
3d099a05
DV
3015 default:
3016 return -EINVAL;
5b3a856b
DV
3017 }
3018
3019 return 0;
3020}
3021
926321d5
DV
3022static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3023 enum intel_pipe_crc_source source)
3024{
3025 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3026 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
432f3342 3027 u32 val = 0; /* shut up gcc */
5b3a856b 3028 int ret;
926321d5 3029
cc3da175
DL
3030 if (pipe_crc->source == source)
3031 return 0;
3032
ae676fcd
DL
3033 /* forbid changing the source without going back to 'none' */
3034 if (pipe_crc->source && source)
3035 return -EINVAL;
3036
52f843f6 3037 if (IS_GEN2(dev))
46a19188 3038 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3039 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3040 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3041 else if (IS_VALLEYVIEW(dev))
fabf6e51 3042 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3043 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3044 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3045 else
fabf6e51 3046 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3047
3048 if (ret != 0)
3049 return ret;
3050
4b584369
DL
3051 /* none -> real source transition */
3052 if (source) {
7cd6ccff
DL
3053 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3054 pipe_name(pipe), pipe_crc_source_name(source));
3055
e5f75aca
DL
3056 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3057 INTEL_PIPE_CRC_ENTRIES_NR,
3058 GFP_KERNEL);
3059 if (!pipe_crc->entries)
3060 return -ENOMEM;
3061
d538bbdf
DL
3062 spin_lock_irq(&pipe_crc->lock);
3063 pipe_crc->head = 0;
3064 pipe_crc->tail = 0;
3065 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3066 }
3067
cc3da175 3068 pipe_crc->source = source;
926321d5 3069
926321d5
DV
3070 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3071 POSTING_READ(PIPE_CRC_CTL(pipe));
3072
e5f75aca
DL
3073 /* real source -> none transition */
3074 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3075 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3076 struct intel_crtc *crtc =
3077 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3078
7cd6ccff
DL
3079 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3080 pipe_name(pipe));
3081
a33d7105
DV
3082 drm_modeset_lock(&crtc->base.mutex, NULL);
3083 if (crtc->active)
3084 intel_wait_for_vblank(dev, pipe);
3085 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3086
d538bbdf
DL
3087 spin_lock_irq(&pipe_crc->lock);
3088 entries = pipe_crc->entries;
e5f75aca 3089 pipe_crc->entries = NULL;
d538bbdf
DL
3090 spin_unlock_irq(&pipe_crc->lock);
3091
3092 kfree(entries);
84093603
DV
3093
3094 if (IS_G4X(dev))
3095 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3096 else if (IS_VALLEYVIEW(dev))
3097 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51
DV
3098 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3099 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
e5f75aca
DL
3100 }
3101
926321d5
DV
3102 return 0;
3103}
3104
3105/*
3106 * Parse pipe CRC command strings:
b94dec87
DL
3107 * command: wsp* object wsp+ name wsp+ source wsp*
3108 * object: 'pipe'
3109 * name: (A | B | C)
926321d5
DV
3110 * source: (none | plane1 | plane2 | pf)
3111 * wsp: (#0x20 | #0x9 | #0xA)+
3112 *
3113 * eg.:
b94dec87
DL
3114 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3115 * "pipe A none" -> Stop CRC
926321d5 3116 */
bd9db02f 3117static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3118{
3119 int n_words = 0;
3120
3121 while (*buf) {
3122 char *end;
3123
3124 /* skip leading white space */
3125 buf = skip_spaces(buf);
3126 if (!*buf)
3127 break; /* end of buffer */
3128
3129 /* find end of word */
3130 for (end = buf; *end && !isspace(*end); end++)
3131 ;
3132
3133 if (n_words == max_words) {
3134 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3135 max_words);
3136 return -EINVAL; /* ran out of words[] before bytes */
3137 }
3138
3139 if (*end)
3140 *end++ = '\0';
3141 words[n_words++] = buf;
3142 buf = end;
3143 }
3144
3145 return n_words;
3146}
3147
b94dec87
DL
3148enum intel_pipe_crc_object {
3149 PIPE_CRC_OBJECT_PIPE,
3150};
3151
e8dfcf78 3152static const char * const pipe_crc_objects[] = {
b94dec87
DL
3153 "pipe",
3154};
3155
3156static int
bd9db02f 3157display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3158{
3159 int i;
3160
3161 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3162 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3163 *o = i;
b94dec87
DL
3164 return 0;
3165 }
3166
3167 return -EINVAL;
3168}
3169
bd9db02f 3170static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3171{
3172 const char name = buf[0];
3173
3174 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3175 return -EINVAL;
3176
3177 *pipe = name - 'A';
3178
3179 return 0;
3180}
3181
3182static int
bd9db02f 3183display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3184{
3185 int i;
3186
3187 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3188 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3189 *s = i;
926321d5
DV
3190 return 0;
3191 }
3192
3193 return -EINVAL;
3194}
3195
bd9db02f 3196static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3197{
b94dec87 3198#define N_WORDS 3
926321d5 3199 int n_words;
b94dec87 3200 char *words[N_WORDS];
926321d5 3201 enum pipe pipe;
b94dec87 3202 enum intel_pipe_crc_object object;
926321d5
DV
3203 enum intel_pipe_crc_source source;
3204
bd9db02f 3205 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3206 if (n_words != N_WORDS) {
3207 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3208 N_WORDS);
3209 return -EINVAL;
3210 }
3211
bd9db02f 3212 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3213 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3214 return -EINVAL;
3215 }
3216
bd9db02f 3217 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3218 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3219 return -EINVAL;
3220 }
3221
bd9db02f 3222 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3223 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3224 return -EINVAL;
3225 }
3226
3227 return pipe_crc_set_source(dev, pipe, source);
3228}
3229
bd9db02f
DL
3230static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3231 size_t len, loff_t *offp)
926321d5
DV
3232{
3233 struct seq_file *m = file->private_data;
3234 struct drm_device *dev = m->private;
3235 char *tmpbuf;
3236 int ret;
3237
3238 if (len == 0)
3239 return 0;
3240
3241 if (len > PAGE_SIZE - 1) {
3242 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3243 PAGE_SIZE);
3244 return -E2BIG;
3245 }
3246
3247 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3248 if (!tmpbuf)
3249 return -ENOMEM;
3250
3251 if (copy_from_user(tmpbuf, ubuf, len)) {
3252 ret = -EFAULT;
3253 goto out;
3254 }
3255 tmpbuf[len] = '\0';
3256
bd9db02f 3257 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3258
3259out:
3260 kfree(tmpbuf);
3261 if (ret < 0)
3262 return ret;
3263
3264 *offp += len;
3265 return len;
3266}
3267
bd9db02f 3268static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3269 .owner = THIS_MODULE,
bd9db02f 3270 .open = display_crc_ctl_open,
926321d5
DV
3271 .read = seq_read,
3272 .llseek = seq_lseek,
3273 .release = single_release,
bd9db02f 3274 .write = display_crc_ctl_write
926321d5
DV
3275};
3276
369a1342
VS
3277static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3278{
3279 struct drm_device *dev = m->private;
546c81fd 3280 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3281 int level;
3282
3283 drm_modeset_lock_all(dev);
3284
3285 for (level = 0; level < num_levels; level++) {
3286 unsigned int latency = wm[level];
3287
3288 /* WM1+ latency values in 0.5us units */
3289 if (level > 0)
3290 latency *= 5;
3291
3292 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3293 level, wm[level],
3294 latency / 10, latency % 10);
3295 }
3296
3297 drm_modeset_unlock_all(dev);
3298}
3299
3300static int pri_wm_latency_show(struct seq_file *m, void *data)
3301{
3302 struct drm_device *dev = m->private;
3303
3304 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3305
3306 return 0;
3307}
3308
3309static int spr_wm_latency_show(struct seq_file *m, void *data)
3310{
3311 struct drm_device *dev = m->private;
3312
3313 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3314
3315 return 0;
3316}
3317
3318static int cur_wm_latency_show(struct seq_file *m, void *data)
3319{
3320 struct drm_device *dev = m->private;
3321
3322 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3323
3324 return 0;
3325}
3326
3327static int pri_wm_latency_open(struct inode *inode, struct file *file)
3328{
3329 struct drm_device *dev = inode->i_private;
3330
3331 if (!HAS_PCH_SPLIT(dev))
3332 return -ENODEV;
3333
3334 return single_open(file, pri_wm_latency_show, dev);
3335}
3336
3337static int spr_wm_latency_open(struct inode *inode, struct file *file)
3338{
3339 struct drm_device *dev = inode->i_private;
3340
3341 if (!HAS_PCH_SPLIT(dev))
3342 return -ENODEV;
3343
3344 return single_open(file, spr_wm_latency_show, dev);
3345}
3346
3347static int cur_wm_latency_open(struct inode *inode, struct file *file)
3348{
3349 struct drm_device *dev = inode->i_private;
3350
3351 if (!HAS_PCH_SPLIT(dev))
3352 return -ENODEV;
3353
3354 return single_open(file, cur_wm_latency_show, dev);
3355}
3356
3357static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3358 size_t len, loff_t *offp, uint16_t wm[5])
3359{
3360 struct seq_file *m = file->private_data;
3361 struct drm_device *dev = m->private;
3362 uint16_t new[5] = { 0 };
546c81fd 3363 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3364 int level;
3365 int ret;
3366 char tmp[32];
3367
3368 if (len >= sizeof(tmp))
3369 return -EINVAL;
3370
3371 if (copy_from_user(tmp, ubuf, len))
3372 return -EFAULT;
3373
3374 tmp[len] = '\0';
3375
3376 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3377 if (ret != num_levels)
3378 return -EINVAL;
3379
3380 drm_modeset_lock_all(dev);
3381
3382 for (level = 0; level < num_levels; level++)
3383 wm[level] = new[level];
3384
3385 drm_modeset_unlock_all(dev);
3386
3387 return len;
3388}
3389
3390
3391static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3392 size_t len, loff_t *offp)
3393{
3394 struct seq_file *m = file->private_data;
3395 struct drm_device *dev = m->private;
3396
3397 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3398}
3399
3400static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3401 size_t len, loff_t *offp)
3402{
3403 struct seq_file *m = file->private_data;
3404 struct drm_device *dev = m->private;
3405
3406 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3407}
3408
3409static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3410 size_t len, loff_t *offp)
3411{
3412 struct seq_file *m = file->private_data;
3413 struct drm_device *dev = m->private;
3414
3415 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3416}
3417
3418static const struct file_operations i915_pri_wm_latency_fops = {
3419 .owner = THIS_MODULE,
3420 .open = pri_wm_latency_open,
3421 .read = seq_read,
3422 .llseek = seq_lseek,
3423 .release = single_release,
3424 .write = pri_wm_latency_write
3425};
3426
3427static const struct file_operations i915_spr_wm_latency_fops = {
3428 .owner = THIS_MODULE,
3429 .open = spr_wm_latency_open,
3430 .read = seq_read,
3431 .llseek = seq_lseek,
3432 .release = single_release,
3433 .write = spr_wm_latency_write
3434};
3435
3436static const struct file_operations i915_cur_wm_latency_fops = {
3437 .owner = THIS_MODULE,
3438 .open = cur_wm_latency_open,
3439 .read = seq_read,
3440 .llseek = seq_lseek,
3441 .release = single_release,
3442 .write = cur_wm_latency_write
3443};
3444
647416f9
KC
3445static int
3446i915_wedged_get(void *data, u64 *val)
f3cd474b 3447{
647416f9 3448 struct drm_device *dev = data;
e277a1f8 3449 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 3450
647416f9 3451 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 3452
647416f9 3453 return 0;
f3cd474b
CW
3454}
3455
647416f9
KC
3456static int
3457i915_wedged_set(void *data, u64 val)
f3cd474b 3458{
647416f9 3459 struct drm_device *dev = data;
d46c0517
ID
3460 struct drm_i915_private *dev_priv = dev->dev_private;
3461
3462 intel_runtime_pm_get(dev_priv);
f3cd474b 3463
58174462
MK
3464 i915_handle_error(dev, val,
3465 "Manually setting wedged to %llu", val);
d46c0517
ID
3466
3467 intel_runtime_pm_put(dev_priv);
3468
647416f9 3469 return 0;
f3cd474b
CW
3470}
3471
647416f9
KC
3472DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3473 i915_wedged_get, i915_wedged_set,
3a3b4f98 3474 "%llu\n");
f3cd474b 3475
647416f9
KC
3476static int
3477i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 3478{
647416f9 3479 struct drm_device *dev = data;
e277a1f8 3480 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 3481
647416f9 3482 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 3483
647416f9 3484 return 0;
e5eb3d63
DV
3485}
3486
647416f9
KC
3487static int
3488i915_ring_stop_set(void *data, u64 val)
e5eb3d63 3489{
647416f9 3490 struct drm_device *dev = data;
e5eb3d63 3491 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3492 int ret;
e5eb3d63 3493
647416f9 3494 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 3495
22bcfc6a
DV
3496 ret = mutex_lock_interruptible(&dev->struct_mutex);
3497 if (ret)
3498 return ret;
3499
99584db3 3500 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
3501 mutex_unlock(&dev->struct_mutex);
3502
647416f9 3503 return 0;
e5eb3d63
DV
3504}
3505
647416f9
KC
3506DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3507 i915_ring_stop_get, i915_ring_stop_set,
3508 "0x%08llx\n");
d5442303 3509
094f9a54
CW
3510static int
3511i915_ring_missed_irq_get(void *data, u64 *val)
3512{
3513 struct drm_device *dev = data;
3514 struct drm_i915_private *dev_priv = dev->dev_private;
3515
3516 *val = dev_priv->gpu_error.missed_irq_rings;
3517 return 0;
3518}
3519
3520static int
3521i915_ring_missed_irq_set(void *data, u64 val)
3522{
3523 struct drm_device *dev = data;
3524 struct drm_i915_private *dev_priv = dev->dev_private;
3525 int ret;
3526
3527 /* Lock against concurrent debugfs callers */
3528 ret = mutex_lock_interruptible(&dev->struct_mutex);
3529 if (ret)
3530 return ret;
3531 dev_priv->gpu_error.missed_irq_rings = val;
3532 mutex_unlock(&dev->struct_mutex);
3533
3534 return 0;
3535}
3536
3537DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3538 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3539 "0x%08llx\n");
3540
3541static int
3542i915_ring_test_irq_get(void *data, u64 *val)
3543{
3544 struct drm_device *dev = data;
3545 struct drm_i915_private *dev_priv = dev->dev_private;
3546
3547 *val = dev_priv->gpu_error.test_irq_rings;
3548
3549 return 0;
3550}
3551
3552static int
3553i915_ring_test_irq_set(void *data, u64 val)
3554{
3555 struct drm_device *dev = data;
3556 struct drm_i915_private *dev_priv = dev->dev_private;
3557 int ret;
3558
3559 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3560
3561 /* Lock against concurrent debugfs callers */
3562 ret = mutex_lock_interruptible(&dev->struct_mutex);
3563 if (ret)
3564 return ret;
3565
3566 dev_priv->gpu_error.test_irq_rings = val;
3567 mutex_unlock(&dev->struct_mutex);
3568
3569 return 0;
3570}
3571
3572DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3573 i915_ring_test_irq_get, i915_ring_test_irq_set,
3574 "0x%08llx\n");
3575
dd624afd
CW
3576#define DROP_UNBOUND 0x1
3577#define DROP_BOUND 0x2
3578#define DROP_RETIRE 0x4
3579#define DROP_ACTIVE 0x8
3580#define DROP_ALL (DROP_UNBOUND | \
3581 DROP_BOUND | \
3582 DROP_RETIRE | \
3583 DROP_ACTIVE)
647416f9
KC
3584static int
3585i915_drop_caches_get(void *data, u64 *val)
dd624afd 3586{
647416f9 3587 *val = DROP_ALL;
dd624afd 3588
647416f9 3589 return 0;
dd624afd
CW
3590}
3591
647416f9
KC
3592static int
3593i915_drop_caches_set(void *data, u64 val)
dd624afd 3594{
647416f9 3595 struct drm_device *dev = data;
dd624afd
CW
3596 struct drm_i915_private *dev_priv = dev->dev_private;
3597 struct drm_i915_gem_object *obj, *next;
ca191b13
BW
3598 struct i915_address_space *vm;
3599 struct i915_vma *vma, *x;
647416f9 3600 int ret;
dd624afd 3601
2f9fe5ff 3602 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
3603
3604 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3605 * on ioctls on -EAGAIN. */
3606 ret = mutex_lock_interruptible(&dev->struct_mutex);
3607 if (ret)
3608 return ret;
3609
3610 if (val & DROP_ACTIVE) {
3611 ret = i915_gpu_idle(dev);
3612 if (ret)
3613 goto unlock;
3614 }
3615
3616 if (val & (DROP_RETIRE | DROP_ACTIVE))
3617 i915_gem_retire_requests(dev);
3618
3619 if (val & DROP_BOUND) {
ca191b13
BW
3620 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3621 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3622 mm_list) {
d7f46fc4 3623 if (vma->pin_count)
ca191b13
BW
3624 continue;
3625
3626 ret = i915_vma_unbind(vma);
3627 if (ret)
3628 goto unlock;
3629 }
31a46c9c 3630 }
dd624afd
CW
3631 }
3632
3633 if (val & DROP_UNBOUND) {
35c20a60
BW
3634 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3635 global_list)
dd624afd
CW
3636 if (obj->pages_pin_count == 0) {
3637 ret = i915_gem_object_put_pages(obj);
3638 if (ret)
3639 goto unlock;
3640 }
3641 }
3642
3643unlock:
3644 mutex_unlock(&dev->struct_mutex);
3645
647416f9 3646 return ret;
dd624afd
CW
3647}
3648
647416f9
KC
3649DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3650 i915_drop_caches_get, i915_drop_caches_set,
3651 "0x%08llx\n");
dd624afd 3652
647416f9
KC
3653static int
3654i915_max_freq_get(void *data, u64 *val)
358733e9 3655{
647416f9 3656 struct drm_device *dev = data;
e277a1f8 3657 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3658 int ret;
004777cb 3659
daa3afb2 3660 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3661 return -ENODEV;
3662
5c9669ce
TR
3663 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3664
4fc688ce 3665 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3666 if (ret)
3667 return ret;
358733e9 3668
0a073b84 3669 if (IS_VALLEYVIEW(dev))
b39fb297 3670 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
0a073b84 3671 else
b39fb297 3672 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3673 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3674
647416f9 3675 return 0;
358733e9
JB
3676}
3677
647416f9
KC
3678static int
3679i915_max_freq_set(void *data, u64 val)
358733e9 3680{
647416f9 3681 struct drm_device *dev = data;
358733e9 3682 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3683 u32 rp_state_cap, hw_max, hw_min;
647416f9 3684 int ret;
004777cb 3685
daa3afb2 3686 if (INTEL_INFO(dev)->gen < 6)
004777cb 3687 return -ENODEV;
358733e9 3688
5c9669ce
TR
3689 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3690
647416f9 3691 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 3692
4fc688ce 3693 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3694 if (ret)
3695 return ret;
3696
358733e9
JB
3697 /*
3698 * Turbo will still be enabled, but won't go above the set value.
3699 */
0a073b84 3700 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3701 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1
JM
3702
3703 hw_max = valleyview_rps_max_freq(dev_priv);
3704 hw_min = valleyview_rps_min_freq(dev_priv);
0a073b84
JB
3705 } else {
3706 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3707
3708 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3709 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3710 hw_min = (rp_state_cap >> 16) & 0xff;
3711 }
3712
b39fb297 3713 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
3714 mutex_unlock(&dev_priv->rps.hw_lock);
3715 return -EINVAL;
0a073b84
JB
3716 }
3717
b39fb297 3718 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1
JM
3719
3720 if (IS_VALLEYVIEW(dev))
3721 valleyview_set_rps(dev, val);
3722 else
3723 gen6_set_rps(dev, val);
3724
4fc688ce 3725 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3726
647416f9 3727 return 0;
358733e9
JB
3728}
3729
647416f9
KC
3730DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3731 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 3732 "%llu\n");
358733e9 3733
647416f9
KC
3734static int
3735i915_min_freq_get(void *data, u64 *val)
1523c310 3736{
647416f9 3737 struct drm_device *dev = data;
e277a1f8 3738 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3739 int ret;
004777cb 3740
daa3afb2 3741 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3742 return -ENODEV;
3743
5c9669ce
TR
3744 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3745
4fc688ce 3746 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3747 if (ret)
3748 return ret;
1523c310 3749
0a073b84 3750 if (IS_VALLEYVIEW(dev))
b39fb297 3751 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
0a073b84 3752 else
b39fb297 3753 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3754 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3755
647416f9 3756 return 0;
1523c310
JB
3757}
3758
647416f9
KC
3759static int
3760i915_min_freq_set(void *data, u64 val)
1523c310 3761{
647416f9 3762 struct drm_device *dev = data;
1523c310 3763 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3764 u32 rp_state_cap, hw_max, hw_min;
647416f9 3765 int ret;
004777cb 3766
daa3afb2 3767 if (INTEL_INFO(dev)->gen < 6)
004777cb 3768 return -ENODEV;
1523c310 3769
5c9669ce
TR
3770 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3771
647416f9 3772 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 3773
4fc688ce 3774 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3775 if (ret)
3776 return ret;
3777
1523c310
JB
3778 /*
3779 * Turbo will still be enabled, but won't go below the set value.
3780 */
0a073b84 3781 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3782 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1
JM
3783
3784 hw_max = valleyview_rps_max_freq(dev_priv);
3785 hw_min = valleyview_rps_min_freq(dev_priv);
0a073b84
JB
3786 } else {
3787 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3788
3789 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3790 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3791 hw_min = (rp_state_cap >> 16) & 0xff;
3792 }
3793
b39fb297 3794 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
3795 mutex_unlock(&dev_priv->rps.hw_lock);
3796 return -EINVAL;
0a073b84 3797 }
dd0a1aa1 3798
b39fb297 3799 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1
JM
3800
3801 if (IS_VALLEYVIEW(dev))
3802 valleyview_set_rps(dev, val);
3803 else
3804 gen6_set_rps(dev, val);
3805
4fc688ce 3806 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3807
647416f9 3808 return 0;
1523c310
JB
3809}
3810
647416f9
KC
3811DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3812 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 3813 "%llu\n");
1523c310 3814
647416f9
KC
3815static int
3816i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 3817{
647416f9 3818 struct drm_device *dev = data;
e277a1f8 3819 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 3820 u32 snpcr;
647416f9 3821 int ret;
07b7ddd9 3822
004777cb
DV
3823 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3824 return -ENODEV;
3825
22bcfc6a
DV
3826 ret = mutex_lock_interruptible(&dev->struct_mutex);
3827 if (ret)
3828 return ret;
c8c8fb33 3829 intel_runtime_pm_get(dev_priv);
22bcfc6a 3830
07b7ddd9 3831 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
3832
3833 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
3834 mutex_unlock(&dev_priv->dev->struct_mutex);
3835
647416f9 3836 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 3837
647416f9 3838 return 0;
07b7ddd9
JB
3839}
3840
647416f9
KC
3841static int
3842i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 3843{
647416f9 3844 struct drm_device *dev = data;
07b7ddd9 3845 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 3846 u32 snpcr;
07b7ddd9 3847
004777cb
DV
3848 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3849 return -ENODEV;
3850
647416f9 3851 if (val > 3)
07b7ddd9
JB
3852 return -EINVAL;
3853
c8c8fb33 3854 intel_runtime_pm_get(dev_priv);
647416f9 3855 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
3856
3857 /* Update the cache sharing policy here as well */
3858 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3859 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3860 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3861 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3862
c8c8fb33 3863 intel_runtime_pm_put(dev_priv);
647416f9 3864 return 0;
07b7ddd9
JB
3865}
3866
647416f9
KC
3867DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3868 i915_cache_sharing_get, i915_cache_sharing_set,
3869 "%llu\n");
07b7ddd9 3870
6d794d42
BW
3871static int i915_forcewake_open(struct inode *inode, struct file *file)
3872{
3873 struct drm_device *dev = inode->i_private;
3874 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 3875
075edca4 3876 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
3877 return 0;
3878
c8d9a590 3879 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
3880
3881 return 0;
3882}
3883
c43b5634 3884static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
3885{
3886 struct drm_device *dev = inode->i_private;
3887 struct drm_i915_private *dev_priv = dev->dev_private;
3888
075edca4 3889 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
3890 return 0;
3891
c8d9a590 3892 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
3893
3894 return 0;
3895}
3896
3897static const struct file_operations i915_forcewake_fops = {
3898 .owner = THIS_MODULE,
3899 .open = i915_forcewake_open,
3900 .release = i915_forcewake_release,
3901};
3902
3903static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3904{
3905 struct drm_device *dev = minor->dev;
3906 struct dentry *ent;
3907
3908 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 3909 S_IRUSR,
6d794d42
BW
3910 root, dev,
3911 &i915_forcewake_fops);
f3c5fe97
WY
3912 if (!ent)
3913 return -ENOMEM;
6d794d42 3914
8eb57294 3915 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
3916}
3917
6a9c308d
DV
3918static int i915_debugfs_create(struct dentry *root,
3919 struct drm_minor *minor,
3920 const char *name,
3921 const struct file_operations *fops)
07b7ddd9
JB
3922{
3923 struct drm_device *dev = minor->dev;
3924 struct dentry *ent;
3925
6a9c308d 3926 ent = debugfs_create_file(name,
07b7ddd9
JB
3927 S_IRUGO | S_IWUSR,
3928 root, dev,
6a9c308d 3929 fops);
f3c5fe97
WY
3930 if (!ent)
3931 return -ENOMEM;
07b7ddd9 3932
6a9c308d 3933 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
3934}
3935
06c5bf8c 3936static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 3937 {"i915_capabilities", i915_capabilities, 0},
73aa808f 3938 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 3939 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 3940 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 3941 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 3942 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 3943 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 3944 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
3945 {"i915_gem_request", i915_gem_request_info, 0},
3946 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 3947 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 3948 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
3949 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3950 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3951 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 3952 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
f97108d1 3953 {"i915_rstdby_delays", i915_rstdby_delays, 0},
adb4bd12 3954 {"i915_frequency_info", i915_frequency_info, 0},
f97108d1
JB
3955 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3956 {"i915_inttoext_table", i915_inttoext_table, 0},
3957 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 3958 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 3959 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 3960 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 3961 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 3962 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 3963 {"i915_sr_status", i915_sr_status, 0},
44834a67 3964 {"i915_opregion", i915_opregion, 0},
37811fcc 3965 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 3966 {"i915_context_status", i915_context_status, 0},
6d794d42 3967 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 3968 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 3969 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 3970 {"i915_llc", i915_llc, 0},
e91fd8c6 3971 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 3972 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 3973 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 3974 {"i915_pc8_status", i915_pc8_status, 0},
1da51581 3975 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 3976 {"i915_display_info", i915_display_info, 0},
e04934cf 3977 {"i915_semaphore_status", i915_semaphore_status, 0},
2017263e 3978};
27c202ad 3979#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 3980
06c5bf8c 3981static const struct i915_debugfs_files {
34b9674c
DV
3982 const char *name;
3983 const struct file_operations *fops;
3984} i915_debugfs_files[] = {
3985 {"i915_wedged", &i915_wedged_fops},
3986 {"i915_max_freq", &i915_max_freq_fops},
3987 {"i915_min_freq", &i915_min_freq_fops},
3988 {"i915_cache_sharing", &i915_cache_sharing_fops},
3989 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
3990 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3991 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
3992 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3993 {"i915_error_state", &i915_error_state_fops},
3994 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 3995 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
3996 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
3997 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
3998 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
34b9674c
DV
3999};
4000
07144428
DL
4001void intel_display_crc_init(struct drm_device *dev)
4002{
4003 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 4004 enum pipe pipe;
07144428 4005
b378360e
DV
4006 for_each_pipe(pipe) {
4007 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 4008
d538bbdf
DL
4009 pipe_crc->opened = false;
4010 spin_lock_init(&pipe_crc->lock);
07144428
DL
4011 init_waitqueue_head(&pipe_crc->wq);
4012 }
4013}
4014
27c202ad 4015int i915_debugfs_init(struct drm_minor *minor)
2017263e 4016{
34b9674c 4017 int ret, i;
f3cd474b 4018
6d794d42 4019 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
4020 if (ret)
4021 return ret;
6a9c308d 4022
07144428
DL
4023 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4024 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4025 if (ret)
4026 return ret;
4027 }
4028
34b9674c
DV
4029 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4030 ret = i915_debugfs_create(minor->debugfs_root, minor,
4031 i915_debugfs_files[i].name,
4032 i915_debugfs_files[i].fops);
4033 if (ret)
4034 return ret;
4035 }
40633219 4036
27c202ad
BG
4037 return drm_debugfs_create_files(i915_debugfs_list,
4038 I915_DEBUGFS_ENTRIES,
2017263e
BG
4039 minor->debugfs_root, minor);
4040}
4041
27c202ad 4042void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 4043{
34b9674c
DV
4044 int i;
4045
27c202ad
BG
4046 drm_debugfs_remove_files(i915_debugfs_list,
4047 I915_DEBUGFS_ENTRIES, minor);
07144428 4048
6d794d42
BW
4049 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4050 1, minor);
07144428 4051
e309a997 4052 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
4053 struct drm_info_list *info_list =
4054 (struct drm_info_list *)&i915_pipe_crc_data[i];
4055
4056 drm_debugfs_remove_files(info_list, 1, minor);
4057 }
4058
34b9674c
DV
4059 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4060 struct drm_info_list *info_list =
4061 (struct drm_info_list *) i915_debugfs_files[i].fops;
4062
4063 drm_debugfs_remove_files(info_list, 1, minor);
4064 }
2017263e 4065}