drm/i915: Record AGP memory type upon error
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
f3cd474b 30#include <linux/debugfs.h>
5a0e3ad6 31#include <linux/slab.h>
2017263e
BG
32#include "drmP.h"
33#include "drm.h"
4e5359cd 34#include "intel_drv.h"
e5c65260 35#include "intel_ringbuffer.h"
2017263e
BG
36#include "i915_drm.h"
37#include "i915_drv.h"
38
39#define DRM_I915_RING_DEBUG 1
40
41
42#if defined(CONFIG_DEBUG_FS)
43
f13d3f73 44enum {
69dc4987 45 ACTIVE_LIST,
f13d3f73
CW
46 FLUSHING_LIST,
47 INACTIVE_LIST,
d21d5975
CW
48 PINNED_LIST,
49 DEFERRED_FREE_LIST,
f13d3f73 50};
2017263e 51
70d39fe4
CW
52static const char *yesno(int v)
53{
54 return v ? "yes" : "no";
55}
56
57static int i915_capabilities(struct seq_file *m, void *data)
58{
59 struct drm_info_node *node = (struct drm_info_node *) m->private;
60 struct drm_device *dev = node->minor->dev;
61 const struct intel_device_info *info = INTEL_INFO(dev);
62
63 seq_printf(m, "gen: %d\n", info->gen);
64#define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
65 B(is_mobile);
70d39fe4
CW
66 B(is_i85x);
67 B(is_i915g);
70d39fe4 68 B(is_i945gm);
70d39fe4
CW
69 B(is_g33);
70 B(need_gfx_hws);
71 B(is_g4x);
72 B(is_pineview);
73 B(is_broadwater);
74 B(is_crestline);
70d39fe4 75 B(has_fbc);
70d39fe4
CW
76 B(has_pipe_cxsr);
77 B(has_hotplug);
78 B(cursor_needs_physical);
79 B(has_overlay);
80 B(overlay_needs_physical);
a6c45cf0 81 B(supports_tv);
549f7365
CW
82 B(has_bsd_ring);
83 B(has_blt_ring);
70d39fe4
CW
84#undef B
85
86 return 0;
87}
2017263e 88
05394f39 89static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 90{
05394f39 91 if (obj->user_pin_count > 0)
a6172a80 92 return "P";
05394f39 93 else if (obj->pin_count > 0)
a6172a80
CW
94 return "p";
95 else
96 return " ";
97}
98
05394f39 99static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 100{
05394f39 101 switch (obj->tiling_mode) {
a6172a80
CW
102 default:
103 case I915_TILING_NONE: return " ";
104 case I915_TILING_X: return "X";
105 case I915_TILING_Y: return "Y";
106 }
107}
108
37811fcc
CW
109static void
110describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
111{
caea7476 112 seq_printf(m, "%p: %s%s %8zd %04x %04x %d %d%s%s",
37811fcc
CW
113 &obj->base,
114 get_pin_flag(obj),
115 get_tiling_flag(obj),
116 obj->base.size,
117 obj->base.read_domains,
118 obj->base.write_domain,
119 obj->last_rendering_seqno,
caea7476 120 obj->last_fenced_seqno,
37811fcc
CW
121 obj->dirty ? " dirty" : "",
122 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
123 if (obj->base.name)
124 seq_printf(m, " (name: %d)", obj->base.name);
125 if (obj->fence_reg != I915_FENCE_REG_NONE)
126 seq_printf(m, " (fence: %d)", obj->fence_reg);
127 if (obj->gtt_space != NULL)
a00b10c3
CW
128 seq_printf(m, " (gtt offset: %08x, size: %08x)",
129 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
6299f992
CW
130 if (obj->pin_mappable || obj->fault_mappable) {
131 char s[3], *t = s;
132 if (obj->pin_mappable)
133 *t++ = 'p';
134 if (obj->fault_mappable)
135 *t++ = 'f';
136 *t = '\0';
137 seq_printf(m, " (%s mappable)", s);
138 }
69dc4987
CW
139 if (obj->ring != NULL)
140 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
141}
142
433e12f7 143static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
144{
145 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
146 uintptr_t list = (uintptr_t) node->info_ent->data;
147 struct list_head *head;
2017263e
BG
148 struct drm_device *dev = node->minor->dev;
149 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 150 struct drm_i915_gem_object *obj;
8f2480fb
CW
151 size_t total_obj_size, total_gtt_size;
152 int count, ret;
de227ef0
CW
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
2017263e 157
433e12f7
BG
158 switch (list) {
159 case ACTIVE_LIST:
160 seq_printf(m, "Active:\n");
69dc4987 161 head = &dev_priv->mm.active_list;
433e12f7
BG
162 break;
163 case INACTIVE_LIST:
a17458fc 164 seq_printf(m, "Inactive:\n");
433e12f7
BG
165 head = &dev_priv->mm.inactive_list;
166 break;
f13d3f73
CW
167 case PINNED_LIST:
168 seq_printf(m, "Pinned:\n");
169 head = &dev_priv->mm.pinned_list;
170 break;
433e12f7
BG
171 case FLUSHING_LIST:
172 seq_printf(m, "Flushing:\n");
173 head = &dev_priv->mm.flushing_list;
174 break;
d21d5975
CW
175 case DEFERRED_FREE_LIST:
176 seq_printf(m, "Deferred free:\n");
177 head = &dev_priv->mm.deferred_free_list;
178 break;
433e12f7 179 default:
de227ef0
CW
180 mutex_unlock(&dev->struct_mutex);
181 return -EINVAL;
2017263e 182 }
2017263e 183
8f2480fb 184 total_obj_size = total_gtt_size = count = 0;
05394f39 185 list_for_each_entry(obj, head, mm_list) {
37811fcc 186 seq_printf(m, " ");
05394f39 187 describe_obj(m, obj);
f4ceda89 188 seq_printf(m, "\n");
05394f39
CW
189 total_obj_size += obj->base.size;
190 total_gtt_size += obj->gtt_space->size;
8f2480fb 191 count++;
2017263e 192 }
de227ef0 193 mutex_unlock(&dev->struct_mutex);
5e118f41 194
8f2480fb
CW
195 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
196 count, total_obj_size, total_gtt_size);
2017263e
BG
197 return 0;
198}
199
6299f992
CW
200#define count_objects(list, member) do { \
201 list_for_each_entry(obj, list, member) { \
202 size += obj->gtt_space->size; \
203 ++count; \
204 if (obj->map_and_fenceable) { \
205 mappable_size += obj->gtt_space->size; \
206 ++mappable_count; \
207 } \
208 } \
209} while(0)
210
73aa808f
CW
211static int i915_gem_object_info(struct seq_file *m, void* data)
212{
213 struct drm_info_node *node = (struct drm_info_node *) m->private;
214 struct drm_device *dev = node->minor->dev;
215 struct drm_i915_private *dev_priv = dev->dev_private;
6299f992
CW
216 u32 count, mappable_count;
217 size_t size, mappable_size;
218 struct drm_i915_gem_object *obj;
73aa808f
CW
219 int ret;
220
221 ret = mutex_lock_interruptible(&dev->struct_mutex);
222 if (ret)
223 return ret;
224
6299f992
CW
225 seq_printf(m, "%u objects, %zu bytes\n",
226 dev_priv->mm.object_count,
227 dev_priv->mm.object_memory);
228
229 size = count = mappable_size = mappable_count = 0;
230 count_objects(&dev_priv->mm.gtt_list, gtt_list);
231 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
232 count, mappable_count, size, mappable_size);
233
234 size = count = mappable_size = mappable_count = 0;
235 count_objects(&dev_priv->mm.active_list, mm_list);
236 count_objects(&dev_priv->mm.flushing_list, mm_list);
237 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
238 count, mappable_count, size, mappable_size);
239
240 size = count = mappable_size = mappable_count = 0;
241 count_objects(&dev_priv->mm.pinned_list, mm_list);
242 seq_printf(m, " %u [%u] pinned objects, %zu [%zu] bytes\n",
243 count, mappable_count, size, mappable_size);
244
245 size = count = mappable_size = mappable_count = 0;
246 count_objects(&dev_priv->mm.inactive_list, mm_list);
247 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
248 count, mappable_count, size, mappable_size);
249
250 size = count = mappable_size = mappable_count = 0;
251 count_objects(&dev_priv->mm.deferred_free_list, mm_list);
252 seq_printf(m, " %u [%u] freed objects, %zu [%zu] bytes\n",
253 count, mappable_count, size, mappable_size);
254
255 size = count = mappable_size = mappable_count = 0;
256 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
257 if (obj->fault_mappable) {
258 size += obj->gtt_space->size;
259 ++count;
260 }
261 if (obj->pin_mappable) {
262 mappable_size += obj->gtt_space->size;
263 ++mappable_count;
264 }
265 }
266 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
267 mappable_count, mappable_size);
268 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
269 count, size);
270
271 seq_printf(m, "%zu [%zu] gtt total\n",
272 dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
73aa808f
CW
273
274 mutex_unlock(&dev->struct_mutex);
275
276 return 0;
277}
278
279
4e5359cd
SF
280static int i915_gem_pageflip_info(struct seq_file *m, void *data)
281{
282 struct drm_info_node *node = (struct drm_info_node *) m->private;
283 struct drm_device *dev = node->minor->dev;
284 unsigned long flags;
285 struct intel_crtc *crtc;
286
287 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
288 const char *pipe = crtc->pipe ? "B" : "A";
289 const char *plane = crtc->plane ? "B" : "A";
290 struct intel_unpin_work *work;
291
292 spin_lock_irqsave(&dev->event_lock, flags);
293 work = crtc->unpin_work;
294 if (work == NULL) {
295 seq_printf(m, "No flip due on pipe %s (plane %s)\n",
296 pipe, plane);
297 } else {
298 if (!work->pending) {
299 seq_printf(m, "Flip queued on pipe %s (plane %s)\n",
300 pipe, plane);
301 } else {
302 seq_printf(m, "Flip pending (waiting for vsync) on pipe %s (plane %s)\n",
303 pipe, plane);
304 }
305 if (work->enable_stall_check)
306 seq_printf(m, "Stall check enabled, ");
307 else
308 seq_printf(m, "Stall check waiting for page flip ioctl, ");
309 seq_printf(m, "%d prepares\n", work->pending);
310
311 if (work->old_fb_obj) {
05394f39
CW
312 struct drm_i915_gem_object *obj = work->old_fb_obj;
313 if (obj)
314 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
315 }
316 if (work->pending_flip_obj) {
05394f39
CW
317 struct drm_i915_gem_object *obj = work->pending_flip_obj;
318 if (obj)
319 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
320 }
321 }
322 spin_unlock_irqrestore(&dev->event_lock, flags);
323 }
324
325 return 0;
326}
327
2017263e
BG
328static int i915_gem_request_info(struct seq_file *m, void *data)
329{
330 struct drm_info_node *node = (struct drm_info_node *) m->private;
331 struct drm_device *dev = node->minor->dev;
332 drm_i915_private_t *dev_priv = dev->dev_private;
333 struct drm_i915_gem_request *gem_request;
c2c347a9 334 int ret, count;
de227ef0
CW
335
336 ret = mutex_lock_interruptible(&dev->struct_mutex);
337 if (ret)
338 return ret;
2017263e 339
c2c347a9 340 count = 0;
1ec14ad3 341 if (!list_empty(&dev_priv->ring[RCS].request_list)) {
c2c347a9
CW
342 seq_printf(m, "Render requests:\n");
343 list_for_each_entry(gem_request,
1ec14ad3 344 &dev_priv->ring[RCS].request_list,
c2c347a9
CW
345 list) {
346 seq_printf(m, " %d @ %d\n",
347 gem_request->seqno,
348 (int) (jiffies - gem_request->emitted_jiffies));
349 }
350 count++;
351 }
1ec14ad3 352 if (!list_empty(&dev_priv->ring[VCS].request_list)) {
c2c347a9
CW
353 seq_printf(m, "BSD requests:\n");
354 list_for_each_entry(gem_request,
1ec14ad3 355 &dev_priv->ring[VCS].request_list,
c2c347a9
CW
356 list) {
357 seq_printf(m, " %d @ %d\n",
358 gem_request->seqno,
359 (int) (jiffies - gem_request->emitted_jiffies));
360 }
361 count++;
362 }
1ec14ad3 363 if (!list_empty(&dev_priv->ring[BCS].request_list)) {
c2c347a9
CW
364 seq_printf(m, "BLT requests:\n");
365 list_for_each_entry(gem_request,
1ec14ad3 366 &dev_priv->ring[BCS].request_list,
c2c347a9
CW
367 list) {
368 seq_printf(m, " %d @ %d\n",
369 gem_request->seqno,
370 (int) (jiffies - gem_request->emitted_jiffies));
371 }
372 count++;
2017263e 373 }
de227ef0
CW
374 mutex_unlock(&dev->struct_mutex);
375
c2c347a9
CW
376 if (count == 0)
377 seq_printf(m, "No requests\n");
378
2017263e
BG
379 return 0;
380}
381
b2223497
CW
382static void i915_ring_seqno_info(struct seq_file *m,
383 struct intel_ring_buffer *ring)
384{
385 if (ring->get_seqno) {
386 seq_printf(m, "Current sequence (%s): %d\n",
387 ring->name, ring->get_seqno(ring));
388 seq_printf(m, "Waiter sequence (%s): %d\n",
389 ring->name, ring->waiting_seqno);
390 seq_printf(m, "IRQ sequence (%s): %d\n",
391 ring->name, ring->irq_seqno);
392 }
393}
394
2017263e
BG
395static int i915_gem_seqno_info(struct seq_file *m, void *data)
396{
397 struct drm_info_node *node = (struct drm_info_node *) m->private;
398 struct drm_device *dev = node->minor->dev;
399 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 400 int ret, i;
de227ef0
CW
401
402 ret = mutex_lock_interruptible(&dev->struct_mutex);
403 if (ret)
404 return ret;
2017263e 405
1ec14ad3
CW
406 for (i = 0; i < I915_NUM_RINGS; i++)
407 i915_ring_seqno_info(m, &dev_priv->ring[i]);
de227ef0
CW
408
409 mutex_unlock(&dev->struct_mutex);
410
2017263e
BG
411 return 0;
412}
413
414
415static int i915_interrupt_info(struct seq_file *m, void *data)
416{
417 struct drm_info_node *node = (struct drm_info_node *) m->private;
418 struct drm_device *dev = node->minor->dev;
419 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 420 int ret, i;
de227ef0
CW
421
422 ret = mutex_lock_interruptible(&dev->struct_mutex);
423 if (ret)
424 return ret;
2017263e 425
bad720ff 426 if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
427 seq_printf(m, "Interrupt enable: %08x\n",
428 I915_READ(IER));
429 seq_printf(m, "Interrupt identity: %08x\n",
430 I915_READ(IIR));
431 seq_printf(m, "Interrupt mask: %08x\n",
432 I915_READ(IMR));
433 seq_printf(m, "Pipe A stat: %08x\n",
434 I915_READ(PIPEASTAT));
435 seq_printf(m, "Pipe B stat: %08x\n",
436 I915_READ(PIPEBSTAT));
437 } else {
438 seq_printf(m, "North Display Interrupt enable: %08x\n",
439 I915_READ(DEIER));
440 seq_printf(m, "North Display Interrupt identity: %08x\n",
441 I915_READ(DEIIR));
442 seq_printf(m, "North Display Interrupt mask: %08x\n",
443 I915_READ(DEIMR));
444 seq_printf(m, "South Display Interrupt enable: %08x\n",
445 I915_READ(SDEIER));
446 seq_printf(m, "South Display Interrupt identity: %08x\n",
447 I915_READ(SDEIIR));
448 seq_printf(m, "South Display Interrupt mask: %08x\n",
449 I915_READ(SDEIMR));
450 seq_printf(m, "Graphics Interrupt enable: %08x\n",
451 I915_READ(GTIER));
452 seq_printf(m, "Graphics Interrupt identity: %08x\n",
453 I915_READ(GTIIR));
454 seq_printf(m, "Graphics Interrupt mask: %08x\n",
455 I915_READ(GTIMR));
456 }
2017263e
BG
457 seq_printf(m, "Interrupts received: %d\n",
458 atomic_read(&dev_priv->irq_received));
9862e600
CW
459 for (i = 0; i < I915_NUM_RINGS; i++) {
460 if (IS_GEN6(dev)) {
461 seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
462 dev_priv->ring[i].name,
463 I915_READ_IMR(&dev_priv->ring[i]));
464 }
1ec14ad3 465 i915_ring_seqno_info(m, &dev_priv->ring[i]);
9862e600 466 }
de227ef0
CW
467 mutex_unlock(&dev->struct_mutex);
468
2017263e
BG
469 return 0;
470}
471
a6172a80
CW
472static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
473{
474 struct drm_info_node *node = (struct drm_info_node *) m->private;
475 struct drm_device *dev = node->minor->dev;
476 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
477 int i, ret;
478
479 ret = mutex_lock_interruptible(&dev->struct_mutex);
480 if (ret)
481 return ret;
a6172a80
CW
482
483 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
484 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
485 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 486 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 487
c2c347a9
CW
488 seq_printf(m, "Fenced object[%2d] = ", i);
489 if (obj == NULL)
490 seq_printf(m, "unused");
491 else
05394f39 492 describe_obj(m, obj);
c2c347a9 493 seq_printf(m, "\n");
a6172a80
CW
494 }
495
05394f39 496 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
497 return 0;
498}
499
2017263e
BG
500static int i915_hws_info(struct seq_file *m, void *data)
501{
502 struct drm_info_node *node = (struct drm_info_node *) m->private;
503 struct drm_device *dev = node->minor->dev;
504 drm_i915_private_t *dev_priv = dev->dev_private;
4066c0ae 505 struct intel_ring_buffer *ring;
2017263e 506 volatile u32 *hws;
4066c0ae
CW
507 int i;
508
1ec14ad3 509 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
4066c0ae 510 hws = (volatile u32 *)ring->status_page.page_addr;
2017263e
BG
511 if (hws == NULL)
512 return 0;
513
514 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
515 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
516 i * 4,
517 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
518 }
519 return 0;
520}
521
5cdf5881
CW
522static void i915_dump_object(struct seq_file *m,
523 struct io_mapping *mapping,
05394f39 524 struct drm_i915_gem_object *obj)
6911a9b8 525{
5cdf5881 526 int page, page_count, i;
6911a9b8 527
05394f39 528 page_count = obj->base.size / PAGE_SIZE;
6911a9b8 529 for (page = 0; page < page_count; page++) {
5cdf5881 530 u32 *mem = io_mapping_map_wc(mapping,
05394f39 531 obj->gtt_offset + page * PAGE_SIZE);
6911a9b8
BG
532 for (i = 0; i < PAGE_SIZE; i += 4)
533 seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
5cdf5881 534 io_mapping_unmap(mem);
6911a9b8
BG
535 }
536}
537
538static int i915_batchbuffer_info(struct seq_file *m, void *data)
539{
540 struct drm_info_node *node = (struct drm_info_node *) m->private;
541 struct drm_device *dev = node->minor->dev;
542 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 543 struct drm_i915_gem_object *obj;
6911a9b8
BG
544 int ret;
545
de227ef0
CW
546 ret = mutex_lock_interruptible(&dev->struct_mutex);
547 if (ret)
548 return ret;
6911a9b8 549
05394f39
CW
550 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
551 if (obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) {
552 seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
553 i915_dump_object(m, dev_priv->mm.gtt_mapping, obj);
6911a9b8
BG
554 }
555 }
556
de227ef0 557 mutex_unlock(&dev->struct_mutex);
6911a9b8
BG
558 return 0;
559}
560
561static int i915_ringbuffer_data(struct seq_file *m, void *data)
562{
563 struct drm_info_node *node = (struct drm_info_node *) m->private;
564 struct drm_device *dev = node->minor->dev;
565 drm_i915_private_t *dev_priv = dev->dev_private;
c2c347a9 566 struct intel_ring_buffer *ring;
de227ef0
CW
567 int ret;
568
569 ret = mutex_lock_interruptible(&dev->struct_mutex);
570 if (ret)
571 return ret;
6911a9b8 572
1ec14ad3 573 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
05394f39 574 if (!ring->obj) {
6911a9b8 575 seq_printf(m, "No ringbuffer setup\n");
de227ef0 576 } else {
c2c347a9 577 u8 *virt = ring->virtual_start;
de227ef0 578 uint32_t off;
6911a9b8 579
c2c347a9 580 for (off = 0; off < ring->size; off += 4) {
de227ef0
CW
581 uint32_t *ptr = (uint32_t *)(virt + off);
582 seq_printf(m, "%08x : %08x\n", off, *ptr);
583 }
6911a9b8 584 }
de227ef0 585 mutex_unlock(&dev->struct_mutex);
6911a9b8
BG
586
587 return 0;
588}
589
590static int i915_ringbuffer_info(struct seq_file *m, void *data)
591{
592 struct drm_info_node *node = (struct drm_info_node *) m->private;
593 struct drm_device *dev = node->minor->dev;
594 drm_i915_private_t *dev_priv = dev->dev_private;
c2c347a9
CW
595 struct intel_ring_buffer *ring;
596
1ec14ad3 597 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
c2c347a9 598 if (ring->size == 0)
1ec14ad3 599 return 0;
6911a9b8 600
c2c347a9
CW
601 seq_printf(m, "Ring %s:\n", ring->name);
602 seq_printf(m, " Head : %08x\n", I915_READ_HEAD(ring) & HEAD_ADDR);
603 seq_printf(m, " Tail : %08x\n", I915_READ_TAIL(ring) & TAIL_ADDR);
604 seq_printf(m, " Size : %08x\n", ring->size);
605 seq_printf(m, " Active : %08x\n", intel_ring_get_active_head(ring));
1ec14ad3
CW
606 seq_printf(m, " NOPID : %08x\n", I915_READ_NOPID(ring));
607 if (IS_GEN6(dev)) {
608 seq_printf(m, " Sync 0 : %08x\n", I915_READ_SYNC_0(ring));
609 seq_printf(m, " Sync 1 : %08x\n", I915_READ_SYNC_1(ring));
610 }
c2c347a9
CW
611 seq_printf(m, " Control : %08x\n", I915_READ_CTL(ring));
612 seq_printf(m, " Start : %08x\n", I915_READ_START(ring));
6911a9b8
BG
613
614 return 0;
615}
616
e5c65260
CW
617static const char *ring_str(int ring)
618{
619 switch (ring) {
3685092b
CW
620 case RING_RENDER: return " render";
621 case RING_BSD: return " bsd";
622 case RING_BLT: return " blt";
e5c65260
CW
623 default: return "";
624 }
625}
626
a779e5ab
CW
627static const char *agp_type_str(int type)
628{
629 switch (type) {
630 case 0: return " uncached";
631 case 1: return " snooped";
632 default: return "";
633 }
634}
635
9df30794
CW
636static const char *pin_flag(int pinned)
637{
638 if (pinned > 0)
639 return " P";
640 else if (pinned < 0)
641 return " p";
642 else
643 return "";
644}
645
646static const char *tiling_flag(int tiling)
647{
648 switch (tiling) {
649 default:
650 case I915_TILING_NONE: return "";
651 case I915_TILING_X: return " X";
652 case I915_TILING_Y: return " Y";
653 }
654}
655
656static const char *dirty_flag(int dirty)
657{
658 return dirty ? " dirty" : "";
659}
660
661static const char *purgeable_flag(int purgeable)
662{
663 return purgeable ? " purgeable" : "";
664}
665
c724e8a9
CW
666static void print_error_buffers(struct seq_file *m,
667 const char *name,
668 struct drm_i915_error_buffer *err,
669 int count)
670{
671 seq_printf(m, "%s [%d]:\n", name, count);
672
673 while (count--) {
a779e5ab 674 seq_printf(m, " %08x %8zd %04x %04x %08x%s%s%s%s%s%s",
c724e8a9
CW
675 err->gtt_offset,
676 err->size,
677 err->read_domains,
678 err->write_domain,
679 err->seqno,
680 pin_flag(err->pinned),
681 tiling_flag(err->tiling),
682 dirty_flag(err->dirty),
683 purgeable_flag(err->purgeable),
a779e5ab
CW
684 ring_str(err->ring),
685 agp_type_str(err->agp_type));
c724e8a9
CW
686
687 if (err->name)
688 seq_printf(m, " (name: %d)", err->name);
689 if (err->fence_reg != I915_FENCE_REG_NONE)
690 seq_printf(m, " (fence: %d)", err->fence_reg);
691
692 seq_printf(m, "\n");
693 err++;
694 }
695}
696
63eeaf38
JB
697static int i915_error_state(struct seq_file *m, void *unused)
698{
699 struct drm_info_node *node = (struct drm_info_node *) m->private;
700 struct drm_device *dev = node->minor->dev;
701 drm_i915_private_t *dev_priv = dev->dev_private;
702 struct drm_i915_error_state *error;
703 unsigned long flags;
9df30794 704 int i, page, offset, elt;
63eeaf38
JB
705
706 spin_lock_irqsave(&dev_priv->error_lock, flags);
707 if (!dev_priv->first_error) {
708 seq_printf(m, "no error state collected\n");
709 goto out;
710 }
711
712 error = dev_priv->first_error;
713
8a905236
JB
714 seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
715 error->time.tv_usec);
9df30794 716 seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
1d8f38f4
CW
717 seq_printf(m, "EIR: 0x%08x\n", error->eir);
718 seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
f406839f
CW
719 if (INTEL_INFO(dev)->gen >= 6) {
720 seq_printf(m, "ERROR: 0x%08x\n", error->error);
1d8f38f4
CW
721 seq_printf(m, "Blitter command stream:\n");
722 seq_printf(m, " ACTHD: 0x%08x\n", error->bcs_acthd);
1d8f38f4 723 seq_printf(m, " IPEIR: 0x%08x\n", error->bcs_ipeir);
e5c65260 724 seq_printf(m, " IPEHR: 0x%08x\n", error->bcs_ipehr);
1d8f38f4
CW
725 seq_printf(m, " INSTDONE: 0x%08x\n", error->bcs_instdone);
726 seq_printf(m, " seqno: 0x%08x\n", error->bcs_seqno);
add354dd
CW
727 seq_printf(m, "Video (BSD) command stream:\n");
728 seq_printf(m, " ACTHD: 0x%08x\n", error->vcs_acthd);
add354dd 729 seq_printf(m, " IPEIR: 0x%08x\n", error->vcs_ipeir);
e5c65260 730 seq_printf(m, " IPEHR: 0x%08x\n", error->vcs_ipehr);
add354dd
CW
731 seq_printf(m, " INSTDONE: 0x%08x\n", error->vcs_instdone);
732 seq_printf(m, " seqno: 0x%08x\n", error->vcs_seqno);
f406839f 733 }
1d8f38f4
CW
734 seq_printf(m, "Render command stream:\n");
735 seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
63eeaf38
JB
736 seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
737 seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
738 seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
a6c45cf0 739 if (INTEL_INFO(dev)->gen >= 4) {
63eeaf38 740 seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
1d8f38f4 741 seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
63eeaf38 742 }
1d8f38f4
CW
743 seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
744 seq_printf(m, " seqno: 0x%08x\n", error->seqno);
9df30794 745
748ebc60
CW
746 for (i = 0; i < 16; i++)
747 seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
748
c724e8a9
CW
749 if (error->active_bo)
750 print_error_buffers(m, "Active",
751 error->active_bo,
752 error->active_bo_count);
753
754 if (error->pinned_bo)
755 print_error_buffers(m, "Pinned",
756 error->pinned_bo,
757 error->pinned_bo_count);
9df30794
CW
758
759 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
760 if (error->batchbuffer[i]) {
761 struct drm_i915_error_object *obj = error->batchbuffer[i];
762
bcfb2e28
CW
763 seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
764 dev_priv->ring[i].name,
765 obj->gtt_offset);
9df30794
CW
766 offset = 0;
767 for (page = 0; page < obj->page_count; page++) {
768 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
769 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
770 offset += 4;
771 }
772 }
773 }
774 }
775
776 if (error->ringbuffer) {
777 struct drm_i915_error_object *obj = error->ringbuffer;
778
779 seq_printf(m, "--- ringbuffer = 0x%08x\n", obj->gtt_offset);
780 offset = 0;
781 for (page = 0; page < obj->page_count; page++) {
782 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
783 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
784 offset += 4;
785 }
786 }
787 }
63eeaf38 788
6ef3d427
CW
789 if (error->overlay)
790 intel_overlay_print_error_state(m, error->overlay);
791
c4a1d9e4
CW
792 if (error->display)
793 intel_display_print_error_state(m, dev, error->display);
794
63eeaf38
JB
795out:
796 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
797
798 return 0;
799}
6911a9b8 800
f97108d1
JB
801static int i915_rstdby_delays(struct seq_file *m, void *unused)
802{
803 struct drm_info_node *node = (struct drm_info_node *) m->private;
804 struct drm_device *dev = node->minor->dev;
805 drm_i915_private_t *dev_priv = dev->dev_private;
806 u16 crstanddelay = I915_READ16(CRSTANDVID);
807
808 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
809
810 return 0;
811}
812
813static int i915_cur_delayinfo(struct seq_file *m, void *unused)
814{
815 struct drm_info_node *node = (struct drm_info_node *) m->private;
816 struct drm_device *dev = node->minor->dev;
817 drm_i915_private_t *dev_priv = dev->dev_private;
3b8d8d91
JB
818
819 if (IS_GEN5(dev)) {
820 u16 rgvswctl = I915_READ16(MEMSWCTL);
821 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
822
823 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
824 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
825 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
826 MEMSTAT_VID_SHIFT);
827 seq_printf(m, "Current P-state: %d\n",
828 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
829 } else if (IS_GEN6(dev)) {
830 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
831 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
832 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
833 int max_freq;
834
835 /* RPSTAT1 is in the GT power well */
836 __gen6_force_wake_get(dev_priv);
837
838 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
839 seq_printf(m, "RPSTAT1: 0x%08x\n", I915_READ(GEN6_RPSTAT1));
840 seq_printf(m, "Render p-state ratio: %d\n",
841 (gt_perf_status & 0xff00) >> 8);
842 seq_printf(m, "Render p-state VID: %d\n",
843 gt_perf_status & 0xff);
844 seq_printf(m, "Render p-state limit: %d\n",
845 rp_state_limits & 0xff);
846
847 max_freq = (rp_state_cap & 0xff0000) >> 16;
848 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
849 max_freq * 100);
850
851 max_freq = (rp_state_cap & 0xff00) >> 8;
852 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
853 max_freq * 100);
854
855 max_freq = rp_state_cap & 0xff;
856 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
857 max_freq * 100);
858
859 __gen6_force_wake_put(dev_priv);
860 } else {
861 seq_printf(m, "no P-state info available\n");
862 }
f97108d1
JB
863
864 return 0;
865}
866
867static int i915_delayfreq_table(struct seq_file *m, void *unused)
868{
869 struct drm_info_node *node = (struct drm_info_node *) m->private;
870 struct drm_device *dev = node->minor->dev;
871 drm_i915_private_t *dev_priv = dev->dev_private;
872 u32 delayfreq;
873 int i;
874
875 for (i = 0; i < 16; i++) {
876 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
877 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
878 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
879 }
880
881 return 0;
882}
883
884static inline int MAP_TO_MV(int map)
885{
886 return 1250 - (map * 25);
887}
888
889static int i915_inttoext_table(struct seq_file *m, void *unused)
890{
891 struct drm_info_node *node = (struct drm_info_node *) m->private;
892 struct drm_device *dev = node->minor->dev;
893 drm_i915_private_t *dev_priv = dev->dev_private;
894 u32 inttoext;
895 int i;
896
897 for (i = 1; i <= 32; i++) {
898 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
899 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
900 }
901
902 return 0;
903}
904
905static int i915_drpc_info(struct seq_file *m, void *unused)
906{
907 struct drm_info_node *node = (struct drm_info_node *) m->private;
908 struct drm_device *dev = node->minor->dev;
909 drm_i915_private_t *dev_priv = dev->dev_private;
910 u32 rgvmodectl = I915_READ(MEMMODECTL);
88271da3 911 u32 rstdbyctl = I915_READ(RSTDBYCTL);
7648fa99 912 u16 crstandvid = I915_READ16(CRSTANDVID);
f97108d1
JB
913
914 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
915 "yes" : "no");
916 seq_printf(m, "Boost freq: %d\n",
917 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
918 MEMMODE_BOOST_FREQ_SHIFT);
919 seq_printf(m, "HW control enabled: %s\n",
920 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
921 seq_printf(m, "SW control enabled: %s\n",
922 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
923 seq_printf(m, "Gated voltage change: %s\n",
924 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
925 seq_printf(m, "Starting frequency: P%d\n",
926 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 927 seq_printf(m, "Max P-state: P%d\n",
f97108d1 928 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
929 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
930 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
931 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
932 seq_printf(m, "Render standby enabled: %s\n",
933 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
88271da3
JB
934 seq_printf(m, "Current RS state: ");
935 switch (rstdbyctl & RSX_STATUS_MASK) {
936 case RSX_STATUS_ON:
937 seq_printf(m, "on\n");
938 break;
939 case RSX_STATUS_RC1:
940 seq_printf(m, "RC1\n");
941 break;
942 case RSX_STATUS_RC1E:
943 seq_printf(m, "RC1E\n");
944 break;
945 case RSX_STATUS_RS1:
946 seq_printf(m, "RS1\n");
947 break;
948 case RSX_STATUS_RS2:
949 seq_printf(m, "RS2 (RC6)\n");
950 break;
951 case RSX_STATUS_RS3:
952 seq_printf(m, "RC3 (RC6+)\n");
953 break;
954 default:
955 seq_printf(m, "unknown\n");
956 break;
957 }
f97108d1
JB
958
959 return 0;
960}
961
b5e50c3f
JB
962static int i915_fbc_status(struct seq_file *m, void *unused)
963{
964 struct drm_info_node *node = (struct drm_info_node *) m->private;
965 struct drm_device *dev = node->minor->dev;
b5e50c3f 966 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 967
ee5382ae 968 if (!I915_HAS_FBC(dev)) {
b5e50c3f
JB
969 seq_printf(m, "FBC unsupported on this chipset\n");
970 return 0;
971 }
972
ee5382ae 973 if (intel_fbc_enabled(dev)) {
b5e50c3f
JB
974 seq_printf(m, "FBC enabled\n");
975 } else {
976 seq_printf(m, "FBC disabled: ");
977 switch (dev_priv->no_fbc_reason) {
bed4a673
CW
978 case FBC_NO_OUTPUT:
979 seq_printf(m, "no outputs");
980 break;
b5e50c3f
JB
981 case FBC_STOLEN_TOO_SMALL:
982 seq_printf(m, "not enough stolen memory");
983 break;
984 case FBC_UNSUPPORTED_MODE:
985 seq_printf(m, "mode not supported");
986 break;
987 case FBC_MODE_TOO_LARGE:
988 seq_printf(m, "mode too large");
989 break;
990 case FBC_BAD_PLANE:
991 seq_printf(m, "FBC unsupported on plane");
992 break;
993 case FBC_NOT_TILED:
994 seq_printf(m, "scanout buffer not tiled");
995 break;
9c928d16
JB
996 case FBC_MULTIPLE_PIPES:
997 seq_printf(m, "multiple pipes are enabled");
998 break;
b5e50c3f
JB
999 default:
1000 seq_printf(m, "unknown reason");
1001 }
1002 seq_printf(m, "\n");
1003 }
1004 return 0;
1005}
1006
4a9bef37
JB
1007static int i915_sr_status(struct seq_file *m, void *unused)
1008{
1009 struct drm_info_node *node = (struct drm_info_node *) m->private;
1010 struct drm_device *dev = node->minor->dev;
1011 drm_i915_private_t *dev_priv = dev->dev_private;
1012 bool sr_enabled = false;
1013
1398261a 1014 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1015 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1016 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1017 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1018 else if (IS_I915GM(dev))
1019 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1020 else if (IS_PINEVIEW(dev))
1021 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1022
5ba2aaaa
CW
1023 seq_printf(m, "self-refresh: %s\n",
1024 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1025
1026 return 0;
1027}
1028
7648fa99
JB
1029static int i915_emon_status(struct seq_file *m, void *unused)
1030{
1031 struct drm_info_node *node = (struct drm_info_node *) m->private;
1032 struct drm_device *dev = node->minor->dev;
1033 drm_i915_private_t *dev_priv = dev->dev_private;
1034 unsigned long temp, chipset, gfx;
de227ef0
CW
1035 int ret;
1036
1037 ret = mutex_lock_interruptible(&dev->struct_mutex);
1038 if (ret)
1039 return ret;
7648fa99
JB
1040
1041 temp = i915_mch_val(dev_priv);
1042 chipset = i915_chipset_val(dev_priv);
1043 gfx = i915_gfx_val(dev_priv);
de227ef0 1044 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1045
1046 seq_printf(m, "GMCH temp: %ld\n", temp);
1047 seq_printf(m, "Chipset power: %ld\n", chipset);
1048 seq_printf(m, "GFX power: %ld\n", gfx);
1049 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1050
1051 return 0;
1052}
1053
1054static int i915_gfxec(struct seq_file *m, void *unused)
1055{
1056 struct drm_info_node *node = (struct drm_info_node *) m->private;
1057 struct drm_device *dev = node->minor->dev;
1058 drm_i915_private_t *dev_priv = dev->dev_private;
1059
1060 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1061
1062 return 0;
1063}
1064
44834a67
CW
1065static int i915_opregion(struct seq_file *m, void *unused)
1066{
1067 struct drm_info_node *node = (struct drm_info_node *) m->private;
1068 struct drm_device *dev = node->minor->dev;
1069 drm_i915_private_t *dev_priv = dev->dev_private;
1070 struct intel_opregion *opregion = &dev_priv->opregion;
1071 int ret;
1072
1073 ret = mutex_lock_interruptible(&dev->struct_mutex);
1074 if (ret)
1075 return ret;
1076
1077 if (opregion->header)
1078 seq_write(m, opregion->header, OPREGION_SIZE);
1079
1080 mutex_unlock(&dev->struct_mutex);
1081
1082 return 0;
1083}
1084
37811fcc
CW
1085static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1086{
1087 struct drm_info_node *node = (struct drm_info_node *) m->private;
1088 struct drm_device *dev = node->minor->dev;
1089 drm_i915_private_t *dev_priv = dev->dev_private;
1090 struct intel_fbdev *ifbdev;
1091 struct intel_framebuffer *fb;
1092 int ret;
1093
1094 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1095 if (ret)
1096 return ret;
1097
1098 ifbdev = dev_priv->fbdev;
1099 fb = to_intel_framebuffer(ifbdev->helper.fb);
1100
1101 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
1102 fb->base.width,
1103 fb->base.height,
1104 fb->base.depth,
1105 fb->base.bits_per_pixel);
05394f39 1106 describe_obj(m, fb->obj);
37811fcc
CW
1107 seq_printf(m, "\n");
1108
1109 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1110 if (&fb->base == ifbdev->helper.fb)
1111 continue;
1112
1113 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
1114 fb->base.width,
1115 fb->base.height,
1116 fb->base.depth,
1117 fb->base.bits_per_pixel);
05394f39 1118 describe_obj(m, fb->obj);
37811fcc
CW
1119 seq_printf(m, "\n");
1120 }
1121
1122 mutex_unlock(&dev->mode_config.mutex);
1123
1124 return 0;
1125}
1126
f3cd474b
CW
1127static int
1128i915_wedged_open(struct inode *inode,
1129 struct file *filp)
1130{
1131 filp->private_data = inode->i_private;
1132 return 0;
1133}
1134
1135static ssize_t
1136i915_wedged_read(struct file *filp,
1137 char __user *ubuf,
1138 size_t max,
1139 loff_t *ppos)
1140{
1141 struct drm_device *dev = filp->private_data;
1142 drm_i915_private_t *dev_priv = dev->dev_private;
1143 char buf[80];
1144 int len;
1145
1146 len = snprintf(buf, sizeof (buf),
1147 "wedged : %d\n",
1148 atomic_read(&dev_priv->mm.wedged));
1149
f4433a8d
DC
1150 if (len > sizeof (buf))
1151 len = sizeof (buf);
1152
f3cd474b
CW
1153 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1154}
1155
1156static ssize_t
1157i915_wedged_write(struct file *filp,
1158 const char __user *ubuf,
1159 size_t cnt,
1160 loff_t *ppos)
1161{
1162 struct drm_device *dev = filp->private_data;
f3cd474b
CW
1163 char buf[20];
1164 int val = 1;
1165
1166 if (cnt > 0) {
1167 if (cnt > sizeof (buf) - 1)
1168 return -EINVAL;
1169
1170 if (copy_from_user(buf, ubuf, cnt))
1171 return -EFAULT;
1172 buf[cnt] = 0;
1173
1174 val = simple_strtoul(buf, NULL, 0);
1175 }
1176
1177 DRM_INFO("Manually setting wedged to %d\n", val);
527f9e90 1178 i915_handle_error(dev, val);
f3cd474b
CW
1179
1180 return cnt;
1181}
1182
1183static const struct file_operations i915_wedged_fops = {
1184 .owner = THIS_MODULE,
1185 .open = i915_wedged_open,
1186 .read = i915_wedged_read,
1187 .write = i915_wedged_write,
6038f373 1188 .llseek = default_llseek,
f3cd474b
CW
1189};
1190
1191/* As the drm_debugfs_init() routines are called before dev->dev_private is
1192 * allocated we need to hook into the minor for release. */
1193static int
1194drm_add_fake_info_node(struct drm_minor *minor,
1195 struct dentry *ent,
1196 const void *key)
1197{
1198 struct drm_info_node *node;
1199
1200 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
1201 if (node == NULL) {
1202 debugfs_remove(ent);
1203 return -ENOMEM;
1204 }
1205
1206 node->minor = minor;
1207 node->dent = ent;
1208 node->info_ent = (void *) key;
1209 list_add(&node->list, &minor->debugfs_nodes.list);
1210
1211 return 0;
1212}
1213
1214static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
1215{
1216 struct drm_device *dev = minor->dev;
1217 struct dentry *ent;
1218
1219 ent = debugfs_create_file("i915_wedged",
1220 S_IRUGO | S_IWUSR,
1221 root, dev,
1222 &i915_wedged_fops);
1223 if (IS_ERR(ent))
1224 return PTR_ERR(ent);
1225
1226 return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
1227}
9e3a6d15 1228
27c202ad 1229static struct drm_info_list i915_debugfs_list[] = {
70d39fe4 1230 {"i915_capabilities", i915_capabilities, 0, 0},
73aa808f 1231 {"i915_gem_objects", i915_gem_object_info, 0},
433e12f7
BG
1232 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
1233 {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
1234 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
f13d3f73 1235 {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
d21d5975 1236 {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
4e5359cd 1237 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
1238 {"i915_gem_request", i915_gem_request_info, 0},
1239 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 1240 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 1241 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
1242 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
1243 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
1244 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
1245 {"i915_ringbuffer_data", i915_ringbuffer_data, 0, (void *)RCS},
1246 {"i915_ringbuffer_info", i915_ringbuffer_info, 0, (void *)RCS},
1247 {"i915_bsd_ringbuffer_data", i915_ringbuffer_data, 0, (void *)VCS},
1248 {"i915_bsd_ringbuffer_info", i915_ringbuffer_info, 0, (void *)VCS},
1249 {"i915_blt_ringbuffer_data", i915_ringbuffer_data, 0, (void *)BCS},
1250 {"i915_blt_ringbuffer_info", i915_ringbuffer_info, 0, (void *)BCS},
6911a9b8 1251 {"i915_batchbuffers", i915_batchbuffer_info, 0},
63eeaf38 1252 {"i915_error_state", i915_error_state, 0},
f97108d1
JB
1253 {"i915_rstdby_delays", i915_rstdby_delays, 0},
1254 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
1255 {"i915_delayfreq_table", i915_delayfreq_table, 0},
1256 {"i915_inttoext_table", i915_inttoext_table, 0},
1257 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99
JB
1258 {"i915_emon_status", i915_emon_status, 0},
1259 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 1260 {"i915_fbc_status", i915_fbc_status, 0},
4a9bef37 1261 {"i915_sr_status", i915_sr_status, 0},
44834a67 1262 {"i915_opregion", i915_opregion, 0},
37811fcc 1263 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
2017263e 1264};
27c202ad 1265#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 1266
27c202ad 1267int i915_debugfs_init(struct drm_minor *minor)
2017263e 1268{
f3cd474b
CW
1269 int ret;
1270
1271 ret = i915_wedged_create(minor->debugfs_root, minor);
1272 if (ret)
1273 return ret;
1274
27c202ad
BG
1275 return drm_debugfs_create_files(i915_debugfs_list,
1276 I915_DEBUGFS_ENTRIES,
2017263e
BG
1277 minor->debugfs_root, minor);
1278}
1279
27c202ad 1280void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 1281{
27c202ad
BG
1282 drm_debugfs_remove_files(i915_debugfs_list,
1283 I915_DEBUGFS_ENTRIES, minor);
33db679b
KH
1284 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
1285 1, minor);
2017263e
BG
1286}
1287
1288#endif /* CONFIG_DEBUG_FS */