drm/i915/skl: Augment the latency debugfs files for SKL
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
05394f39 99 if (obj->user_pin_count > 0)
a6172a80 100 return "P";
d7f46fc4 101 else if (i915_gem_obj_is_pinned(obj))
a6172a80
CW
102 return "p";
103 else
104 return " ";
105}
106
05394f39 107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 108{
0206e353
AJ
109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
a6172a80
CW
115}
116
1d693bcc
BW
117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
aff43766 119 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
1d693bcc 125 struct i915_vma *vma;
d7f46fc4
BW
126 int pin_count = 0;
127
fb1ae911 128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
1d693bcc 132 get_global_flag(obj),
a05a5862 133 obj->base.size / 1024,
37811fcc
CW
134 obj->base.read_domains,
135 obj->base.write_domain,
0201f1ec
CW
136 obj->last_read_seqno,
137 obj->last_write_seqno,
caea7476 138 obj->last_fenced_seqno,
0a4cd7c8 139 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
d7f46fc4
BW
144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
148 if (obj->pin_display)
149 seq_printf(m, " (display)");
37811fcc
CW
150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
c1ad11fc
CW
160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
69dc4987
CW
171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
d5a81ef1
DV
173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
175}
176
273497e5 177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 178{
ea0c76f8 179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
433e12f7 184static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 185{
9f25d007 186 struct drm_info_node *node = m->private;
433e12f7
BG
187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
2017263e 189 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 192 struct i915_vma *vma;
8f2480fb
CW
193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
de227ef0
CW
195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
2017263e 199
ca191b13 200 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
201 switch (list) {
202 case ACTIVE_LIST:
267f0c90 203 seq_puts(m, "Active:\n");
5cef07e1 204 head = &vm->active_list;
433e12f7
BG
205 break;
206 case INACTIVE_LIST:
267f0c90 207 seq_puts(m, "Inactive:\n");
5cef07e1 208 head = &vm->inactive_list;
433e12f7 209 break;
433e12f7 210 default:
de227ef0
CW
211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
2017263e 213 }
2017263e 214
8f2480fb 215 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
8f2480fb 222 count++;
2017263e 223 }
de227ef0 224 mutex_unlock(&dev->struct_mutex);
5e118f41 225
8f2480fb
CW
226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
2017263e
BG
228 return 0;
229}
230
6d2b8885
CW
231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
b25cb2f8 235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 236 struct drm_i915_gem_object *b =
b25cb2f8 237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
9f25d007 244 struct drm_info_node *node = m->private;
6d2b8885
CW
245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
b25cb2f8 261 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
b25cb2f8 271 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
b25cb2f8 279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
b25cb2f8 283 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
6299f992
CW
292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
f343c5f6 294 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
295 ++count; \
296 if (obj->map_and_fenceable) { \
f343c5f6 297 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
298 ++mappable_count; \
299 } \
300 } \
0206e353 301} while (0)
6299f992 302
2db8e9d6 303struct file_stats {
6313c204 304 struct drm_i915_file_private *file_priv;
2db8e9d6 305 int count;
c67a17e9
CW
306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
2db8e9d6
CW
309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
6313c204 315 struct i915_vma *vma;
2db8e9d6
CW
316
317 stats->count++;
318 stats->total += obj->base.size;
319
c67a17e9
CW
320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
6313c204
CW
323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 336 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
2db8e9d6 346 } else {
6313c204
CW
347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
2db8e9d6
CW
355 }
356
6313c204
CW
357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
2db8e9d6
CW
360 return 0;
361}
362
ca191b13
BW
363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 375{
9f25d007 376 struct drm_info_node *node = m->private;
73aa808f
CW
377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
6299f992 381 struct drm_i915_gem_object *obj;
5cef07e1 382 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 383 struct drm_file *file;
ca191b13 384 struct i915_vma *vma;
73aa808f
CW
385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
6299f992
CW
391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
35c20a60 396 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
ca191b13 401 count_vmas(&vm->active_list, mm_list);
6299f992
CW
402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
6299f992 405 size = count = mappable_size = mappable_count = 0;
ca191b13 406 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
b7abb714 410 size = count = purgeable_size = purgeable_count = 0;
35c20a60 411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 412 size += obj->base.size, ++count;
b7abb714
CW
413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
6c085a72
CW
416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
6299f992 418 size = count = mappable_size = mappable_count = 0;
35c20a60 419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 420 if (obj->fault_mappable) {
f343c5f6 421 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
422 ++count;
423 }
424 if (obj->pin_mappable) {
f343c5f6 425 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
426 ++mappable_count;
427 }
b7abb714
CW
428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
6299f992 432 }
b7abb714
CW
433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
6299f992
CW
435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
93d18799 440 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 443
267f0c90 444 seq_putc(m, '\n');
2db8e9d6
CW
445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
3ec2f427 447 struct task_struct *task;
2db8e9d6
CW
448
449 memset(&stats, 0, sizeof(stats));
6313c204 450 stats.file_priv = file->driver_priv;
5b5ffff0 451 spin_lock(&file->table_lock);
2db8e9d6 452 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 453 spin_unlock(&file->table_lock);
3ec2f427
TH
454 /*
455 * Although we have a valid reference on file->pid, that does
456 * not guarantee that the task_struct who called get_pid() is
457 * still alive (e.g. get_pid(current) => fork() => exit()).
458 * Therefore, we need to protect this ->comm access using RCU.
459 */
460 rcu_read_lock();
461 task = pid_task(file->pid, PIDTYPE_PID);
c67a17e9 462 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
3ec2f427 463 task ? task->comm : "<unknown>",
2db8e9d6
CW
464 stats.count,
465 stats.total,
466 stats.active,
467 stats.inactive,
6313c204 468 stats.global,
c67a17e9 469 stats.shared,
2db8e9d6 470 stats.unbound);
3ec2f427 471 rcu_read_unlock();
2db8e9d6
CW
472 }
473
73aa808f
CW
474 mutex_unlock(&dev->struct_mutex);
475
476 return 0;
477}
478
aee56cff 479static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 480{
9f25d007 481 struct drm_info_node *node = m->private;
08c18323 482 struct drm_device *dev = node->minor->dev;
1b50247a 483 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
484 struct drm_i915_private *dev_priv = dev->dev_private;
485 struct drm_i915_gem_object *obj;
486 size_t total_obj_size, total_gtt_size;
487 int count, ret;
488
489 ret = mutex_lock_interruptible(&dev->struct_mutex);
490 if (ret)
491 return ret;
492
493 total_obj_size = total_gtt_size = count = 0;
35c20a60 494 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 495 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
496 continue;
497
267f0c90 498 seq_puts(m, " ");
08c18323 499 describe_obj(m, obj);
267f0c90 500 seq_putc(m, '\n');
08c18323 501 total_obj_size += obj->base.size;
f343c5f6 502 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
503 count++;
504 }
505
506 mutex_unlock(&dev->struct_mutex);
507
508 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509 count, total_obj_size, total_gtt_size);
510
511 return 0;
512}
513
4e5359cd
SF
514static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515{
9f25d007 516 struct drm_info_node *node = m->private;
4e5359cd 517 struct drm_device *dev = node->minor->dev;
d6bbafa1 518 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 519 struct intel_crtc *crtc;
8a270ebf
DV
520 int ret;
521
522 ret = mutex_lock_interruptible(&dev->struct_mutex);
523 if (ret)
524 return ret;
4e5359cd 525
d3fcc808 526 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
527 const char pipe = pipe_name(crtc->pipe);
528 const char plane = plane_name(crtc->plane);
4e5359cd
SF
529 struct intel_unpin_work *work;
530
5e2d7afc 531 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
532 work = crtc->unpin_work;
533 if (work == NULL) {
9db4a9c7 534 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
535 pipe, plane);
536 } else {
d6bbafa1
CW
537 u32 addr;
538
e7d841ca 539 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 540 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
541 pipe, plane);
542 } else {
9db4a9c7 543 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
544 pipe, plane);
545 }
d6bbafa1
CW
546 if (work->flip_queued_ring) {
547 seq_printf(m, "Flip queued on %s at seqno %u, next seqno %u [current breadcrumb %u], completed? %d\n",
548 work->flip_queued_ring->name,
549 work->flip_queued_seqno,
550 dev_priv->next_seqno,
551 work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
552 i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
553 work->flip_queued_seqno));
554 } else
555 seq_printf(m, "Flip not associated with any ring\n");
556 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
557 work->flip_queued_vblank,
558 work->flip_ready_vblank,
559 drm_vblank_count(dev, crtc->pipe));
4e5359cd 560 if (work->enable_stall_check)
267f0c90 561 seq_puts(m, "Stall check enabled, ");
4e5359cd 562 else
267f0c90 563 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 564 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 565
d6bbafa1
CW
566 if (INTEL_INFO(dev)->gen >= 4)
567 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
568 else
569 addr = I915_READ(DSPADDR(crtc->plane));
570 seq_printf(m, "Current scanout address 0x%08x\n", addr);
571
4e5359cd 572 if (work->pending_flip_obj) {
d6bbafa1
CW
573 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
574 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
575 }
576 }
5e2d7afc 577 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
578 }
579
8a270ebf
DV
580 mutex_unlock(&dev->struct_mutex);
581
4e5359cd
SF
582 return 0;
583}
584
2017263e
BG
585static int i915_gem_request_info(struct seq_file *m, void *data)
586{
9f25d007 587 struct drm_info_node *node = m->private;
2017263e 588 struct drm_device *dev = node->minor->dev;
e277a1f8 589 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 590 struct intel_engine_cs *ring;
2017263e 591 struct drm_i915_gem_request *gem_request;
a2c7f6fd 592 int ret, count, i;
de227ef0
CW
593
594 ret = mutex_lock_interruptible(&dev->struct_mutex);
595 if (ret)
596 return ret;
2017263e 597
c2c347a9 598 count = 0;
a2c7f6fd
CW
599 for_each_ring(ring, dev_priv, i) {
600 if (list_empty(&ring->request_list))
601 continue;
602
603 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 604 list_for_each_entry(gem_request,
a2c7f6fd 605 &ring->request_list,
c2c347a9
CW
606 list) {
607 seq_printf(m, " %d @ %d\n",
608 gem_request->seqno,
609 (int) (jiffies - gem_request->emitted_jiffies));
610 }
611 count++;
2017263e 612 }
de227ef0
CW
613 mutex_unlock(&dev->struct_mutex);
614
c2c347a9 615 if (count == 0)
267f0c90 616 seq_puts(m, "No requests\n");
c2c347a9 617
2017263e
BG
618 return 0;
619}
620
b2223497 621static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 622 struct intel_engine_cs *ring)
b2223497
CW
623{
624 if (ring->get_seqno) {
43a7b924 625 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 626 ring->name, ring->get_seqno(ring, false));
b2223497
CW
627 }
628}
629
2017263e
BG
630static int i915_gem_seqno_info(struct seq_file *m, void *data)
631{
9f25d007 632 struct drm_info_node *node = m->private;
2017263e 633 struct drm_device *dev = node->minor->dev;
e277a1f8 634 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 635 struct intel_engine_cs *ring;
1ec14ad3 636 int ret, i;
de227ef0
CW
637
638 ret = mutex_lock_interruptible(&dev->struct_mutex);
639 if (ret)
640 return ret;
c8c8fb33 641 intel_runtime_pm_get(dev_priv);
2017263e 642
a2c7f6fd
CW
643 for_each_ring(ring, dev_priv, i)
644 i915_ring_seqno_info(m, ring);
de227ef0 645
c8c8fb33 646 intel_runtime_pm_put(dev_priv);
de227ef0
CW
647 mutex_unlock(&dev->struct_mutex);
648
2017263e
BG
649 return 0;
650}
651
652
653static int i915_interrupt_info(struct seq_file *m, void *data)
654{
9f25d007 655 struct drm_info_node *node = m->private;
2017263e 656 struct drm_device *dev = node->minor->dev;
e277a1f8 657 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 658 struct intel_engine_cs *ring;
9db4a9c7 659 int ret, i, pipe;
de227ef0
CW
660
661 ret = mutex_lock_interruptible(&dev->struct_mutex);
662 if (ret)
663 return ret;
c8c8fb33 664 intel_runtime_pm_get(dev_priv);
2017263e 665
74e1ca8c 666 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
667 seq_printf(m, "Master Interrupt Control:\t%08x\n",
668 I915_READ(GEN8_MASTER_IRQ));
669
670 seq_printf(m, "Display IER:\t%08x\n",
671 I915_READ(VLV_IER));
672 seq_printf(m, "Display IIR:\t%08x\n",
673 I915_READ(VLV_IIR));
674 seq_printf(m, "Display IIR_RW:\t%08x\n",
675 I915_READ(VLV_IIR_RW));
676 seq_printf(m, "Display IMR:\t%08x\n",
677 I915_READ(VLV_IMR));
055e393f 678 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
679 seq_printf(m, "Pipe %c stat:\t%08x\n",
680 pipe_name(pipe),
681 I915_READ(PIPESTAT(pipe)));
682
683 seq_printf(m, "Port hotplug:\t%08x\n",
684 I915_READ(PORT_HOTPLUG_EN));
685 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
686 I915_READ(VLV_DPFLIPSTAT));
687 seq_printf(m, "DPINVGTT:\t%08x\n",
688 I915_READ(DPINVGTT));
689
690 for (i = 0; i < 4; i++) {
691 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
692 i, I915_READ(GEN8_GT_IMR(i)));
693 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
694 i, I915_READ(GEN8_GT_IIR(i)));
695 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
696 i, I915_READ(GEN8_GT_IER(i)));
697 }
698
699 seq_printf(m, "PCU interrupt mask:\t%08x\n",
700 I915_READ(GEN8_PCU_IMR));
701 seq_printf(m, "PCU interrupt identity:\t%08x\n",
702 I915_READ(GEN8_PCU_IIR));
703 seq_printf(m, "PCU interrupt enable:\t%08x\n",
704 I915_READ(GEN8_PCU_IER));
705 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
706 seq_printf(m, "Master Interrupt Control:\t%08x\n",
707 I915_READ(GEN8_MASTER_IRQ));
708
709 for (i = 0; i < 4; i++) {
710 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
711 i, I915_READ(GEN8_GT_IMR(i)));
712 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
713 i, I915_READ(GEN8_GT_IIR(i)));
714 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
715 i, I915_READ(GEN8_GT_IER(i)));
716 }
717
055e393f 718 for_each_pipe(dev_priv, pipe) {
f458ebbc 719 if (!intel_display_power_is_enabled(dev_priv,
22c59960
PZ
720 POWER_DOMAIN_PIPE(pipe))) {
721 seq_printf(m, "Pipe %c power disabled\n",
722 pipe_name(pipe));
723 continue;
724 }
a123f157 725 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
726 pipe_name(pipe),
727 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 728 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
729 pipe_name(pipe),
730 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 731 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
732 pipe_name(pipe),
733 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
734 }
735
736 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
737 I915_READ(GEN8_DE_PORT_IMR));
738 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
739 I915_READ(GEN8_DE_PORT_IIR));
740 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
741 I915_READ(GEN8_DE_PORT_IER));
742
743 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
744 I915_READ(GEN8_DE_MISC_IMR));
745 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
746 I915_READ(GEN8_DE_MISC_IIR));
747 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
748 I915_READ(GEN8_DE_MISC_IER));
749
750 seq_printf(m, "PCU interrupt mask:\t%08x\n",
751 I915_READ(GEN8_PCU_IMR));
752 seq_printf(m, "PCU interrupt identity:\t%08x\n",
753 I915_READ(GEN8_PCU_IIR));
754 seq_printf(m, "PCU interrupt enable:\t%08x\n",
755 I915_READ(GEN8_PCU_IER));
756 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
757 seq_printf(m, "Display IER:\t%08x\n",
758 I915_READ(VLV_IER));
759 seq_printf(m, "Display IIR:\t%08x\n",
760 I915_READ(VLV_IIR));
761 seq_printf(m, "Display IIR_RW:\t%08x\n",
762 I915_READ(VLV_IIR_RW));
763 seq_printf(m, "Display IMR:\t%08x\n",
764 I915_READ(VLV_IMR));
055e393f 765 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
766 seq_printf(m, "Pipe %c stat:\t%08x\n",
767 pipe_name(pipe),
768 I915_READ(PIPESTAT(pipe)));
769
770 seq_printf(m, "Master IER:\t%08x\n",
771 I915_READ(VLV_MASTER_IER));
772
773 seq_printf(m, "Render IER:\t%08x\n",
774 I915_READ(GTIER));
775 seq_printf(m, "Render IIR:\t%08x\n",
776 I915_READ(GTIIR));
777 seq_printf(m, "Render IMR:\t%08x\n",
778 I915_READ(GTIMR));
779
780 seq_printf(m, "PM IER:\t\t%08x\n",
781 I915_READ(GEN6_PMIER));
782 seq_printf(m, "PM IIR:\t\t%08x\n",
783 I915_READ(GEN6_PMIIR));
784 seq_printf(m, "PM IMR:\t\t%08x\n",
785 I915_READ(GEN6_PMIMR));
786
787 seq_printf(m, "Port hotplug:\t%08x\n",
788 I915_READ(PORT_HOTPLUG_EN));
789 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
790 I915_READ(VLV_DPFLIPSTAT));
791 seq_printf(m, "DPINVGTT:\t%08x\n",
792 I915_READ(DPINVGTT));
793
794 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
795 seq_printf(m, "Interrupt enable: %08x\n",
796 I915_READ(IER));
797 seq_printf(m, "Interrupt identity: %08x\n",
798 I915_READ(IIR));
799 seq_printf(m, "Interrupt mask: %08x\n",
800 I915_READ(IMR));
055e393f 801 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
802 seq_printf(m, "Pipe %c stat: %08x\n",
803 pipe_name(pipe),
804 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
805 } else {
806 seq_printf(m, "North Display Interrupt enable: %08x\n",
807 I915_READ(DEIER));
808 seq_printf(m, "North Display Interrupt identity: %08x\n",
809 I915_READ(DEIIR));
810 seq_printf(m, "North Display Interrupt mask: %08x\n",
811 I915_READ(DEIMR));
812 seq_printf(m, "South Display Interrupt enable: %08x\n",
813 I915_READ(SDEIER));
814 seq_printf(m, "South Display Interrupt identity: %08x\n",
815 I915_READ(SDEIIR));
816 seq_printf(m, "South Display Interrupt mask: %08x\n",
817 I915_READ(SDEIMR));
818 seq_printf(m, "Graphics Interrupt enable: %08x\n",
819 I915_READ(GTIER));
820 seq_printf(m, "Graphics Interrupt identity: %08x\n",
821 I915_READ(GTIIR));
822 seq_printf(m, "Graphics Interrupt mask: %08x\n",
823 I915_READ(GTIMR));
824 }
a2c7f6fd 825 for_each_ring(ring, dev_priv, i) {
a123f157 826 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
827 seq_printf(m,
828 "Graphics Interrupt mask (%s): %08x\n",
829 ring->name, I915_READ_IMR(ring));
9862e600 830 }
a2c7f6fd 831 i915_ring_seqno_info(m, ring);
9862e600 832 }
c8c8fb33 833 intel_runtime_pm_put(dev_priv);
de227ef0
CW
834 mutex_unlock(&dev->struct_mutex);
835
2017263e
BG
836 return 0;
837}
838
a6172a80
CW
839static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
840{
9f25d007 841 struct drm_info_node *node = m->private;
a6172a80 842 struct drm_device *dev = node->minor->dev;
e277a1f8 843 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
844 int i, ret;
845
846 ret = mutex_lock_interruptible(&dev->struct_mutex);
847 if (ret)
848 return ret;
a6172a80
CW
849
850 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
851 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
852 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 853 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 854
6c085a72
CW
855 seq_printf(m, "Fence %d, pin count = %d, object = ",
856 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 857 if (obj == NULL)
267f0c90 858 seq_puts(m, "unused");
c2c347a9 859 else
05394f39 860 describe_obj(m, obj);
267f0c90 861 seq_putc(m, '\n');
a6172a80
CW
862 }
863
05394f39 864 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
865 return 0;
866}
867
2017263e
BG
868static int i915_hws_info(struct seq_file *m, void *data)
869{
9f25d007 870 struct drm_info_node *node = m->private;
2017263e 871 struct drm_device *dev = node->minor->dev;
e277a1f8 872 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 873 struct intel_engine_cs *ring;
1a240d4d 874 const u32 *hws;
4066c0ae
CW
875 int i;
876
1ec14ad3 877 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 878 hws = ring->status_page.page_addr;
2017263e
BG
879 if (hws == NULL)
880 return 0;
881
882 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
883 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
884 i * 4,
885 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
886 }
887 return 0;
888}
889
d5442303
DV
890static ssize_t
891i915_error_state_write(struct file *filp,
892 const char __user *ubuf,
893 size_t cnt,
894 loff_t *ppos)
895{
edc3d884 896 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 897 struct drm_device *dev = error_priv->dev;
22bcfc6a 898 int ret;
d5442303
DV
899
900 DRM_DEBUG_DRIVER("Resetting error state\n");
901
22bcfc6a
DV
902 ret = mutex_lock_interruptible(&dev->struct_mutex);
903 if (ret)
904 return ret;
905
d5442303
DV
906 i915_destroy_error_state(dev);
907 mutex_unlock(&dev->struct_mutex);
908
909 return cnt;
910}
911
912static int i915_error_state_open(struct inode *inode, struct file *file)
913{
914 struct drm_device *dev = inode->i_private;
d5442303 915 struct i915_error_state_file_priv *error_priv;
d5442303
DV
916
917 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
918 if (!error_priv)
919 return -ENOMEM;
920
921 error_priv->dev = dev;
922
95d5bfb3 923 i915_error_state_get(dev, error_priv);
d5442303 924
edc3d884
MK
925 file->private_data = error_priv;
926
927 return 0;
d5442303
DV
928}
929
930static int i915_error_state_release(struct inode *inode, struct file *file)
931{
edc3d884 932 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 933
95d5bfb3 934 i915_error_state_put(error_priv);
d5442303
DV
935 kfree(error_priv);
936
edc3d884
MK
937 return 0;
938}
939
4dc955f7
MK
940static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
941 size_t count, loff_t *pos)
942{
943 struct i915_error_state_file_priv *error_priv = file->private_data;
944 struct drm_i915_error_state_buf error_str;
945 loff_t tmp_pos = 0;
946 ssize_t ret_count = 0;
947 int ret;
948
0a4cd7c8 949 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
950 if (ret)
951 return ret;
edc3d884 952
fc16b48b 953 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
954 if (ret)
955 goto out;
956
edc3d884
MK
957 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
958 error_str.buf,
959 error_str.bytes);
960
961 if (ret_count < 0)
962 ret = ret_count;
963 else
964 *pos = error_str.start + ret_count;
965out:
4dc955f7 966 i915_error_state_buf_release(&error_str);
edc3d884 967 return ret ?: ret_count;
d5442303
DV
968}
969
970static const struct file_operations i915_error_state_fops = {
971 .owner = THIS_MODULE,
972 .open = i915_error_state_open,
edc3d884 973 .read = i915_error_state_read,
d5442303
DV
974 .write = i915_error_state_write,
975 .llseek = default_llseek,
976 .release = i915_error_state_release,
977};
978
647416f9
KC
979static int
980i915_next_seqno_get(void *data, u64 *val)
40633219 981{
647416f9 982 struct drm_device *dev = data;
e277a1f8 983 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
984 int ret;
985
986 ret = mutex_lock_interruptible(&dev->struct_mutex);
987 if (ret)
988 return ret;
989
647416f9 990 *val = dev_priv->next_seqno;
40633219
MK
991 mutex_unlock(&dev->struct_mutex);
992
647416f9 993 return 0;
40633219
MK
994}
995
647416f9
KC
996static int
997i915_next_seqno_set(void *data, u64 val)
998{
999 struct drm_device *dev = data;
40633219
MK
1000 int ret;
1001
40633219
MK
1002 ret = mutex_lock_interruptible(&dev->struct_mutex);
1003 if (ret)
1004 return ret;
1005
e94fbaa8 1006 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1007 mutex_unlock(&dev->struct_mutex);
1008
647416f9 1009 return ret;
40633219
MK
1010}
1011
647416f9
KC
1012DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1013 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1014 "0x%llx\n");
40633219 1015
adb4bd12 1016static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1017{
9f25d007 1018 struct drm_info_node *node = m->private;
f97108d1 1019 struct drm_device *dev = node->minor->dev;
e277a1f8 1020 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1021 int ret = 0;
1022
1023 intel_runtime_pm_get(dev_priv);
3b8d8d91 1024
5c9669ce
TR
1025 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1026
3b8d8d91
JB
1027 if (IS_GEN5(dev)) {
1028 u16 rgvswctl = I915_READ16(MEMSWCTL);
1029 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1030
1031 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1032 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1033 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1034 MEMSTAT_VID_SHIFT);
1035 seq_printf(m, "Current P-state: %d\n",
1036 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2
TR
1037 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1038 IS_BROADWELL(dev)) {
3b8d8d91
JB
1039 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1040 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1041 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1042 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1043 u32 rpstat, cagf, reqf;
ccab5c82
JB
1044 u32 rpupei, rpcurup, rpprevup;
1045 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1046 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1047 int max_freq;
1048
1049 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1050 ret = mutex_lock_interruptible(&dev->struct_mutex);
1051 if (ret)
c8c8fb33 1052 goto out;
d1ebd816 1053
c8d9a590 1054 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1055
8e8c06cd
CW
1056 reqf = I915_READ(GEN6_RPNSWREQ);
1057 reqf &= ~GEN6_TURBO_DISABLE;
daa3afb2 1058 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8e8c06cd
CW
1059 reqf >>= 24;
1060 else
1061 reqf >>= 25;
1062 reqf *= GT_FREQUENCY_MULTIPLIER;
1063
0d8f9491
CW
1064 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1065 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1066 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1067
ccab5c82
JB
1068 rpstat = I915_READ(GEN6_RPSTAT1);
1069 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1070 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1071 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1072 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1073 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1074 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
daa3afb2 1075 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1076 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1077 else
1078 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1079 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1080
c8d9a590 1081 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1082 mutex_unlock(&dev->struct_mutex);
1083
9dd3c605
PZ
1084 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1085 pm_ier = I915_READ(GEN6_PMIER);
1086 pm_imr = I915_READ(GEN6_PMIMR);
1087 pm_isr = I915_READ(GEN6_PMISR);
1088 pm_iir = I915_READ(GEN6_PMIIR);
1089 pm_mask = I915_READ(GEN6_PMINTRMSK);
1090 } else {
1091 pm_ier = I915_READ(GEN8_GT_IER(2));
1092 pm_imr = I915_READ(GEN8_GT_IMR(2));
1093 pm_isr = I915_READ(GEN8_GT_ISR(2));
1094 pm_iir = I915_READ(GEN8_GT_IIR(2));
1095 pm_mask = I915_READ(GEN6_PMINTRMSK);
1096 }
0d8f9491 1097 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1098 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1099 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91
JB
1100 seq_printf(m, "Render p-state ratio: %d\n",
1101 (gt_perf_status & 0xff00) >> 8);
1102 seq_printf(m, "Render p-state VID: %d\n",
1103 gt_perf_status & 0xff);
1104 seq_printf(m, "Render p-state limit: %d\n",
1105 rp_state_limits & 0xff);
0d8f9491
CW
1106 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1107 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1108 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1109 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1110 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1111 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1112 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1113 GEN6_CURICONT_MASK);
1114 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1115 GEN6_CURBSYTAVG_MASK);
1116 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1117 GEN6_CURBSYTAVG_MASK);
1118 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1119 GEN6_CURIAVG_MASK);
1120 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1121 GEN6_CURBSYTAVG_MASK);
1122 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1123 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1124
1125 max_freq = (rp_state_cap & 0xff0000) >> 16;
1126 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1127 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1128
1129 max_freq = (rp_state_cap & 0xff00) >> 8;
1130 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1131 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1132
1133 max_freq = rp_state_cap & 0xff;
1134 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1135 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1136
1137 seq_printf(m, "Max overclocked frequency: %dMHz\n",
b39fb297 1138 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
0a073b84 1139 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1140 u32 freq_sts;
0a073b84 1141
259bd5d4 1142 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1143 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1144 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1145 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1146
0a073b84 1147 seq_printf(m, "max GPU freq: %d MHz\n",
b2435c94 1148 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1149
0a073b84 1150 seq_printf(m, "min GPU freq: %d MHz\n",
b2435c94 1151 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045
VS
1152
1153 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
b2435c94 1154 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84
JB
1155
1156 seq_printf(m, "current GPU freq: %d MHz\n",
2ec3815f 1157 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
259bd5d4 1158 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1159 } else {
267f0c90 1160 seq_puts(m, "no P-state info available\n");
3b8d8d91 1161 }
f97108d1 1162
c8c8fb33
PZ
1163out:
1164 intel_runtime_pm_put(dev_priv);
1165 return ret;
f97108d1
JB
1166}
1167
4d85529d 1168static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1169{
9f25d007 1170 struct drm_info_node *node = m->private;
f97108d1 1171 struct drm_device *dev = node->minor->dev;
e277a1f8 1172 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1173 u32 rgvmodectl, rstdbyctl;
1174 u16 crstandvid;
1175 int ret;
1176
1177 ret = mutex_lock_interruptible(&dev->struct_mutex);
1178 if (ret)
1179 return ret;
c8c8fb33 1180 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1181
1182 rgvmodectl = I915_READ(MEMMODECTL);
1183 rstdbyctl = I915_READ(RSTDBYCTL);
1184 crstandvid = I915_READ16(CRSTANDVID);
1185
c8c8fb33 1186 intel_runtime_pm_put(dev_priv);
616fdb5a 1187 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1188
1189 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1190 "yes" : "no");
1191 seq_printf(m, "Boost freq: %d\n",
1192 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1193 MEMMODE_BOOST_FREQ_SHIFT);
1194 seq_printf(m, "HW control enabled: %s\n",
1195 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1196 seq_printf(m, "SW control enabled: %s\n",
1197 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1198 seq_printf(m, "Gated voltage change: %s\n",
1199 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1200 seq_printf(m, "Starting frequency: P%d\n",
1201 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1202 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1203 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1204 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1205 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1206 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1207 seq_printf(m, "Render standby enabled: %s\n",
1208 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1209 seq_puts(m, "Current RS state: ");
88271da3
JB
1210 switch (rstdbyctl & RSX_STATUS_MASK) {
1211 case RSX_STATUS_ON:
267f0c90 1212 seq_puts(m, "on\n");
88271da3
JB
1213 break;
1214 case RSX_STATUS_RC1:
267f0c90 1215 seq_puts(m, "RC1\n");
88271da3
JB
1216 break;
1217 case RSX_STATUS_RC1E:
267f0c90 1218 seq_puts(m, "RC1E\n");
88271da3
JB
1219 break;
1220 case RSX_STATUS_RS1:
267f0c90 1221 seq_puts(m, "RS1\n");
88271da3
JB
1222 break;
1223 case RSX_STATUS_RS2:
267f0c90 1224 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1225 break;
1226 case RSX_STATUS_RS3:
267f0c90 1227 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1228 break;
1229 default:
267f0c90 1230 seq_puts(m, "unknown\n");
88271da3
JB
1231 break;
1232 }
f97108d1
JB
1233
1234 return 0;
1235}
1236
669ab5aa
D
1237static int vlv_drpc_info(struct seq_file *m)
1238{
1239
9f25d007 1240 struct drm_info_node *node = m->private;
669ab5aa
D
1241 struct drm_device *dev = node->minor->dev;
1242 struct drm_i915_private *dev_priv = dev->dev_private;
1243 u32 rpmodectl1, rcctl1;
1244 unsigned fw_rendercount = 0, fw_mediacount = 0;
1245
d46c0517
ID
1246 intel_runtime_pm_get(dev_priv);
1247
669ab5aa
D
1248 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1249 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1250
d46c0517
ID
1251 intel_runtime_pm_put(dev_priv);
1252
669ab5aa
D
1253 seq_printf(m, "Video Turbo Mode: %s\n",
1254 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1255 seq_printf(m, "Turbo enabled: %s\n",
1256 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1257 seq_printf(m, "HW control enabled: %s\n",
1258 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1259 seq_printf(m, "SW control enabled: %s\n",
1260 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1261 GEN6_RP_MEDIA_SW_MODE));
1262 seq_printf(m, "RC6 Enabled: %s\n",
1263 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1264 GEN6_RC_CTL_EI_MODE(1))));
1265 seq_printf(m, "Render Power Well: %s\n",
1266 (I915_READ(VLV_GTLC_PW_STATUS) &
1267 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1268 seq_printf(m, "Media Power Well: %s\n",
1269 (I915_READ(VLV_GTLC_PW_STATUS) &
1270 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1271
9cc19be5
ID
1272 seq_printf(m, "Render RC6 residency since boot: %u\n",
1273 I915_READ(VLV_GT_RENDER_RC6));
1274 seq_printf(m, "Media RC6 residency since boot: %u\n",
1275 I915_READ(VLV_GT_MEDIA_RC6));
1276
669ab5aa
D
1277 spin_lock_irq(&dev_priv->uncore.lock);
1278 fw_rendercount = dev_priv->uncore.fw_rendercount;
1279 fw_mediacount = dev_priv->uncore.fw_mediacount;
1280 spin_unlock_irq(&dev_priv->uncore.lock);
1281
1282 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1283 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1284
1285
1286 return 0;
1287}
1288
1289
4d85529d
BW
1290static int gen6_drpc_info(struct seq_file *m)
1291{
1292
9f25d007 1293 struct drm_info_node *node = m->private;
4d85529d
BW
1294 struct drm_device *dev = node->minor->dev;
1295 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1296 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1297 unsigned forcewake_count;
aee56cff 1298 int count = 0, ret;
4d85529d
BW
1299
1300 ret = mutex_lock_interruptible(&dev->struct_mutex);
1301 if (ret)
1302 return ret;
c8c8fb33 1303 intel_runtime_pm_get(dev_priv);
4d85529d 1304
907b28c5
CW
1305 spin_lock_irq(&dev_priv->uncore.lock);
1306 forcewake_count = dev_priv->uncore.forcewake_count;
1307 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1308
1309 if (forcewake_count) {
267f0c90
DL
1310 seq_puts(m, "RC information inaccurate because somebody "
1311 "holds a forcewake reference \n");
4d85529d
BW
1312 } else {
1313 /* NB: we cannot use forcewake, else we read the wrong values */
1314 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1315 udelay(10);
1316 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1317 }
1318
1319 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1320 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1321
1322 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1323 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1324 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1325 mutex_lock(&dev_priv->rps.hw_lock);
1326 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1327 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1328
c8c8fb33
PZ
1329 intel_runtime_pm_put(dev_priv);
1330
4d85529d
BW
1331 seq_printf(m, "Video Turbo Mode: %s\n",
1332 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1333 seq_printf(m, "HW control enabled: %s\n",
1334 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1335 seq_printf(m, "SW control enabled: %s\n",
1336 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1337 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1338 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1339 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1340 seq_printf(m, "RC6 Enabled: %s\n",
1341 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1342 seq_printf(m, "Deep RC6 Enabled: %s\n",
1343 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1344 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1345 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1346 seq_puts(m, "Current RC state: ");
4d85529d
BW
1347 switch (gt_core_status & GEN6_RCn_MASK) {
1348 case GEN6_RC0:
1349 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1350 seq_puts(m, "Core Power Down\n");
4d85529d 1351 else
267f0c90 1352 seq_puts(m, "on\n");
4d85529d
BW
1353 break;
1354 case GEN6_RC3:
267f0c90 1355 seq_puts(m, "RC3\n");
4d85529d
BW
1356 break;
1357 case GEN6_RC6:
267f0c90 1358 seq_puts(m, "RC6\n");
4d85529d
BW
1359 break;
1360 case GEN6_RC7:
267f0c90 1361 seq_puts(m, "RC7\n");
4d85529d
BW
1362 break;
1363 default:
267f0c90 1364 seq_puts(m, "Unknown\n");
4d85529d
BW
1365 break;
1366 }
1367
1368 seq_printf(m, "Core Power Down: %s\n",
1369 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1370
1371 /* Not exactly sure what this is */
1372 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1373 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1374 seq_printf(m, "RC6 residency since boot: %u\n",
1375 I915_READ(GEN6_GT_GFX_RC6));
1376 seq_printf(m, "RC6+ residency since boot: %u\n",
1377 I915_READ(GEN6_GT_GFX_RC6p));
1378 seq_printf(m, "RC6++ residency since boot: %u\n",
1379 I915_READ(GEN6_GT_GFX_RC6pp));
1380
ecd8faea
BW
1381 seq_printf(m, "RC6 voltage: %dmV\n",
1382 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1383 seq_printf(m, "RC6+ voltage: %dmV\n",
1384 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1385 seq_printf(m, "RC6++ voltage: %dmV\n",
1386 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1387 return 0;
1388}
1389
1390static int i915_drpc_info(struct seq_file *m, void *unused)
1391{
9f25d007 1392 struct drm_info_node *node = m->private;
4d85529d
BW
1393 struct drm_device *dev = node->minor->dev;
1394
669ab5aa
D
1395 if (IS_VALLEYVIEW(dev))
1396 return vlv_drpc_info(m);
ac66cf4b 1397 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1398 return gen6_drpc_info(m);
1399 else
1400 return ironlake_drpc_info(m);
1401}
1402
b5e50c3f
JB
1403static int i915_fbc_status(struct seq_file *m, void *unused)
1404{
9f25d007 1405 struct drm_info_node *node = m->private;
b5e50c3f 1406 struct drm_device *dev = node->minor->dev;
e277a1f8 1407 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1408
3a77c4c4 1409 if (!HAS_FBC(dev)) {
267f0c90 1410 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1411 return 0;
1412 }
1413
36623ef8
PZ
1414 intel_runtime_pm_get(dev_priv);
1415
ee5382ae 1416 if (intel_fbc_enabled(dev)) {
267f0c90 1417 seq_puts(m, "FBC enabled\n");
b5e50c3f 1418 } else {
267f0c90 1419 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1420 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1421 case FBC_OK:
1422 seq_puts(m, "FBC actived, but currently disabled in hardware");
1423 break;
1424 case FBC_UNSUPPORTED:
1425 seq_puts(m, "unsupported by this chipset");
1426 break;
bed4a673 1427 case FBC_NO_OUTPUT:
267f0c90 1428 seq_puts(m, "no outputs");
bed4a673 1429 break;
b5e50c3f 1430 case FBC_STOLEN_TOO_SMALL:
267f0c90 1431 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1432 break;
1433 case FBC_UNSUPPORTED_MODE:
267f0c90 1434 seq_puts(m, "mode not supported");
b5e50c3f
JB
1435 break;
1436 case FBC_MODE_TOO_LARGE:
267f0c90 1437 seq_puts(m, "mode too large");
b5e50c3f
JB
1438 break;
1439 case FBC_BAD_PLANE:
267f0c90 1440 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1441 break;
1442 case FBC_NOT_TILED:
267f0c90 1443 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1444 break;
9c928d16 1445 case FBC_MULTIPLE_PIPES:
267f0c90 1446 seq_puts(m, "multiple pipes are enabled");
9c928d16 1447 break;
c1a9f047 1448 case FBC_MODULE_PARAM:
267f0c90 1449 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1450 break;
8a5729a3 1451 case FBC_CHIP_DEFAULT:
267f0c90 1452 seq_puts(m, "disabled per chip default");
8a5729a3 1453 break;
b5e50c3f 1454 default:
267f0c90 1455 seq_puts(m, "unknown reason");
b5e50c3f 1456 }
267f0c90 1457 seq_putc(m, '\n');
b5e50c3f 1458 }
36623ef8
PZ
1459
1460 intel_runtime_pm_put(dev_priv);
1461
b5e50c3f
JB
1462 return 0;
1463}
1464
da46f936
RV
1465static int i915_fbc_fc_get(void *data, u64 *val)
1466{
1467 struct drm_device *dev = data;
1468 struct drm_i915_private *dev_priv = dev->dev_private;
1469
1470 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1471 return -ENODEV;
1472
1473 drm_modeset_lock_all(dev);
1474 *val = dev_priv->fbc.false_color;
1475 drm_modeset_unlock_all(dev);
1476
1477 return 0;
1478}
1479
1480static int i915_fbc_fc_set(void *data, u64 val)
1481{
1482 struct drm_device *dev = data;
1483 struct drm_i915_private *dev_priv = dev->dev_private;
1484 u32 reg;
1485
1486 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1487 return -ENODEV;
1488
1489 drm_modeset_lock_all(dev);
1490
1491 reg = I915_READ(ILK_DPFC_CONTROL);
1492 dev_priv->fbc.false_color = val;
1493
1494 I915_WRITE(ILK_DPFC_CONTROL, val ?
1495 (reg | FBC_CTL_FALSE_COLOR) :
1496 (reg & ~FBC_CTL_FALSE_COLOR));
1497
1498 drm_modeset_unlock_all(dev);
1499 return 0;
1500}
1501
1502DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1503 i915_fbc_fc_get, i915_fbc_fc_set,
1504 "%llu\n");
1505
92d44621
PZ
1506static int i915_ips_status(struct seq_file *m, void *unused)
1507{
9f25d007 1508 struct drm_info_node *node = m->private;
92d44621
PZ
1509 struct drm_device *dev = node->minor->dev;
1510 struct drm_i915_private *dev_priv = dev->dev_private;
1511
f5adf94e 1512 if (!HAS_IPS(dev)) {
92d44621
PZ
1513 seq_puts(m, "not supported\n");
1514 return 0;
1515 }
1516
36623ef8
PZ
1517 intel_runtime_pm_get(dev_priv);
1518
0eaa53f0
RV
1519 seq_printf(m, "Enabled by kernel parameter: %s\n",
1520 yesno(i915.enable_ips));
1521
1522 if (INTEL_INFO(dev)->gen >= 8) {
1523 seq_puts(m, "Currently: unknown\n");
1524 } else {
1525 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1526 seq_puts(m, "Currently: enabled\n");
1527 else
1528 seq_puts(m, "Currently: disabled\n");
1529 }
92d44621 1530
36623ef8
PZ
1531 intel_runtime_pm_put(dev_priv);
1532
92d44621
PZ
1533 return 0;
1534}
1535
4a9bef37
JB
1536static int i915_sr_status(struct seq_file *m, void *unused)
1537{
9f25d007 1538 struct drm_info_node *node = m->private;
4a9bef37 1539 struct drm_device *dev = node->minor->dev;
e277a1f8 1540 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1541 bool sr_enabled = false;
1542
36623ef8
PZ
1543 intel_runtime_pm_get(dev_priv);
1544
1398261a 1545 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1546 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1547 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1548 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1549 else if (IS_I915GM(dev))
1550 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1551 else if (IS_PINEVIEW(dev))
1552 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1553
36623ef8
PZ
1554 intel_runtime_pm_put(dev_priv);
1555
5ba2aaaa
CW
1556 seq_printf(m, "self-refresh: %s\n",
1557 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1558
1559 return 0;
1560}
1561
7648fa99
JB
1562static int i915_emon_status(struct seq_file *m, void *unused)
1563{
9f25d007 1564 struct drm_info_node *node = m->private;
7648fa99 1565 struct drm_device *dev = node->minor->dev;
e277a1f8 1566 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1567 unsigned long temp, chipset, gfx;
de227ef0
CW
1568 int ret;
1569
582be6b4
CW
1570 if (!IS_GEN5(dev))
1571 return -ENODEV;
1572
de227ef0
CW
1573 ret = mutex_lock_interruptible(&dev->struct_mutex);
1574 if (ret)
1575 return ret;
7648fa99
JB
1576
1577 temp = i915_mch_val(dev_priv);
1578 chipset = i915_chipset_val(dev_priv);
1579 gfx = i915_gfx_val(dev_priv);
de227ef0 1580 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1581
1582 seq_printf(m, "GMCH temp: %ld\n", temp);
1583 seq_printf(m, "Chipset power: %ld\n", chipset);
1584 seq_printf(m, "GFX power: %ld\n", gfx);
1585 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1586
1587 return 0;
1588}
1589
23b2f8bb
JB
1590static int i915_ring_freq_table(struct seq_file *m, void *unused)
1591{
9f25d007 1592 struct drm_info_node *node = m->private;
23b2f8bb 1593 struct drm_device *dev = node->minor->dev;
e277a1f8 1594 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1595 int ret = 0;
23b2f8bb
JB
1596 int gpu_freq, ia_freq;
1597
1c70c0ce 1598 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1599 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1600 return 0;
1601 }
1602
5bfa0199
PZ
1603 intel_runtime_pm_get(dev_priv);
1604
5c9669ce
TR
1605 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1606
4fc688ce 1607 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1608 if (ret)
5bfa0199 1609 goto out;
23b2f8bb 1610
267f0c90 1611 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1612
b39fb297
BW
1613 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1614 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1615 gpu_freq++) {
42c0526c
BW
1616 ia_freq = gpu_freq;
1617 sandybridge_pcode_read(dev_priv,
1618 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1619 &ia_freq);
3ebecd07
CW
1620 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1621 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1622 ((ia_freq >> 0) & 0xff) * 100,
1623 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1624 }
1625
4fc688ce 1626 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1627
5bfa0199
PZ
1628out:
1629 intel_runtime_pm_put(dev_priv);
1630 return ret;
23b2f8bb
JB
1631}
1632
44834a67
CW
1633static int i915_opregion(struct seq_file *m, void *unused)
1634{
9f25d007 1635 struct drm_info_node *node = m->private;
44834a67 1636 struct drm_device *dev = node->minor->dev;
e277a1f8 1637 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1638 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1639 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1640 int ret;
1641
0d38f009
DV
1642 if (data == NULL)
1643 return -ENOMEM;
1644
44834a67
CW
1645 ret = mutex_lock_interruptible(&dev->struct_mutex);
1646 if (ret)
0d38f009 1647 goto out;
44834a67 1648
0d38f009
DV
1649 if (opregion->header) {
1650 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1651 seq_write(m, data, OPREGION_SIZE);
1652 }
44834a67
CW
1653
1654 mutex_unlock(&dev->struct_mutex);
1655
0d38f009
DV
1656out:
1657 kfree(data);
44834a67
CW
1658 return 0;
1659}
1660
37811fcc
CW
1661static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1662{
9f25d007 1663 struct drm_info_node *node = m->private;
37811fcc 1664 struct drm_device *dev = node->minor->dev;
4520f53a 1665 struct intel_fbdev *ifbdev = NULL;
37811fcc 1666 struct intel_framebuffer *fb;
37811fcc 1667
4520f53a
DV
1668#ifdef CONFIG_DRM_I915_FBDEV
1669 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1670
1671 ifbdev = dev_priv->fbdev;
1672 fb = to_intel_framebuffer(ifbdev->helper.fb);
1673
623f9783 1674 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1675 fb->base.width,
1676 fb->base.height,
1677 fb->base.depth,
623f9783
DV
1678 fb->base.bits_per_pixel,
1679 atomic_read(&fb->base.refcount.refcount));
05394f39 1680 describe_obj(m, fb->obj);
267f0c90 1681 seq_putc(m, '\n');
4520f53a 1682#endif
37811fcc 1683
4b096ac1 1684 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1685 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1686 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1687 continue;
1688
623f9783 1689 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1690 fb->base.width,
1691 fb->base.height,
1692 fb->base.depth,
623f9783
DV
1693 fb->base.bits_per_pixel,
1694 atomic_read(&fb->base.refcount.refcount));
05394f39 1695 describe_obj(m, fb->obj);
267f0c90 1696 seq_putc(m, '\n');
37811fcc 1697 }
4b096ac1 1698 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1699
1700 return 0;
1701}
1702
c9fe99bd
OM
1703static void describe_ctx_ringbuf(struct seq_file *m,
1704 struct intel_ringbuffer *ringbuf)
1705{
1706 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1707 ringbuf->space, ringbuf->head, ringbuf->tail,
1708 ringbuf->last_retired_head);
1709}
1710
e76d3630
BW
1711static int i915_context_status(struct seq_file *m, void *unused)
1712{
9f25d007 1713 struct drm_info_node *node = m->private;
e76d3630 1714 struct drm_device *dev = node->minor->dev;
e277a1f8 1715 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1716 struct intel_engine_cs *ring;
273497e5 1717 struct intel_context *ctx;
a168c293 1718 int ret, i;
e76d3630 1719
f3d28878 1720 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1721 if (ret)
1722 return ret;
1723
3e373948 1724 if (dev_priv->ips.pwrctx) {
267f0c90 1725 seq_puts(m, "power context ");
3e373948 1726 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1727 seq_putc(m, '\n');
dc501fbc 1728 }
e76d3630 1729
3e373948 1730 if (dev_priv->ips.renderctx) {
267f0c90 1731 seq_puts(m, "render context ");
3e373948 1732 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1733 seq_putc(m, '\n');
dc501fbc 1734 }
e76d3630 1735
a33afea5 1736 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1737 if (!i915.enable_execlists &&
1738 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1739 continue;
1740
a33afea5 1741 seq_puts(m, "HW context ");
3ccfd19d 1742 describe_ctx(m, ctx);
c9fe99bd 1743 for_each_ring(ring, dev_priv, i) {
a33afea5 1744 if (ring->default_context == ctx)
c9fe99bd
OM
1745 seq_printf(m, "(default context %s) ",
1746 ring->name);
1747 }
1748
1749 if (i915.enable_execlists) {
1750 seq_putc(m, '\n');
1751 for_each_ring(ring, dev_priv, i) {
1752 struct drm_i915_gem_object *ctx_obj =
1753 ctx->engine[i].state;
1754 struct intel_ringbuffer *ringbuf =
1755 ctx->engine[i].ringbuf;
1756
1757 seq_printf(m, "%s: ", ring->name);
1758 if (ctx_obj)
1759 describe_obj(m, ctx_obj);
1760 if (ringbuf)
1761 describe_ctx_ringbuf(m, ringbuf);
1762 seq_putc(m, '\n');
1763 }
1764 } else {
1765 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1766 }
a33afea5 1767
a33afea5 1768 seq_putc(m, '\n');
a168c293
BW
1769 }
1770
f3d28878 1771 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1772
1773 return 0;
1774}
1775
c0ab1ae9
BW
1776static int i915_dump_lrc(struct seq_file *m, void *unused)
1777{
1778 struct drm_info_node *node = (struct drm_info_node *) m->private;
1779 struct drm_device *dev = node->minor->dev;
1780 struct drm_i915_private *dev_priv = dev->dev_private;
1781 struct intel_engine_cs *ring;
1782 struct intel_context *ctx;
1783 int ret, i;
1784
1785 if (!i915.enable_execlists) {
1786 seq_printf(m, "Logical Ring Contexts are disabled\n");
1787 return 0;
1788 }
1789
1790 ret = mutex_lock_interruptible(&dev->struct_mutex);
1791 if (ret)
1792 return ret;
1793
1794 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1795 for_each_ring(ring, dev_priv, i) {
1796 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
1797
1798 if (ring->default_context == ctx)
1799 continue;
1800
1801 if (ctx_obj) {
1802 struct page *page = i915_gem_object_get_page(ctx_obj, 1);
1803 uint32_t *reg_state = kmap_atomic(page);
1804 int j;
1805
1806 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1807 intel_execlists_ctx_id(ctx_obj));
1808
1809 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1810 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1811 i915_gem_obj_ggtt_offset(ctx_obj) + 4096 + (j * 4),
1812 reg_state[j], reg_state[j + 1],
1813 reg_state[j + 2], reg_state[j + 3]);
1814 }
1815 kunmap_atomic(reg_state);
1816
1817 seq_putc(m, '\n');
1818 }
1819 }
1820 }
1821
1822 mutex_unlock(&dev->struct_mutex);
1823
1824 return 0;
1825}
1826
4ba70e44
OM
1827static int i915_execlists(struct seq_file *m, void *data)
1828{
1829 struct drm_info_node *node = (struct drm_info_node *)m->private;
1830 struct drm_device *dev = node->minor->dev;
1831 struct drm_i915_private *dev_priv = dev->dev_private;
1832 struct intel_engine_cs *ring;
1833 u32 status_pointer;
1834 u8 read_pointer;
1835 u8 write_pointer;
1836 u32 status;
1837 u32 ctx_id;
1838 struct list_head *cursor;
1839 int ring_id, i;
1840 int ret;
1841
1842 if (!i915.enable_execlists) {
1843 seq_puts(m, "Logical Ring Contexts are disabled\n");
1844 return 0;
1845 }
1846
1847 ret = mutex_lock_interruptible(&dev->struct_mutex);
1848 if (ret)
1849 return ret;
1850
fc0412ec
MT
1851 intel_runtime_pm_get(dev_priv);
1852
4ba70e44
OM
1853 for_each_ring(ring, dev_priv, ring_id) {
1854 struct intel_ctx_submit_request *head_req = NULL;
1855 int count = 0;
1856 unsigned long flags;
1857
1858 seq_printf(m, "%s\n", ring->name);
1859
1860 status = I915_READ(RING_EXECLIST_STATUS(ring));
1861 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1862 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1863 status, ctx_id);
1864
1865 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1866 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1867
1868 read_pointer = ring->next_context_status_buffer;
1869 write_pointer = status_pointer & 0x07;
1870 if (read_pointer > write_pointer)
1871 write_pointer += 6;
1872 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1873 read_pointer, write_pointer);
1874
1875 for (i = 0; i < 6; i++) {
1876 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1877 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1878
1879 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1880 i, status, ctx_id);
1881 }
1882
1883 spin_lock_irqsave(&ring->execlist_lock, flags);
1884 list_for_each(cursor, &ring->execlist_queue)
1885 count++;
1886 head_req = list_first_entry_or_null(&ring->execlist_queue,
1887 struct intel_ctx_submit_request, execlist_link);
1888 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1889
1890 seq_printf(m, "\t%d requests in queue\n", count);
1891 if (head_req) {
1892 struct drm_i915_gem_object *ctx_obj;
1893
1894 ctx_obj = head_req->ctx->engine[ring_id].state;
1895 seq_printf(m, "\tHead request id: %u\n",
1896 intel_execlists_ctx_id(ctx_obj));
1897 seq_printf(m, "\tHead request tail: %u\n",
1898 head_req->tail);
1899 }
1900
1901 seq_putc(m, '\n');
1902 }
1903
fc0412ec 1904 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
1905 mutex_unlock(&dev->struct_mutex);
1906
1907 return 0;
1908}
1909
6d794d42
BW
1910static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1911{
9f25d007 1912 struct drm_info_node *node = m->private;
6d794d42
BW
1913 struct drm_device *dev = node->minor->dev;
1914 struct drm_i915_private *dev_priv = dev->dev_private;
43709ba0 1915 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
6d794d42 1916
907b28c5 1917 spin_lock_irq(&dev_priv->uncore.lock);
43709ba0
D
1918 if (IS_VALLEYVIEW(dev)) {
1919 fw_rendercount = dev_priv->uncore.fw_rendercount;
1920 fw_mediacount = dev_priv->uncore.fw_mediacount;
1921 } else
1922 forcewake_count = dev_priv->uncore.forcewake_count;
907b28c5 1923 spin_unlock_irq(&dev_priv->uncore.lock);
6d794d42 1924
43709ba0
D
1925 if (IS_VALLEYVIEW(dev)) {
1926 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1927 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1928 } else
1929 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1930
1931 return 0;
1932}
1933
ea16a3cd
DV
1934static const char *swizzle_string(unsigned swizzle)
1935{
aee56cff 1936 switch (swizzle) {
ea16a3cd
DV
1937 case I915_BIT_6_SWIZZLE_NONE:
1938 return "none";
1939 case I915_BIT_6_SWIZZLE_9:
1940 return "bit9";
1941 case I915_BIT_6_SWIZZLE_9_10:
1942 return "bit9/bit10";
1943 case I915_BIT_6_SWIZZLE_9_11:
1944 return "bit9/bit11";
1945 case I915_BIT_6_SWIZZLE_9_10_11:
1946 return "bit9/bit10/bit11";
1947 case I915_BIT_6_SWIZZLE_9_17:
1948 return "bit9/bit17";
1949 case I915_BIT_6_SWIZZLE_9_10_17:
1950 return "bit9/bit10/bit17";
1951 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1952 return "unknown";
ea16a3cd
DV
1953 }
1954
1955 return "bug";
1956}
1957
1958static int i915_swizzle_info(struct seq_file *m, void *data)
1959{
9f25d007 1960 struct drm_info_node *node = m->private;
ea16a3cd
DV
1961 struct drm_device *dev = node->minor->dev;
1962 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1963 int ret;
1964
1965 ret = mutex_lock_interruptible(&dev->struct_mutex);
1966 if (ret)
1967 return ret;
c8c8fb33 1968 intel_runtime_pm_get(dev_priv);
ea16a3cd 1969
ea16a3cd
DV
1970 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1971 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1972 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1973 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1974
1975 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1976 seq_printf(m, "DDC = 0x%08x\n",
1977 I915_READ(DCC));
1978 seq_printf(m, "C0DRB3 = 0x%04x\n",
1979 I915_READ16(C0DRB3));
1980 seq_printf(m, "C1DRB3 = 0x%04x\n",
1981 I915_READ16(C1DRB3));
9d3203e1 1982 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
1983 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1984 I915_READ(MAD_DIMM_C0));
1985 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1986 I915_READ(MAD_DIMM_C1));
1987 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1988 I915_READ(MAD_DIMM_C2));
1989 seq_printf(m, "TILECTL = 0x%08x\n",
1990 I915_READ(TILECTL));
5907f5fb 1991 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
1992 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1993 I915_READ(GAMTARBMODE));
1994 else
1995 seq_printf(m, "ARB_MODE = 0x%08x\n",
1996 I915_READ(ARB_MODE));
3fa7d235
DV
1997 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1998 I915_READ(DISP_ARB_CTL));
ea16a3cd 1999 }
c8c8fb33 2000 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2001 mutex_unlock(&dev->struct_mutex);
2002
2003 return 0;
2004}
2005
1c60fef5
BW
2006static int per_file_ctx(int id, void *ptr, void *data)
2007{
273497e5 2008 struct intel_context *ctx = ptr;
1c60fef5 2009 struct seq_file *m = data;
ae6c4806
DV
2010 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2011
2012 if (!ppgtt) {
2013 seq_printf(m, " no ppgtt for context %d\n",
2014 ctx->user_handle);
2015 return 0;
2016 }
1c60fef5 2017
f83d6518
OM
2018 if (i915_gem_context_is_default(ctx))
2019 seq_puts(m, " default context:\n");
2020 else
821d66dd 2021 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2022 ppgtt->debug_dump(ppgtt, m);
2023
2024 return 0;
2025}
2026
77df6772 2027static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2028{
3cf17fc5 2029 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2030 struct intel_engine_cs *ring;
77df6772
BW
2031 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2032 int unused, i;
3cf17fc5 2033
77df6772
BW
2034 if (!ppgtt)
2035 return;
2036
2037 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
5abbcca3 2038 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
77df6772
BW
2039 for_each_ring(ring, dev_priv, unused) {
2040 seq_printf(m, "%s\n", ring->name);
2041 for (i = 0; i < 4; i++) {
2042 u32 offset = 0x270 + i * 8;
2043 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2044 pdp <<= 32;
2045 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 2046 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2047 }
2048 }
2049}
2050
2051static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2052{
2053 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2054 struct intel_engine_cs *ring;
1c60fef5 2055 struct drm_file *file;
77df6772 2056 int i;
3cf17fc5 2057
3cf17fc5
DV
2058 if (INTEL_INFO(dev)->gen == 6)
2059 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2060
a2c7f6fd 2061 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2062 seq_printf(m, "%s\n", ring->name);
2063 if (INTEL_INFO(dev)->gen == 7)
2064 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2065 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2066 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2067 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2068 }
2069 if (dev_priv->mm.aliasing_ppgtt) {
2070 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2071
267f0c90 2072 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5 2073 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1c60fef5 2074
87d60b63 2075 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2076 }
1c60fef5
BW
2077
2078 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2079 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 2080
1c60fef5
BW
2081 seq_printf(m, "proc: %s\n",
2082 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 2083 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
2084 }
2085 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2086}
2087
2088static int i915_ppgtt_info(struct seq_file *m, void *data)
2089{
9f25d007 2090 struct drm_info_node *node = m->private;
77df6772 2091 struct drm_device *dev = node->minor->dev;
c8c8fb33 2092 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
2093
2094 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2095 if (ret)
2096 return ret;
c8c8fb33 2097 intel_runtime_pm_get(dev_priv);
77df6772
BW
2098
2099 if (INTEL_INFO(dev)->gen >= 8)
2100 gen8_ppgtt_info(m, dev);
2101 else if (INTEL_INFO(dev)->gen >= 6)
2102 gen6_ppgtt_info(m, dev);
2103
c8c8fb33 2104 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2105 mutex_unlock(&dev->struct_mutex);
2106
2107 return 0;
2108}
2109
63573eb7
BW
2110static int i915_llc(struct seq_file *m, void *data)
2111{
9f25d007 2112 struct drm_info_node *node = m->private;
63573eb7
BW
2113 struct drm_device *dev = node->minor->dev;
2114 struct drm_i915_private *dev_priv = dev->dev_private;
2115
2116 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2117 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2118 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2119
2120 return 0;
2121}
2122
e91fd8c6
RV
2123static int i915_edp_psr_status(struct seq_file *m, void *data)
2124{
2125 struct drm_info_node *node = m->private;
2126 struct drm_device *dev = node->minor->dev;
2127 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709
RV
2128 u32 psrperf = 0;
2129 bool enabled = false;
e91fd8c6 2130
c8c8fb33
PZ
2131 intel_runtime_pm_get(dev_priv);
2132
fa128fa6 2133 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2134 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2135 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2136 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2137 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2138 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2139 dev_priv->psr.busy_frontbuffer_bits);
2140 seq_printf(m, "Re-enable work scheduled: %s\n",
2141 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2142
a031d709
RV
2143 enabled = HAS_PSR(dev) &&
2144 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
5755c78f 2145 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
e91fd8c6 2146
a031d709
RV
2147 if (HAS_PSR(dev))
2148 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2149 EDP_PSR_PERF_CNT_MASK;
2150 seq_printf(m, "Performance_Counter: %u\n", psrperf);
fa128fa6 2151 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2152
c8c8fb33 2153 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2154 return 0;
2155}
2156
d2e216d0
RV
2157static int i915_sink_crc(struct seq_file *m, void *data)
2158{
2159 struct drm_info_node *node = m->private;
2160 struct drm_device *dev = node->minor->dev;
2161 struct intel_encoder *encoder;
2162 struct intel_connector *connector;
2163 struct intel_dp *intel_dp = NULL;
2164 int ret;
2165 u8 crc[6];
2166
2167 drm_modeset_lock_all(dev);
2168 list_for_each_entry(connector, &dev->mode_config.connector_list,
2169 base.head) {
2170
2171 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2172 continue;
2173
b6ae3c7c
PZ
2174 if (!connector->base.encoder)
2175 continue;
2176
d2e216d0
RV
2177 encoder = to_intel_encoder(connector->base.encoder);
2178 if (encoder->type != INTEL_OUTPUT_EDP)
2179 continue;
2180
2181 intel_dp = enc_to_intel_dp(&encoder->base);
2182
2183 ret = intel_dp_sink_crc(intel_dp, crc);
2184 if (ret)
2185 goto out;
2186
2187 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2188 crc[0], crc[1], crc[2],
2189 crc[3], crc[4], crc[5]);
2190 goto out;
2191 }
2192 ret = -ENODEV;
2193out:
2194 drm_modeset_unlock_all(dev);
2195 return ret;
2196}
2197
ec013e7f
JB
2198static int i915_energy_uJ(struct seq_file *m, void *data)
2199{
2200 struct drm_info_node *node = m->private;
2201 struct drm_device *dev = node->minor->dev;
2202 struct drm_i915_private *dev_priv = dev->dev_private;
2203 u64 power;
2204 u32 units;
2205
2206 if (INTEL_INFO(dev)->gen < 6)
2207 return -ENODEV;
2208
36623ef8
PZ
2209 intel_runtime_pm_get(dev_priv);
2210
ec013e7f
JB
2211 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2212 power = (power & 0x1f00) >> 8;
2213 units = 1000000 / (1 << power); /* convert to uJ */
2214 power = I915_READ(MCH_SECP_NRG_STTS);
2215 power *= units;
2216
36623ef8
PZ
2217 intel_runtime_pm_put(dev_priv);
2218
ec013e7f 2219 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2220
2221 return 0;
2222}
2223
2224static int i915_pc8_status(struct seq_file *m, void *unused)
2225{
9f25d007 2226 struct drm_info_node *node = m->private;
371db66a
PZ
2227 struct drm_device *dev = node->minor->dev;
2228 struct drm_i915_private *dev_priv = dev->dev_private;
2229
85b8d5c2 2230 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
371db66a
PZ
2231 seq_puts(m, "not supported\n");
2232 return 0;
2233 }
2234
86c4ec0d 2235 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2236 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2237 yesno(!intel_irqs_enabled(dev_priv)));
371db66a 2238
ec013e7f
JB
2239 return 0;
2240}
2241
1da51581
ID
2242static const char *power_domain_str(enum intel_display_power_domain domain)
2243{
2244 switch (domain) {
2245 case POWER_DOMAIN_PIPE_A:
2246 return "PIPE_A";
2247 case POWER_DOMAIN_PIPE_B:
2248 return "PIPE_B";
2249 case POWER_DOMAIN_PIPE_C:
2250 return "PIPE_C";
2251 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2252 return "PIPE_A_PANEL_FITTER";
2253 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2254 return "PIPE_B_PANEL_FITTER";
2255 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2256 return "PIPE_C_PANEL_FITTER";
2257 case POWER_DOMAIN_TRANSCODER_A:
2258 return "TRANSCODER_A";
2259 case POWER_DOMAIN_TRANSCODER_B:
2260 return "TRANSCODER_B";
2261 case POWER_DOMAIN_TRANSCODER_C:
2262 return "TRANSCODER_C";
2263 case POWER_DOMAIN_TRANSCODER_EDP:
2264 return "TRANSCODER_EDP";
319be8ae
ID
2265 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2266 return "PORT_DDI_A_2_LANES";
2267 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2268 return "PORT_DDI_A_4_LANES";
2269 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2270 return "PORT_DDI_B_2_LANES";
2271 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2272 return "PORT_DDI_B_4_LANES";
2273 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2274 return "PORT_DDI_C_2_LANES";
2275 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2276 return "PORT_DDI_C_4_LANES";
2277 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2278 return "PORT_DDI_D_2_LANES";
2279 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2280 return "PORT_DDI_D_4_LANES";
2281 case POWER_DOMAIN_PORT_DSI:
2282 return "PORT_DSI";
2283 case POWER_DOMAIN_PORT_CRT:
2284 return "PORT_CRT";
2285 case POWER_DOMAIN_PORT_OTHER:
2286 return "PORT_OTHER";
1da51581
ID
2287 case POWER_DOMAIN_VGA:
2288 return "VGA";
2289 case POWER_DOMAIN_AUDIO:
2290 return "AUDIO";
bd2bb1b9
PZ
2291 case POWER_DOMAIN_PLLS:
2292 return "PLLS";
1da51581
ID
2293 case POWER_DOMAIN_INIT:
2294 return "INIT";
2295 default:
2296 WARN_ON(1);
2297 return "?";
2298 }
2299}
2300
2301static int i915_power_domain_info(struct seq_file *m, void *unused)
2302{
9f25d007 2303 struct drm_info_node *node = m->private;
1da51581
ID
2304 struct drm_device *dev = node->minor->dev;
2305 struct drm_i915_private *dev_priv = dev->dev_private;
2306 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2307 int i;
2308
2309 mutex_lock(&power_domains->lock);
2310
2311 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2312 for (i = 0; i < power_domains->power_well_count; i++) {
2313 struct i915_power_well *power_well;
2314 enum intel_display_power_domain power_domain;
2315
2316 power_well = &power_domains->power_wells[i];
2317 seq_printf(m, "%-25s %d\n", power_well->name,
2318 power_well->count);
2319
2320 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2321 power_domain++) {
2322 if (!(BIT(power_domain) & power_well->domains))
2323 continue;
2324
2325 seq_printf(m, " %-23s %d\n",
2326 power_domain_str(power_domain),
2327 power_domains->domain_use_count[power_domain]);
2328 }
2329 }
2330
2331 mutex_unlock(&power_domains->lock);
2332
2333 return 0;
2334}
2335
53f5e3ca
JB
2336static void intel_seq_print_mode(struct seq_file *m, int tabs,
2337 struct drm_display_mode *mode)
2338{
2339 int i;
2340
2341 for (i = 0; i < tabs; i++)
2342 seq_putc(m, '\t');
2343
2344 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2345 mode->base.id, mode->name,
2346 mode->vrefresh, mode->clock,
2347 mode->hdisplay, mode->hsync_start,
2348 mode->hsync_end, mode->htotal,
2349 mode->vdisplay, mode->vsync_start,
2350 mode->vsync_end, mode->vtotal,
2351 mode->type, mode->flags);
2352}
2353
2354static void intel_encoder_info(struct seq_file *m,
2355 struct intel_crtc *intel_crtc,
2356 struct intel_encoder *intel_encoder)
2357{
9f25d007 2358 struct drm_info_node *node = m->private;
53f5e3ca
JB
2359 struct drm_device *dev = node->minor->dev;
2360 struct drm_crtc *crtc = &intel_crtc->base;
2361 struct intel_connector *intel_connector;
2362 struct drm_encoder *encoder;
2363
2364 encoder = &intel_encoder->base;
2365 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2366 encoder->base.id, encoder->name);
53f5e3ca
JB
2367 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2368 struct drm_connector *connector = &intel_connector->base;
2369 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2370 connector->base.id,
c23cc417 2371 connector->name,
53f5e3ca
JB
2372 drm_get_connector_status_name(connector->status));
2373 if (connector->status == connector_status_connected) {
2374 struct drm_display_mode *mode = &crtc->mode;
2375 seq_printf(m, ", mode:\n");
2376 intel_seq_print_mode(m, 2, mode);
2377 } else {
2378 seq_putc(m, '\n');
2379 }
2380 }
2381}
2382
2383static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2384{
9f25d007 2385 struct drm_info_node *node = m->private;
53f5e3ca
JB
2386 struct drm_device *dev = node->minor->dev;
2387 struct drm_crtc *crtc = &intel_crtc->base;
2388 struct intel_encoder *intel_encoder;
2389
5aa8a937
MR
2390 if (crtc->primary->fb)
2391 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2392 crtc->primary->fb->base.id, crtc->x, crtc->y,
2393 crtc->primary->fb->width, crtc->primary->fb->height);
2394 else
2395 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2396 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2397 intel_encoder_info(m, intel_crtc, intel_encoder);
2398}
2399
2400static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2401{
2402 struct drm_display_mode *mode = panel->fixed_mode;
2403
2404 seq_printf(m, "\tfixed mode:\n");
2405 intel_seq_print_mode(m, 2, mode);
2406}
2407
2408static void intel_dp_info(struct seq_file *m,
2409 struct intel_connector *intel_connector)
2410{
2411 struct intel_encoder *intel_encoder = intel_connector->encoder;
2412 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2413
2414 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2415 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2416 "no");
2417 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2418 intel_panel_info(m, &intel_connector->panel);
2419}
2420
2421static void intel_hdmi_info(struct seq_file *m,
2422 struct intel_connector *intel_connector)
2423{
2424 struct intel_encoder *intel_encoder = intel_connector->encoder;
2425 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2426
2427 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2428 "no");
2429}
2430
2431static void intel_lvds_info(struct seq_file *m,
2432 struct intel_connector *intel_connector)
2433{
2434 intel_panel_info(m, &intel_connector->panel);
2435}
2436
2437static void intel_connector_info(struct seq_file *m,
2438 struct drm_connector *connector)
2439{
2440 struct intel_connector *intel_connector = to_intel_connector(connector);
2441 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2442 struct drm_display_mode *mode;
53f5e3ca
JB
2443
2444 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2445 connector->base.id, connector->name,
53f5e3ca
JB
2446 drm_get_connector_status_name(connector->status));
2447 if (connector->status == connector_status_connected) {
2448 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2449 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2450 connector->display_info.width_mm,
2451 connector->display_info.height_mm);
2452 seq_printf(m, "\tsubpixel order: %s\n",
2453 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2454 seq_printf(m, "\tCEA rev: %d\n",
2455 connector->display_info.cea_rev);
2456 }
36cd7444
DA
2457 if (intel_encoder) {
2458 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2459 intel_encoder->type == INTEL_OUTPUT_EDP)
2460 intel_dp_info(m, intel_connector);
2461 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2462 intel_hdmi_info(m, intel_connector);
2463 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2464 intel_lvds_info(m, intel_connector);
2465 }
53f5e3ca 2466
f103fc7d
JB
2467 seq_printf(m, "\tmodes:\n");
2468 list_for_each_entry(mode, &connector->modes, head)
2469 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2470}
2471
065f2ec2
CW
2472static bool cursor_active(struct drm_device *dev, int pipe)
2473{
2474 struct drm_i915_private *dev_priv = dev->dev_private;
2475 u32 state;
2476
2477 if (IS_845G(dev) || IS_I865G(dev))
2478 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2479 else
5efb3e28 2480 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2481
2482 return state;
2483}
2484
2485static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2486{
2487 struct drm_i915_private *dev_priv = dev->dev_private;
2488 u32 pos;
2489
5efb3e28 2490 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2491
2492 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2493 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2494 *x = -*x;
2495
2496 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2497 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2498 *y = -*y;
2499
2500 return cursor_active(dev, pipe);
2501}
2502
53f5e3ca
JB
2503static int i915_display_info(struct seq_file *m, void *unused)
2504{
9f25d007 2505 struct drm_info_node *node = m->private;
53f5e3ca 2506 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2507 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2508 struct intel_crtc *crtc;
53f5e3ca
JB
2509 struct drm_connector *connector;
2510
b0e5ddf3 2511 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2512 drm_modeset_lock_all(dev);
2513 seq_printf(m, "CRTC info\n");
2514 seq_printf(m, "---------\n");
d3fcc808 2515 for_each_intel_crtc(dev, crtc) {
065f2ec2
CW
2516 bool active;
2517 int x, y;
53f5e3ca 2518
57127efa 2519 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2520 crtc->base.base.id, pipe_name(crtc->pipe),
57127efa 2521 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
a23dc658 2522 if (crtc->active) {
065f2ec2
CW
2523 intel_crtc_info(m, crtc);
2524
a23dc658 2525 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2526 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2527 yesno(crtc->cursor_base),
57127efa
CW
2528 x, y, crtc->cursor_width, crtc->cursor_height,
2529 crtc->cursor_addr, yesno(active));
a23dc658 2530 }
cace841c
DV
2531
2532 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2533 yesno(!crtc->cpu_fifo_underrun_disabled),
2534 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2535 }
2536
2537 seq_printf(m, "\n");
2538 seq_printf(m, "Connector info\n");
2539 seq_printf(m, "--------------\n");
2540 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2541 intel_connector_info(m, connector);
2542 }
2543 drm_modeset_unlock_all(dev);
b0e5ddf3 2544 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2545
2546 return 0;
2547}
2548
e04934cf
BW
2549static int i915_semaphore_status(struct seq_file *m, void *unused)
2550{
2551 struct drm_info_node *node = (struct drm_info_node *) m->private;
2552 struct drm_device *dev = node->minor->dev;
2553 struct drm_i915_private *dev_priv = dev->dev_private;
2554 struct intel_engine_cs *ring;
2555 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2556 int i, j, ret;
2557
2558 if (!i915_semaphore_is_enabled(dev)) {
2559 seq_puts(m, "Semaphores are disabled\n");
2560 return 0;
2561 }
2562
2563 ret = mutex_lock_interruptible(&dev->struct_mutex);
2564 if (ret)
2565 return ret;
03872064 2566 intel_runtime_pm_get(dev_priv);
e04934cf
BW
2567
2568 if (IS_BROADWELL(dev)) {
2569 struct page *page;
2570 uint64_t *seqno;
2571
2572 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2573
2574 seqno = (uint64_t *)kmap_atomic(page);
2575 for_each_ring(ring, dev_priv, i) {
2576 uint64_t offset;
2577
2578 seq_printf(m, "%s\n", ring->name);
2579
2580 seq_puts(m, " Last signal:");
2581 for (j = 0; j < num_rings; j++) {
2582 offset = i * I915_NUM_RINGS + j;
2583 seq_printf(m, "0x%08llx (0x%02llx) ",
2584 seqno[offset], offset * 8);
2585 }
2586 seq_putc(m, '\n');
2587
2588 seq_puts(m, " Last wait: ");
2589 for (j = 0; j < num_rings; j++) {
2590 offset = i + (j * I915_NUM_RINGS);
2591 seq_printf(m, "0x%08llx (0x%02llx) ",
2592 seqno[offset], offset * 8);
2593 }
2594 seq_putc(m, '\n');
2595
2596 }
2597 kunmap_atomic(seqno);
2598 } else {
2599 seq_puts(m, " Last signal:");
2600 for_each_ring(ring, dev_priv, i)
2601 for (j = 0; j < num_rings; j++)
2602 seq_printf(m, "0x%08x\n",
2603 I915_READ(ring->semaphore.mbox.signal[j]));
2604 seq_putc(m, '\n');
2605 }
2606
2607 seq_puts(m, "\nSync seqno:\n");
2608 for_each_ring(ring, dev_priv, i) {
2609 for (j = 0; j < num_rings; j++) {
2610 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2611 }
2612 seq_putc(m, '\n');
2613 }
2614 seq_putc(m, '\n');
2615
03872064 2616 intel_runtime_pm_put(dev_priv);
e04934cf
BW
2617 mutex_unlock(&dev->struct_mutex);
2618 return 0;
2619}
2620
728e29d7
DV
2621static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2622{
2623 struct drm_info_node *node = (struct drm_info_node *) m->private;
2624 struct drm_device *dev = node->minor->dev;
2625 struct drm_i915_private *dev_priv = dev->dev_private;
2626 int i;
2627
2628 drm_modeset_lock_all(dev);
2629 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2630 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2631
2632 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
1e6f2ddc 2633 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3e369b76 2634 pll->config.crtc_mask, pll->active, yesno(pll->on));
728e29d7 2635 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
2636 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2637 seq_printf(m, " dpll_md: 0x%08x\n",
2638 pll->config.hw_state.dpll_md);
2639 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2640 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2641 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
2642 }
2643 drm_modeset_unlock_all(dev);
2644
2645 return 0;
2646}
2647
1ed1ef9d 2648static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
2649{
2650 int i;
2651 int ret;
2652 struct drm_info_node *node = (struct drm_info_node *) m->private;
2653 struct drm_device *dev = node->minor->dev;
2654 struct drm_i915_private *dev_priv = dev->dev_private;
2655
888b5995
AS
2656 ret = mutex_lock_interruptible(&dev->struct_mutex);
2657 if (ret)
2658 return ret;
2659
2660 intel_runtime_pm_get(dev_priv);
2661
7225342a
MK
2662 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2663 for (i = 0; i < dev_priv->workarounds.count; ++i) {
2fa60f6d
MK
2664 u32 addr, mask, value, read;
2665 bool ok;
888b5995 2666
7225342a
MK
2667 addr = dev_priv->workarounds.reg[i].addr;
2668 mask = dev_priv->workarounds.reg[i].mask;
2fa60f6d
MK
2669 value = dev_priv->workarounds.reg[i].value;
2670 read = I915_READ(addr);
2671 ok = (value & mask) == (read & mask);
2672 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2673 addr, value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
2674 }
2675
2676 intel_runtime_pm_put(dev_priv);
2677 mutex_unlock(&dev->struct_mutex);
2678
2679 return 0;
2680}
2681
07144428
DL
2682struct pipe_crc_info {
2683 const char *name;
2684 struct drm_device *dev;
2685 enum pipe pipe;
2686};
2687
11bed958
DA
2688static int i915_dp_mst_info(struct seq_file *m, void *unused)
2689{
2690 struct drm_info_node *node = (struct drm_info_node *) m->private;
2691 struct drm_device *dev = node->minor->dev;
2692 struct drm_encoder *encoder;
2693 struct intel_encoder *intel_encoder;
2694 struct intel_digital_port *intel_dig_port;
2695 drm_modeset_lock_all(dev);
2696 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2697 intel_encoder = to_intel_encoder(encoder);
2698 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2699 continue;
2700 intel_dig_port = enc_to_dig_port(encoder);
2701 if (!intel_dig_port->dp.can_mst)
2702 continue;
2703
2704 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2705 }
2706 drm_modeset_unlock_all(dev);
2707 return 0;
2708}
2709
07144428
DL
2710static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2711{
be5c7a90
DL
2712 struct pipe_crc_info *info = inode->i_private;
2713 struct drm_i915_private *dev_priv = info->dev->dev_private;
2714 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2715
7eb1c496
DV
2716 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2717 return -ENODEV;
2718
d538bbdf
DL
2719 spin_lock_irq(&pipe_crc->lock);
2720
2721 if (pipe_crc->opened) {
2722 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
2723 return -EBUSY; /* already open */
2724 }
2725
d538bbdf 2726 pipe_crc->opened = true;
07144428
DL
2727 filep->private_data = inode->i_private;
2728
d538bbdf
DL
2729 spin_unlock_irq(&pipe_crc->lock);
2730
07144428
DL
2731 return 0;
2732}
2733
2734static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2735{
be5c7a90
DL
2736 struct pipe_crc_info *info = inode->i_private;
2737 struct drm_i915_private *dev_priv = info->dev->dev_private;
2738 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2739
d538bbdf
DL
2740 spin_lock_irq(&pipe_crc->lock);
2741 pipe_crc->opened = false;
2742 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 2743
07144428
DL
2744 return 0;
2745}
2746
2747/* (6 fields, 8 chars each, space separated (5) + '\n') */
2748#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2749/* account for \'0' */
2750#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2751
2752static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 2753{
d538bbdf
DL
2754 assert_spin_locked(&pipe_crc->lock);
2755 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2756 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
2757}
2758
2759static ssize_t
2760i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2761 loff_t *pos)
2762{
2763 struct pipe_crc_info *info = filep->private_data;
2764 struct drm_device *dev = info->dev;
2765 struct drm_i915_private *dev_priv = dev->dev_private;
2766 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2767 char buf[PIPE_CRC_BUFFER_LEN];
2768 int head, tail, n_entries, n;
2769 ssize_t bytes_read;
2770
2771 /*
2772 * Don't allow user space to provide buffers not big enough to hold
2773 * a line of data.
2774 */
2775 if (count < PIPE_CRC_LINE_LEN)
2776 return -EINVAL;
2777
2778 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 2779 return 0;
07144428
DL
2780
2781 /* nothing to read */
d538bbdf 2782 spin_lock_irq(&pipe_crc->lock);
07144428 2783 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
2784 int ret;
2785
2786 if (filep->f_flags & O_NONBLOCK) {
2787 spin_unlock_irq(&pipe_crc->lock);
07144428 2788 return -EAGAIN;
d538bbdf 2789 }
07144428 2790
d538bbdf
DL
2791 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2792 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2793 if (ret) {
2794 spin_unlock_irq(&pipe_crc->lock);
2795 return ret;
2796 }
8bf1e9f1
SH
2797 }
2798
07144428 2799 /* We now have one or more entries to read */
d538bbdf
DL
2800 head = pipe_crc->head;
2801 tail = pipe_crc->tail;
07144428
DL
2802 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2803 count / PIPE_CRC_LINE_LEN);
d538bbdf
DL
2804 spin_unlock_irq(&pipe_crc->lock);
2805
07144428
DL
2806 bytes_read = 0;
2807 n = 0;
2808 do {
b2c88f5b 2809 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
07144428 2810 int ret;
8bf1e9f1 2811
07144428
DL
2812 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2813 "%8u %8x %8x %8x %8x %8x\n",
2814 entry->frame, entry->crc[0],
2815 entry->crc[1], entry->crc[2],
2816 entry->crc[3], entry->crc[4]);
2817
2818 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2819 buf, PIPE_CRC_LINE_LEN);
2820 if (ret == PIPE_CRC_LINE_LEN)
2821 return -EFAULT;
b2c88f5b
DL
2822
2823 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2824 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
07144428
DL
2825 n++;
2826 } while (--n_entries);
8bf1e9f1 2827
d538bbdf
DL
2828 spin_lock_irq(&pipe_crc->lock);
2829 pipe_crc->tail = tail;
2830 spin_unlock_irq(&pipe_crc->lock);
2831
07144428
DL
2832 return bytes_read;
2833}
2834
2835static const struct file_operations i915_pipe_crc_fops = {
2836 .owner = THIS_MODULE,
2837 .open = i915_pipe_crc_open,
2838 .read = i915_pipe_crc_read,
2839 .release = i915_pipe_crc_release,
2840};
2841
2842static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2843 {
2844 .name = "i915_pipe_A_crc",
2845 .pipe = PIPE_A,
2846 },
2847 {
2848 .name = "i915_pipe_B_crc",
2849 .pipe = PIPE_B,
2850 },
2851 {
2852 .name = "i915_pipe_C_crc",
2853 .pipe = PIPE_C,
2854 },
2855};
2856
2857static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2858 enum pipe pipe)
2859{
2860 struct drm_device *dev = minor->dev;
2861 struct dentry *ent;
2862 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2863
2864 info->dev = dev;
2865 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2866 &i915_pipe_crc_fops);
f3c5fe97
WY
2867 if (!ent)
2868 return -ENOMEM;
07144428
DL
2869
2870 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
2871}
2872
e8dfcf78 2873static const char * const pipe_crc_sources[] = {
926321d5
DV
2874 "none",
2875 "plane1",
2876 "plane2",
2877 "pf",
5b3a856b 2878 "pipe",
3d099a05
DV
2879 "TV",
2880 "DP-B",
2881 "DP-C",
2882 "DP-D",
46a19188 2883 "auto",
926321d5
DV
2884};
2885
2886static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2887{
2888 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2889 return pipe_crc_sources[source];
2890}
2891
bd9db02f 2892static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
2893{
2894 struct drm_device *dev = m->private;
2895 struct drm_i915_private *dev_priv = dev->dev_private;
2896 int i;
2897
2898 for (i = 0; i < I915_MAX_PIPES; i++)
2899 seq_printf(m, "%c %s\n", pipe_name(i),
2900 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2901
2902 return 0;
2903}
2904
bd9db02f 2905static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
2906{
2907 struct drm_device *dev = inode->i_private;
2908
bd9db02f 2909 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
2910}
2911
46a19188 2912static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
2913 uint32_t *val)
2914{
46a19188
DV
2915 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2916 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2917
2918 switch (*source) {
52f843f6
DV
2919 case INTEL_PIPE_CRC_SOURCE_PIPE:
2920 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2921 break;
2922 case INTEL_PIPE_CRC_SOURCE_NONE:
2923 *val = 0;
2924 break;
2925 default:
2926 return -EINVAL;
2927 }
2928
2929 return 0;
2930}
2931
46a19188
DV
2932static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2933 enum intel_pipe_crc_source *source)
2934{
2935 struct intel_encoder *encoder;
2936 struct intel_crtc *crtc;
26756809 2937 struct intel_digital_port *dig_port;
46a19188
DV
2938 int ret = 0;
2939
2940 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2941
6e9f798d 2942 drm_modeset_lock_all(dev);
b2784e15 2943 for_each_intel_encoder(dev, encoder) {
46a19188
DV
2944 if (!encoder->base.crtc)
2945 continue;
2946
2947 crtc = to_intel_crtc(encoder->base.crtc);
2948
2949 if (crtc->pipe != pipe)
2950 continue;
2951
2952 switch (encoder->type) {
2953 case INTEL_OUTPUT_TVOUT:
2954 *source = INTEL_PIPE_CRC_SOURCE_TV;
2955 break;
2956 case INTEL_OUTPUT_DISPLAYPORT:
2957 case INTEL_OUTPUT_EDP:
26756809
DV
2958 dig_port = enc_to_dig_port(&encoder->base);
2959 switch (dig_port->port) {
2960 case PORT_B:
2961 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2962 break;
2963 case PORT_C:
2964 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2965 break;
2966 case PORT_D:
2967 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2968 break;
2969 default:
2970 WARN(1, "nonexisting DP port %c\n",
2971 port_name(dig_port->port));
2972 break;
2973 }
46a19188 2974 break;
6847d71b
PZ
2975 default:
2976 break;
46a19188
DV
2977 }
2978 }
6e9f798d 2979 drm_modeset_unlock_all(dev);
46a19188
DV
2980
2981 return ret;
2982}
2983
2984static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2985 enum pipe pipe,
2986 enum intel_pipe_crc_source *source,
7ac0129b
DV
2987 uint32_t *val)
2988{
8d2f24ca
DV
2989 struct drm_i915_private *dev_priv = dev->dev_private;
2990 bool need_stable_symbols = false;
2991
46a19188
DV
2992 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2993 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2994 if (ret)
2995 return ret;
2996 }
2997
2998 switch (*source) {
7ac0129b
DV
2999 case INTEL_PIPE_CRC_SOURCE_PIPE:
3000 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3001 break;
3002 case INTEL_PIPE_CRC_SOURCE_DP_B:
3003 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3004 need_stable_symbols = true;
7ac0129b
DV
3005 break;
3006 case INTEL_PIPE_CRC_SOURCE_DP_C:
3007 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3008 need_stable_symbols = true;
7ac0129b
DV
3009 break;
3010 case INTEL_PIPE_CRC_SOURCE_NONE:
3011 *val = 0;
3012 break;
3013 default:
3014 return -EINVAL;
3015 }
3016
8d2f24ca
DV
3017 /*
3018 * When the pipe CRC tap point is after the transcoders we need
3019 * to tweak symbol-level features to produce a deterministic series of
3020 * symbols for a given frame. We need to reset those features only once
3021 * a frame (instead of every nth symbol):
3022 * - DC-balance: used to ensure a better clock recovery from the data
3023 * link (SDVO)
3024 * - DisplayPort scrambling: used for EMI reduction
3025 */
3026 if (need_stable_symbols) {
3027 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3028
8d2f24ca
DV
3029 tmp |= DC_BALANCE_RESET_VLV;
3030 if (pipe == PIPE_A)
3031 tmp |= PIPE_A_SCRAMBLE_RESET;
3032 else
3033 tmp |= PIPE_B_SCRAMBLE_RESET;
3034
3035 I915_WRITE(PORT_DFT2_G4X, tmp);
3036 }
3037
7ac0129b
DV
3038 return 0;
3039}
3040
4b79ebf7 3041static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3042 enum pipe pipe,
3043 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3044 uint32_t *val)
3045{
84093603
DV
3046 struct drm_i915_private *dev_priv = dev->dev_private;
3047 bool need_stable_symbols = false;
3048
46a19188
DV
3049 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3050 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3051 if (ret)
3052 return ret;
3053 }
3054
3055 switch (*source) {
4b79ebf7
DV
3056 case INTEL_PIPE_CRC_SOURCE_PIPE:
3057 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3058 break;
3059 case INTEL_PIPE_CRC_SOURCE_TV:
3060 if (!SUPPORTS_TV(dev))
3061 return -EINVAL;
3062 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3063 break;
3064 case INTEL_PIPE_CRC_SOURCE_DP_B:
3065 if (!IS_G4X(dev))
3066 return -EINVAL;
3067 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3068 need_stable_symbols = true;
4b79ebf7
DV
3069 break;
3070 case INTEL_PIPE_CRC_SOURCE_DP_C:
3071 if (!IS_G4X(dev))
3072 return -EINVAL;
3073 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3074 need_stable_symbols = true;
4b79ebf7
DV
3075 break;
3076 case INTEL_PIPE_CRC_SOURCE_DP_D:
3077 if (!IS_G4X(dev))
3078 return -EINVAL;
3079 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3080 need_stable_symbols = true;
4b79ebf7
DV
3081 break;
3082 case INTEL_PIPE_CRC_SOURCE_NONE:
3083 *val = 0;
3084 break;
3085 default:
3086 return -EINVAL;
3087 }
3088
84093603
DV
3089 /*
3090 * When the pipe CRC tap point is after the transcoders we need
3091 * to tweak symbol-level features to produce a deterministic series of
3092 * symbols for a given frame. We need to reset those features only once
3093 * a frame (instead of every nth symbol):
3094 * - DC-balance: used to ensure a better clock recovery from the data
3095 * link (SDVO)
3096 * - DisplayPort scrambling: used for EMI reduction
3097 */
3098 if (need_stable_symbols) {
3099 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3100
3101 WARN_ON(!IS_G4X(dev));
3102
3103 I915_WRITE(PORT_DFT_I9XX,
3104 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3105
3106 if (pipe == PIPE_A)
3107 tmp |= PIPE_A_SCRAMBLE_RESET;
3108 else
3109 tmp |= PIPE_B_SCRAMBLE_RESET;
3110
3111 I915_WRITE(PORT_DFT2_G4X, tmp);
3112 }
3113
4b79ebf7
DV
3114 return 0;
3115}
3116
8d2f24ca
DV
3117static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3118 enum pipe pipe)
3119{
3120 struct drm_i915_private *dev_priv = dev->dev_private;
3121 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3122
3123 if (pipe == PIPE_A)
3124 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3125 else
3126 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3127 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3128 tmp &= ~DC_BALANCE_RESET_VLV;
3129 I915_WRITE(PORT_DFT2_G4X, tmp);
3130
3131}
3132
84093603
DV
3133static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3134 enum pipe pipe)
3135{
3136 struct drm_i915_private *dev_priv = dev->dev_private;
3137 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3138
3139 if (pipe == PIPE_A)
3140 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3141 else
3142 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3143 I915_WRITE(PORT_DFT2_G4X, tmp);
3144
3145 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3146 I915_WRITE(PORT_DFT_I9XX,
3147 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3148 }
3149}
3150
46a19188 3151static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3152 uint32_t *val)
3153{
46a19188
DV
3154 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3155 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3156
3157 switch (*source) {
5b3a856b
DV
3158 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3159 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3160 break;
3161 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3162 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3163 break;
5b3a856b
DV
3164 case INTEL_PIPE_CRC_SOURCE_PIPE:
3165 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3166 break;
3d099a05 3167 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3168 *val = 0;
3169 break;
3d099a05
DV
3170 default:
3171 return -EINVAL;
5b3a856b
DV
3172 }
3173
3174 return 0;
3175}
3176
fabf6e51
DV
3177static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3178{
3179 struct drm_i915_private *dev_priv = dev->dev_private;
3180 struct intel_crtc *crtc =
3181 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3182
3183 drm_modeset_lock_all(dev);
3184 /*
3185 * If we use the eDP transcoder we need to make sure that we don't
3186 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3187 * relevant on hsw with pipe A when using the always-on power well
3188 * routing.
3189 */
3190 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
3191 !crtc->config.pch_pfit.enabled) {
3192 crtc->config.pch_pfit.force_thru = true;
3193
3194 intel_display_power_get(dev_priv,
3195 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3196
3197 dev_priv->display.crtc_disable(&crtc->base);
3198 dev_priv->display.crtc_enable(&crtc->base);
3199 }
3200 drm_modeset_unlock_all(dev);
3201}
3202
3203static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3204{
3205 struct drm_i915_private *dev_priv = dev->dev_private;
3206 struct intel_crtc *crtc =
3207 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3208
3209 drm_modeset_lock_all(dev);
3210 /*
3211 * If we use the eDP transcoder we need to make sure that we don't
3212 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3213 * relevant on hsw with pipe A when using the always-on power well
3214 * routing.
3215 */
3216 if (crtc->config.pch_pfit.force_thru) {
3217 crtc->config.pch_pfit.force_thru = false;
3218
3219 dev_priv->display.crtc_disable(&crtc->base);
3220 dev_priv->display.crtc_enable(&crtc->base);
3221
3222 intel_display_power_put(dev_priv,
3223 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3224 }
3225 drm_modeset_unlock_all(dev);
3226}
3227
3228static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3229 enum pipe pipe,
3230 enum intel_pipe_crc_source *source,
5b3a856b
DV
3231 uint32_t *val)
3232{
46a19188
DV
3233 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3234 *source = INTEL_PIPE_CRC_SOURCE_PF;
3235
3236 switch (*source) {
5b3a856b
DV
3237 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3238 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3239 break;
3240 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3241 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3242 break;
3243 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51
DV
3244 if (IS_HASWELL(dev) && pipe == PIPE_A)
3245 hsw_trans_edp_pipe_A_crc_wa(dev);
3246
5b3a856b
DV
3247 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3248 break;
3d099a05 3249 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3250 *val = 0;
3251 break;
3d099a05
DV
3252 default:
3253 return -EINVAL;
5b3a856b
DV
3254 }
3255
3256 return 0;
3257}
3258
926321d5
DV
3259static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3260 enum intel_pipe_crc_source source)
3261{
3262 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3263 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
3264 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3265 pipe));
432f3342 3266 u32 val = 0; /* shut up gcc */
5b3a856b 3267 int ret;
926321d5 3268
cc3da175
DL
3269 if (pipe_crc->source == source)
3270 return 0;
3271
ae676fcd
DL
3272 /* forbid changing the source without going back to 'none' */
3273 if (pipe_crc->source && source)
3274 return -EINVAL;
3275
52f843f6 3276 if (IS_GEN2(dev))
46a19188 3277 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3278 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3279 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3280 else if (IS_VALLEYVIEW(dev))
fabf6e51 3281 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3282 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3283 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3284 else
fabf6e51 3285 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3286
3287 if (ret != 0)
3288 return ret;
3289
4b584369
DL
3290 /* none -> real source transition */
3291 if (source) {
7cd6ccff
DL
3292 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3293 pipe_name(pipe), pipe_crc_source_name(source));
3294
e5f75aca
DL
3295 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3296 INTEL_PIPE_CRC_ENTRIES_NR,
3297 GFP_KERNEL);
3298 if (!pipe_crc->entries)
3299 return -ENOMEM;
3300
8c740dce
PZ
3301 /*
3302 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3303 * enabled and disabled dynamically based on package C states,
3304 * user space can't make reliable use of the CRCs, so let's just
3305 * completely disable it.
3306 */
3307 hsw_disable_ips(crtc);
3308
d538bbdf
DL
3309 spin_lock_irq(&pipe_crc->lock);
3310 pipe_crc->head = 0;
3311 pipe_crc->tail = 0;
3312 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3313 }
3314
cc3da175 3315 pipe_crc->source = source;
926321d5 3316
926321d5
DV
3317 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3318 POSTING_READ(PIPE_CRC_CTL(pipe));
3319
e5f75aca
DL
3320 /* real source -> none transition */
3321 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3322 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3323 struct intel_crtc *crtc =
3324 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3325
7cd6ccff
DL
3326 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3327 pipe_name(pipe));
3328
a33d7105
DV
3329 drm_modeset_lock(&crtc->base.mutex, NULL);
3330 if (crtc->active)
3331 intel_wait_for_vblank(dev, pipe);
3332 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3333
d538bbdf
DL
3334 spin_lock_irq(&pipe_crc->lock);
3335 entries = pipe_crc->entries;
e5f75aca 3336 pipe_crc->entries = NULL;
d538bbdf
DL
3337 spin_unlock_irq(&pipe_crc->lock);
3338
3339 kfree(entries);
84093603
DV
3340
3341 if (IS_G4X(dev))
3342 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3343 else if (IS_VALLEYVIEW(dev))
3344 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51
DV
3345 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3346 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
8c740dce
PZ
3347
3348 hsw_enable_ips(crtc);
e5f75aca
DL
3349 }
3350
926321d5
DV
3351 return 0;
3352}
3353
3354/*
3355 * Parse pipe CRC command strings:
b94dec87
DL
3356 * command: wsp* object wsp+ name wsp+ source wsp*
3357 * object: 'pipe'
3358 * name: (A | B | C)
926321d5
DV
3359 * source: (none | plane1 | plane2 | pf)
3360 * wsp: (#0x20 | #0x9 | #0xA)+
3361 *
3362 * eg.:
b94dec87
DL
3363 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3364 * "pipe A none" -> Stop CRC
926321d5 3365 */
bd9db02f 3366static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3367{
3368 int n_words = 0;
3369
3370 while (*buf) {
3371 char *end;
3372
3373 /* skip leading white space */
3374 buf = skip_spaces(buf);
3375 if (!*buf)
3376 break; /* end of buffer */
3377
3378 /* find end of word */
3379 for (end = buf; *end && !isspace(*end); end++)
3380 ;
3381
3382 if (n_words == max_words) {
3383 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3384 max_words);
3385 return -EINVAL; /* ran out of words[] before bytes */
3386 }
3387
3388 if (*end)
3389 *end++ = '\0';
3390 words[n_words++] = buf;
3391 buf = end;
3392 }
3393
3394 return n_words;
3395}
3396
b94dec87
DL
3397enum intel_pipe_crc_object {
3398 PIPE_CRC_OBJECT_PIPE,
3399};
3400
e8dfcf78 3401static const char * const pipe_crc_objects[] = {
b94dec87
DL
3402 "pipe",
3403};
3404
3405static int
bd9db02f 3406display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3407{
3408 int i;
3409
3410 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3411 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3412 *o = i;
b94dec87
DL
3413 return 0;
3414 }
3415
3416 return -EINVAL;
3417}
3418
bd9db02f 3419static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3420{
3421 const char name = buf[0];
3422
3423 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3424 return -EINVAL;
3425
3426 *pipe = name - 'A';
3427
3428 return 0;
3429}
3430
3431static int
bd9db02f 3432display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3433{
3434 int i;
3435
3436 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3437 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3438 *s = i;
926321d5
DV
3439 return 0;
3440 }
3441
3442 return -EINVAL;
3443}
3444
bd9db02f 3445static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3446{
b94dec87 3447#define N_WORDS 3
926321d5 3448 int n_words;
b94dec87 3449 char *words[N_WORDS];
926321d5 3450 enum pipe pipe;
b94dec87 3451 enum intel_pipe_crc_object object;
926321d5
DV
3452 enum intel_pipe_crc_source source;
3453
bd9db02f 3454 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3455 if (n_words != N_WORDS) {
3456 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3457 N_WORDS);
3458 return -EINVAL;
3459 }
3460
bd9db02f 3461 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3462 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3463 return -EINVAL;
3464 }
3465
bd9db02f 3466 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3467 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3468 return -EINVAL;
3469 }
3470
bd9db02f 3471 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3472 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3473 return -EINVAL;
3474 }
3475
3476 return pipe_crc_set_source(dev, pipe, source);
3477}
3478
bd9db02f
DL
3479static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3480 size_t len, loff_t *offp)
926321d5
DV
3481{
3482 struct seq_file *m = file->private_data;
3483 struct drm_device *dev = m->private;
3484 char *tmpbuf;
3485 int ret;
3486
3487 if (len == 0)
3488 return 0;
3489
3490 if (len > PAGE_SIZE - 1) {
3491 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3492 PAGE_SIZE);
3493 return -E2BIG;
3494 }
3495
3496 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3497 if (!tmpbuf)
3498 return -ENOMEM;
3499
3500 if (copy_from_user(tmpbuf, ubuf, len)) {
3501 ret = -EFAULT;
3502 goto out;
3503 }
3504 tmpbuf[len] = '\0';
3505
bd9db02f 3506 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3507
3508out:
3509 kfree(tmpbuf);
3510 if (ret < 0)
3511 return ret;
3512
3513 *offp += len;
3514 return len;
3515}
3516
bd9db02f 3517static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3518 .owner = THIS_MODULE,
bd9db02f 3519 .open = display_crc_ctl_open,
926321d5
DV
3520 .read = seq_read,
3521 .llseek = seq_lseek,
3522 .release = single_release,
bd9db02f 3523 .write = display_crc_ctl_write
926321d5
DV
3524};
3525
97e94b22 3526static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
3527{
3528 struct drm_device *dev = m->private;
546c81fd 3529 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3530 int level;
3531
3532 drm_modeset_lock_all(dev);
3533
3534 for (level = 0; level < num_levels; level++) {
3535 unsigned int latency = wm[level];
3536
97e94b22
DL
3537 /*
3538 * - WM1+ latency values in 0.5us units
3539 * - latencies are in us on gen9
3540 */
3541 if (INTEL_INFO(dev)->gen >= 9)
3542 latency *= 10;
3543 else if (level > 0)
369a1342
VS
3544 latency *= 5;
3545
3546 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 3547 level, wm[level], latency / 10, latency % 10);
369a1342
VS
3548 }
3549
3550 drm_modeset_unlock_all(dev);
3551}
3552
3553static int pri_wm_latency_show(struct seq_file *m, void *data)
3554{
3555 struct drm_device *dev = m->private;
97e94b22
DL
3556 struct drm_i915_private *dev_priv = dev->dev_private;
3557 const uint16_t *latencies;
3558
3559 if (INTEL_INFO(dev)->gen >= 9)
3560 latencies = dev_priv->wm.skl_latency;
3561 else
3562 latencies = to_i915(dev)->wm.pri_latency;
369a1342 3563
97e94b22 3564 wm_latency_show(m, latencies);
369a1342
VS
3565
3566 return 0;
3567}
3568
3569static int spr_wm_latency_show(struct seq_file *m, void *data)
3570{
3571 struct drm_device *dev = m->private;
97e94b22
DL
3572 struct drm_i915_private *dev_priv = dev->dev_private;
3573 const uint16_t *latencies;
3574
3575 if (INTEL_INFO(dev)->gen >= 9)
3576 latencies = dev_priv->wm.skl_latency;
3577 else
3578 latencies = to_i915(dev)->wm.spr_latency;
369a1342 3579
97e94b22 3580 wm_latency_show(m, latencies);
369a1342
VS
3581
3582 return 0;
3583}
3584
3585static int cur_wm_latency_show(struct seq_file *m, void *data)
3586{
3587 struct drm_device *dev = m->private;
97e94b22
DL
3588 struct drm_i915_private *dev_priv = dev->dev_private;
3589 const uint16_t *latencies;
3590
3591 if (INTEL_INFO(dev)->gen >= 9)
3592 latencies = dev_priv->wm.skl_latency;
3593 else
3594 latencies = to_i915(dev)->wm.cur_latency;
369a1342 3595
97e94b22 3596 wm_latency_show(m, latencies);
369a1342
VS
3597
3598 return 0;
3599}
3600
3601static int pri_wm_latency_open(struct inode *inode, struct file *file)
3602{
3603 struct drm_device *dev = inode->i_private;
3604
9ad0257c 3605 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3606 return -ENODEV;
3607
3608 return single_open(file, pri_wm_latency_show, dev);
3609}
3610
3611static int spr_wm_latency_open(struct inode *inode, struct file *file)
3612{
3613 struct drm_device *dev = inode->i_private;
3614
9ad0257c 3615 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3616 return -ENODEV;
3617
3618 return single_open(file, spr_wm_latency_show, dev);
3619}
3620
3621static int cur_wm_latency_open(struct inode *inode, struct file *file)
3622{
3623 struct drm_device *dev = inode->i_private;
3624
9ad0257c 3625 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3626 return -ENODEV;
3627
3628 return single_open(file, cur_wm_latency_show, dev);
3629}
3630
3631static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 3632 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
3633{
3634 struct seq_file *m = file->private_data;
3635 struct drm_device *dev = m->private;
97e94b22 3636 uint16_t new[8] = { 0 };
546c81fd 3637 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3638 int level;
3639 int ret;
3640 char tmp[32];
3641
3642 if (len >= sizeof(tmp))
3643 return -EINVAL;
3644
3645 if (copy_from_user(tmp, ubuf, len))
3646 return -EFAULT;
3647
3648 tmp[len] = '\0';
3649
97e94b22
DL
3650 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3651 &new[0], &new[1], &new[2], &new[3],
3652 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
3653 if (ret != num_levels)
3654 return -EINVAL;
3655
3656 drm_modeset_lock_all(dev);
3657
3658 for (level = 0; level < num_levels; level++)
3659 wm[level] = new[level];
3660
3661 drm_modeset_unlock_all(dev);
3662
3663 return len;
3664}
3665
3666
3667static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3668 size_t len, loff_t *offp)
3669{
3670 struct seq_file *m = file->private_data;
3671 struct drm_device *dev = m->private;
97e94b22
DL
3672 struct drm_i915_private *dev_priv = dev->dev_private;
3673 uint16_t *latencies;
369a1342 3674
97e94b22
DL
3675 if (INTEL_INFO(dev)->gen >= 9)
3676 latencies = dev_priv->wm.skl_latency;
3677 else
3678 latencies = to_i915(dev)->wm.pri_latency;
3679
3680 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
3681}
3682
3683static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3684 size_t len, loff_t *offp)
3685{
3686 struct seq_file *m = file->private_data;
3687 struct drm_device *dev = m->private;
97e94b22
DL
3688 struct drm_i915_private *dev_priv = dev->dev_private;
3689 uint16_t *latencies;
369a1342 3690
97e94b22
DL
3691 if (INTEL_INFO(dev)->gen >= 9)
3692 latencies = dev_priv->wm.skl_latency;
3693 else
3694 latencies = to_i915(dev)->wm.spr_latency;
3695
3696 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
3697}
3698
3699static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3700 size_t len, loff_t *offp)
3701{
3702 struct seq_file *m = file->private_data;
3703 struct drm_device *dev = m->private;
97e94b22
DL
3704 struct drm_i915_private *dev_priv = dev->dev_private;
3705 uint16_t *latencies;
3706
3707 if (INTEL_INFO(dev)->gen >= 9)
3708 latencies = dev_priv->wm.skl_latency;
3709 else
3710 latencies = to_i915(dev)->wm.cur_latency;
369a1342 3711
97e94b22 3712 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
3713}
3714
3715static const struct file_operations i915_pri_wm_latency_fops = {
3716 .owner = THIS_MODULE,
3717 .open = pri_wm_latency_open,
3718 .read = seq_read,
3719 .llseek = seq_lseek,
3720 .release = single_release,
3721 .write = pri_wm_latency_write
3722};
3723
3724static const struct file_operations i915_spr_wm_latency_fops = {
3725 .owner = THIS_MODULE,
3726 .open = spr_wm_latency_open,
3727 .read = seq_read,
3728 .llseek = seq_lseek,
3729 .release = single_release,
3730 .write = spr_wm_latency_write
3731};
3732
3733static const struct file_operations i915_cur_wm_latency_fops = {
3734 .owner = THIS_MODULE,
3735 .open = cur_wm_latency_open,
3736 .read = seq_read,
3737 .llseek = seq_lseek,
3738 .release = single_release,
3739 .write = cur_wm_latency_write
3740};
3741
647416f9
KC
3742static int
3743i915_wedged_get(void *data, u64 *val)
f3cd474b 3744{
647416f9 3745 struct drm_device *dev = data;
e277a1f8 3746 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 3747
647416f9 3748 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 3749
647416f9 3750 return 0;
f3cd474b
CW
3751}
3752
647416f9
KC
3753static int
3754i915_wedged_set(void *data, u64 val)
f3cd474b 3755{
647416f9 3756 struct drm_device *dev = data;
d46c0517
ID
3757 struct drm_i915_private *dev_priv = dev->dev_private;
3758
3759 intel_runtime_pm_get(dev_priv);
f3cd474b 3760
58174462
MK
3761 i915_handle_error(dev, val,
3762 "Manually setting wedged to %llu", val);
d46c0517
ID
3763
3764 intel_runtime_pm_put(dev_priv);
3765
647416f9 3766 return 0;
f3cd474b
CW
3767}
3768
647416f9
KC
3769DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3770 i915_wedged_get, i915_wedged_set,
3a3b4f98 3771 "%llu\n");
f3cd474b 3772
647416f9
KC
3773static int
3774i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 3775{
647416f9 3776 struct drm_device *dev = data;
e277a1f8 3777 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 3778
647416f9 3779 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 3780
647416f9 3781 return 0;
e5eb3d63
DV
3782}
3783
647416f9
KC
3784static int
3785i915_ring_stop_set(void *data, u64 val)
e5eb3d63 3786{
647416f9 3787 struct drm_device *dev = data;
e5eb3d63 3788 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3789 int ret;
e5eb3d63 3790
647416f9 3791 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 3792
22bcfc6a
DV
3793 ret = mutex_lock_interruptible(&dev->struct_mutex);
3794 if (ret)
3795 return ret;
3796
99584db3 3797 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
3798 mutex_unlock(&dev->struct_mutex);
3799
647416f9 3800 return 0;
e5eb3d63
DV
3801}
3802
647416f9
KC
3803DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3804 i915_ring_stop_get, i915_ring_stop_set,
3805 "0x%08llx\n");
d5442303 3806
094f9a54
CW
3807static int
3808i915_ring_missed_irq_get(void *data, u64 *val)
3809{
3810 struct drm_device *dev = data;
3811 struct drm_i915_private *dev_priv = dev->dev_private;
3812
3813 *val = dev_priv->gpu_error.missed_irq_rings;
3814 return 0;
3815}
3816
3817static int
3818i915_ring_missed_irq_set(void *data, u64 val)
3819{
3820 struct drm_device *dev = data;
3821 struct drm_i915_private *dev_priv = dev->dev_private;
3822 int ret;
3823
3824 /* Lock against concurrent debugfs callers */
3825 ret = mutex_lock_interruptible(&dev->struct_mutex);
3826 if (ret)
3827 return ret;
3828 dev_priv->gpu_error.missed_irq_rings = val;
3829 mutex_unlock(&dev->struct_mutex);
3830
3831 return 0;
3832}
3833
3834DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3835 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3836 "0x%08llx\n");
3837
3838static int
3839i915_ring_test_irq_get(void *data, u64 *val)
3840{
3841 struct drm_device *dev = data;
3842 struct drm_i915_private *dev_priv = dev->dev_private;
3843
3844 *val = dev_priv->gpu_error.test_irq_rings;
3845
3846 return 0;
3847}
3848
3849static int
3850i915_ring_test_irq_set(void *data, u64 val)
3851{
3852 struct drm_device *dev = data;
3853 struct drm_i915_private *dev_priv = dev->dev_private;
3854 int ret;
3855
3856 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3857
3858 /* Lock against concurrent debugfs callers */
3859 ret = mutex_lock_interruptible(&dev->struct_mutex);
3860 if (ret)
3861 return ret;
3862
3863 dev_priv->gpu_error.test_irq_rings = val;
3864 mutex_unlock(&dev->struct_mutex);
3865
3866 return 0;
3867}
3868
3869DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3870 i915_ring_test_irq_get, i915_ring_test_irq_set,
3871 "0x%08llx\n");
3872
dd624afd
CW
3873#define DROP_UNBOUND 0x1
3874#define DROP_BOUND 0x2
3875#define DROP_RETIRE 0x4
3876#define DROP_ACTIVE 0x8
3877#define DROP_ALL (DROP_UNBOUND | \
3878 DROP_BOUND | \
3879 DROP_RETIRE | \
3880 DROP_ACTIVE)
647416f9
KC
3881static int
3882i915_drop_caches_get(void *data, u64 *val)
dd624afd 3883{
647416f9 3884 *val = DROP_ALL;
dd624afd 3885
647416f9 3886 return 0;
dd624afd
CW
3887}
3888
647416f9
KC
3889static int
3890i915_drop_caches_set(void *data, u64 val)
dd624afd 3891{
647416f9 3892 struct drm_device *dev = data;
dd624afd 3893 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3894 int ret;
dd624afd 3895
2f9fe5ff 3896 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
3897
3898 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3899 * on ioctls on -EAGAIN. */
3900 ret = mutex_lock_interruptible(&dev->struct_mutex);
3901 if (ret)
3902 return ret;
3903
3904 if (val & DROP_ACTIVE) {
3905 ret = i915_gpu_idle(dev);
3906 if (ret)
3907 goto unlock;
3908 }
3909
3910 if (val & (DROP_RETIRE | DROP_ACTIVE))
3911 i915_gem_retire_requests(dev);
3912
21ab4e74
CW
3913 if (val & DROP_BOUND)
3914 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 3915
21ab4e74
CW
3916 if (val & DROP_UNBOUND)
3917 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
3918
3919unlock:
3920 mutex_unlock(&dev->struct_mutex);
3921
647416f9 3922 return ret;
dd624afd
CW
3923}
3924
647416f9
KC
3925DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3926 i915_drop_caches_get, i915_drop_caches_set,
3927 "0x%08llx\n");
dd624afd 3928
647416f9
KC
3929static int
3930i915_max_freq_get(void *data, u64 *val)
358733e9 3931{
647416f9 3932 struct drm_device *dev = data;
e277a1f8 3933 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3934 int ret;
004777cb 3935
daa3afb2 3936 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3937 return -ENODEV;
3938
5c9669ce
TR
3939 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3940
4fc688ce 3941 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3942 if (ret)
3943 return ret;
358733e9 3944
0a073b84 3945 if (IS_VALLEYVIEW(dev))
b39fb297 3946 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
0a073b84 3947 else
b39fb297 3948 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3949 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3950
647416f9 3951 return 0;
358733e9
JB
3952}
3953
647416f9
KC
3954static int
3955i915_max_freq_set(void *data, u64 val)
358733e9 3956{
647416f9 3957 struct drm_device *dev = data;
358733e9 3958 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3959 u32 rp_state_cap, hw_max, hw_min;
647416f9 3960 int ret;
004777cb 3961
daa3afb2 3962 if (INTEL_INFO(dev)->gen < 6)
004777cb 3963 return -ENODEV;
358733e9 3964
5c9669ce
TR
3965 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3966
647416f9 3967 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 3968
4fc688ce 3969 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3970 if (ret)
3971 return ret;
3972
358733e9
JB
3973 /*
3974 * Turbo will still be enabled, but won't go above the set value.
3975 */
0a073b84 3976 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3977 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 3978
03af2045
VS
3979 hw_max = dev_priv->rps.max_freq;
3980 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
3981 } else {
3982 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3983
3984 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3985 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3986 hw_min = (rp_state_cap >> 16) & 0xff;
3987 }
3988
b39fb297 3989 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
3990 mutex_unlock(&dev_priv->rps.hw_lock);
3991 return -EINVAL;
0a073b84
JB
3992 }
3993
b39fb297 3994 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1
JM
3995
3996 if (IS_VALLEYVIEW(dev))
3997 valleyview_set_rps(dev, val);
3998 else
3999 gen6_set_rps(dev, val);
4000
4fc688ce 4001 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4002
647416f9 4003 return 0;
358733e9
JB
4004}
4005
647416f9
KC
4006DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4007 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4008 "%llu\n");
358733e9 4009
647416f9
KC
4010static int
4011i915_min_freq_get(void *data, u64 *val)
1523c310 4012{
647416f9 4013 struct drm_device *dev = data;
e277a1f8 4014 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4015 int ret;
004777cb 4016
daa3afb2 4017 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4018 return -ENODEV;
4019
5c9669ce
TR
4020 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4021
4fc688ce 4022 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4023 if (ret)
4024 return ret;
1523c310 4025
0a073b84 4026 if (IS_VALLEYVIEW(dev))
b39fb297 4027 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
0a073b84 4028 else
b39fb297 4029 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 4030 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4031
647416f9 4032 return 0;
1523c310
JB
4033}
4034
647416f9
KC
4035static int
4036i915_min_freq_set(void *data, u64 val)
1523c310 4037{
647416f9 4038 struct drm_device *dev = data;
1523c310 4039 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 4040 u32 rp_state_cap, hw_max, hw_min;
647416f9 4041 int ret;
004777cb 4042
daa3afb2 4043 if (INTEL_INFO(dev)->gen < 6)
004777cb 4044 return -ENODEV;
1523c310 4045
5c9669ce
TR
4046 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4047
647416f9 4048 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 4049
4fc688ce 4050 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4051 if (ret)
4052 return ret;
4053
1523c310
JB
4054 /*
4055 * Turbo will still be enabled, but won't go below the set value.
4056 */
0a073b84 4057 if (IS_VALLEYVIEW(dev)) {
2ec3815f 4058 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 4059
03af2045
VS
4060 hw_max = dev_priv->rps.max_freq;
4061 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
4062 } else {
4063 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
4064
4065 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 4066 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
4067 hw_min = (rp_state_cap >> 16) & 0xff;
4068 }
4069
b39fb297 4070 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
4071 mutex_unlock(&dev_priv->rps.hw_lock);
4072 return -EINVAL;
0a073b84 4073 }
dd0a1aa1 4074
b39fb297 4075 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1
JM
4076
4077 if (IS_VALLEYVIEW(dev))
4078 valleyview_set_rps(dev, val);
4079 else
4080 gen6_set_rps(dev, val);
4081
4fc688ce 4082 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4083
647416f9 4084 return 0;
1523c310
JB
4085}
4086
647416f9
KC
4087DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4088 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 4089 "%llu\n");
1523c310 4090
647416f9
KC
4091static int
4092i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 4093{
647416f9 4094 struct drm_device *dev = data;
e277a1f8 4095 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4096 u32 snpcr;
647416f9 4097 int ret;
07b7ddd9 4098
004777cb
DV
4099 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4100 return -ENODEV;
4101
22bcfc6a
DV
4102 ret = mutex_lock_interruptible(&dev->struct_mutex);
4103 if (ret)
4104 return ret;
c8c8fb33 4105 intel_runtime_pm_get(dev_priv);
22bcfc6a 4106
07b7ddd9 4107 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
4108
4109 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
4110 mutex_unlock(&dev_priv->dev->struct_mutex);
4111
647416f9 4112 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 4113
647416f9 4114 return 0;
07b7ddd9
JB
4115}
4116
647416f9
KC
4117static int
4118i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 4119{
647416f9 4120 struct drm_device *dev = data;
07b7ddd9 4121 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4122 u32 snpcr;
07b7ddd9 4123
004777cb
DV
4124 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4125 return -ENODEV;
4126
647416f9 4127 if (val > 3)
07b7ddd9
JB
4128 return -EINVAL;
4129
c8c8fb33 4130 intel_runtime_pm_get(dev_priv);
647416f9 4131 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
4132
4133 /* Update the cache sharing policy here as well */
4134 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4135 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4136 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4137 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4138
c8c8fb33 4139 intel_runtime_pm_put(dev_priv);
647416f9 4140 return 0;
07b7ddd9
JB
4141}
4142
647416f9
KC
4143DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4144 i915_cache_sharing_get, i915_cache_sharing_set,
4145 "%llu\n");
07b7ddd9 4146
6d794d42
BW
4147static int i915_forcewake_open(struct inode *inode, struct file *file)
4148{
4149 struct drm_device *dev = inode->i_private;
4150 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 4151
075edca4 4152 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4153 return 0;
4154
c8d9a590 4155 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4156
4157 return 0;
4158}
4159
c43b5634 4160static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
4161{
4162 struct drm_device *dev = inode->i_private;
4163 struct drm_i915_private *dev_priv = dev->dev_private;
4164
075edca4 4165 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4166 return 0;
4167
c8d9a590 4168 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4169
4170 return 0;
4171}
4172
4173static const struct file_operations i915_forcewake_fops = {
4174 .owner = THIS_MODULE,
4175 .open = i915_forcewake_open,
4176 .release = i915_forcewake_release,
4177};
4178
4179static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4180{
4181 struct drm_device *dev = minor->dev;
4182 struct dentry *ent;
4183
4184 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 4185 S_IRUSR,
6d794d42
BW
4186 root, dev,
4187 &i915_forcewake_fops);
f3c5fe97
WY
4188 if (!ent)
4189 return -ENOMEM;
6d794d42 4190
8eb57294 4191 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
4192}
4193
6a9c308d
DV
4194static int i915_debugfs_create(struct dentry *root,
4195 struct drm_minor *minor,
4196 const char *name,
4197 const struct file_operations *fops)
07b7ddd9
JB
4198{
4199 struct drm_device *dev = minor->dev;
4200 struct dentry *ent;
4201
6a9c308d 4202 ent = debugfs_create_file(name,
07b7ddd9
JB
4203 S_IRUGO | S_IWUSR,
4204 root, dev,
6a9c308d 4205 fops);
f3c5fe97
WY
4206 if (!ent)
4207 return -ENOMEM;
07b7ddd9 4208
6a9c308d 4209 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
4210}
4211
06c5bf8c 4212static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 4213 {"i915_capabilities", i915_capabilities, 0},
73aa808f 4214 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 4215 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 4216 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 4217 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 4218 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 4219 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 4220 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
4221 {"i915_gem_request", i915_gem_request_info, 0},
4222 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 4223 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 4224 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
4225 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4226 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4227 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 4228 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
adb4bd12 4229 {"i915_frequency_info", i915_frequency_info, 0},
f97108d1 4230 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 4231 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 4232 {"i915_ring_freq_table", i915_ring_freq_table, 0},
b5e50c3f 4233 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 4234 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 4235 {"i915_sr_status", i915_sr_status, 0},
44834a67 4236 {"i915_opregion", i915_opregion, 0},
37811fcc 4237 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 4238 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 4239 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 4240 {"i915_execlists", i915_execlists, 0},
6d794d42 4241 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 4242 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 4243 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 4244 {"i915_llc", i915_llc, 0},
e91fd8c6 4245 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 4246 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 4247 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 4248 {"i915_pc8_status", i915_pc8_status, 0},
1da51581 4249 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 4250 {"i915_display_info", i915_display_info, 0},
e04934cf 4251 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 4252 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 4253 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 4254 {"i915_wa_registers", i915_wa_registers, 0},
2017263e 4255};
27c202ad 4256#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 4257
06c5bf8c 4258static const struct i915_debugfs_files {
34b9674c
DV
4259 const char *name;
4260 const struct file_operations *fops;
4261} i915_debugfs_files[] = {
4262 {"i915_wedged", &i915_wedged_fops},
4263 {"i915_max_freq", &i915_max_freq_fops},
4264 {"i915_min_freq", &i915_min_freq_fops},
4265 {"i915_cache_sharing", &i915_cache_sharing_fops},
4266 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
4267 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4268 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
4269 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4270 {"i915_error_state", &i915_error_state_fops},
4271 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 4272 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
4273 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4274 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4275 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 4276 {"i915_fbc_false_color", &i915_fbc_fc_fops},
34b9674c
DV
4277};
4278
07144428
DL
4279void intel_display_crc_init(struct drm_device *dev)
4280{
4281 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 4282 enum pipe pipe;
07144428 4283
055e393f 4284 for_each_pipe(dev_priv, pipe) {
b378360e 4285 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 4286
d538bbdf
DL
4287 pipe_crc->opened = false;
4288 spin_lock_init(&pipe_crc->lock);
07144428
DL
4289 init_waitqueue_head(&pipe_crc->wq);
4290 }
4291}
4292
27c202ad 4293int i915_debugfs_init(struct drm_minor *minor)
2017263e 4294{
34b9674c 4295 int ret, i;
f3cd474b 4296
6d794d42 4297 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
4298 if (ret)
4299 return ret;
6a9c308d 4300
07144428
DL
4301 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4302 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4303 if (ret)
4304 return ret;
4305 }
4306
34b9674c
DV
4307 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4308 ret = i915_debugfs_create(minor->debugfs_root, minor,
4309 i915_debugfs_files[i].name,
4310 i915_debugfs_files[i].fops);
4311 if (ret)
4312 return ret;
4313 }
40633219 4314
27c202ad
BG
4315 return drm_debugfs_create_files(i915_debugfs_list,
4316 I915_DEBUGFS_ENTRIES,
2017263e
BG
4317 minor->debugfs_root, minor);
4318}
4319
27c202ad 4320void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 4321{
34b9674c
DV
4322 int i;
4323
27c202ad
BG
4324 drm_debugfs_remove_files(i915_debugfs_list,
4325 I915_DEBUGFS_ENTRIES, minor);
07144428 4326
6d794d42
BW
4327 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4328 1, minor);
07144428 4329
e309a997 4330 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
4331 struct drm_info_list *info_list =
4332 (struct drm_info_list *)&i915_pipe_crc_data[i];
4333
4334 drm_debugfs_remove_files(info_list, 1, minor);
4335 }
4336
34b9674c
DV
4337 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4338 struct drm_info_list *info_list =
4339 (struct drm_info_list *) i915_debugfs_files[i].fops;
4340
4341 drm_debugfs_remove_files(info_list, 1, minor);
4342 }
2017263e 4343}