drm/i915: Fix kerneldoc indent fails
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
05394f39 92static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
baaa5cfb 94 if (obj->pin_display)
a6172a80
CW
95 return "p";
96 else
97 return " ";
98}
99
05394f39 100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 101{
0206e353
AJ
102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
a6172a80
CW
108}
109
1d693bcc
BW
110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
aff43766 112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
113}
114
ca1543be
TU
115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
120 list_for_each_entry(vma, &obj->vma_list, vma_link) {
121 if (i915_is_ggtt(vma->vm) &&
122 drm_mm_node_allocated(&vma->node))
123 size += vma->node.size;
124 }
125
126 return size;
127}
128
37811fcc
CW
129static void
130describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
131{
b4716185
CW
132 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
133 struct intel_engine_cs *ring;
1d693bcc 134 struct i915_vma *vma;
d7f46fc4 135 int pin_count = 0;
b4716185 136 int i;
d7f46fc4 137
b4716185 138 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
37811fcc 139 &obj->base,
481a3d43 140 obj->active ? "*" : " ",
37811fcc
CW
141 get_pin_flag(obj),
142 get_tiling_flag(obj),
1d693bcc 143 get_global_flag(obj),
a05a5862 144 obj->base.size / 1024,
37811fcc 145 obj->base.read_domains,
b4716185
CW
146 obj->base.write_domain);
147 for_each_ring(ring, dev_priv, i)
148 seq_printf(m, "%x ",
149 i915_gem_request_get_seqno(obj->last_read_req[i]));
150 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
151 i915_gem_request_get_seqno(obj->last_write_req),
152 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 153 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
154 obj->dirty ? " dirty" : "",
155 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
156 if (obj->base.name)
157 seq_printf(m, " (name: %d)", obj->base.name);
ba0635ff 158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
d7f46fc4
BW
159 if (vma->pin_count > 0)
160 pin_count++;
ba0635ff
DC
161 }
162 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
163 if (obj->pin_display)
164 seq_printf(m, " (display)");
37811fcc
CW
165 if (obj->fence_reg != I915_FENCE_REG_NONE)
166 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc 167 list_for_each_entry(vma, &obj->vma_list, vma_link) {
8d2fdc3f
TU
168 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
169 i915_is_ggtt(vma->vm) ? "g" : "pp",
170 vma->node.start, vma->node.size);
171 if (i915_is_ggtt(vma->vm))
172 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
1d693bcc 173 else
8d2fdc3f 174 seq_puts(m, ")");
1d693bcc 175 }
c1ad11fc 176 if (obj->stolen)
440fd528 177 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 178 if (obj->pin_display || obj->fault_mappable) {
6299f992 179 char s[3], *t = s;
30154650 180 if (obj->pin_display)
6299f992
CW
181 *t++ = 'p';
182 if (obj->fault_mappable)
183 *t++ = 'f';
184 *t = '\0';
185 seq_printf(m, " (%s mappable)", s);
186 }
b4716185 187 if (obj->last_write_req != NULL)
41c52415 188 seq_printf(m, " (%s)",
b4716185 189 i915_gem_request_get_ring(obj->last_write_req)->name);
d5a81ef1
DV
190 if (obj->frontbuffer_bits)
191 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
192}
193
273497e5 194static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 195{
ea0c76f8 196 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
197 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
198 seq_putc(m, ' ');
199}
200
433e12f7 201static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 202{
9f25d007 203 struct drm_info_node *node = m->private;
433e12f7
BG
204 uintptr_t list = (uintptr_t) node->info_ent->data;
205 struct list_head *head;
2017263e 206 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
207 struct drm_i915_private *dev_priv = dev->dev_private;
208 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 209 struct i915_vma *vma;
c44ef60e 210 u64 total_obj_size, total_gtt_size;
8f2480fb 211 int count, ret;
de227ef0
CW
212
213 ret = mutex_lock_interruptible(&dev->struct_mutex);
214 if (ret)
215 return ret;
2017263e 216
ca191b13 217 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
218 switch (list) {
219 case ACTIVE_LIST:
267f0c90 220 seq_puts(m, "Active:\n");
5cef07e1 221 head = &vm->active_list;
433e12f7
BG
222 break;
223 case INACTIVE_LIST:
267f0c90 224 seq_puts(m, "Inactive:\n");
5cef07e1 225 head = &vm->inactive_list;
433e12f7 226 break;
433e12f7 227 default:
de227ef0
CW
228 mutex_unlock(&dev->struct_mutex);
229 return -EINVAL;
2017263e 230 }
2017263e 231
8f2480fb 232 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
233 list_for_each_entry(vma, head, mm_list) {
234 seq_printf(m, " ");
235 describe_obj(m, vma->obj);
236 seq_printf(m, "\n");
237 total_obj_size += vma->obj->base.size;
238 total_gtt_size += vma->node.size;
8f2480fb 239 count++;
2017263e 240 }
de227ef0 241 mutex_unlock(&dev->struct_mutex);
5e118f41 242
c44ef60e 243 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 244 count, total_obj_size, total_gtt_size);
2017263e
BG
245 return 0;
246}
247
6d2b8885
CW
248static int obj_rank_by_stolen(void *priv,
249 struct list_head *A, struct list_head *B)
250{
251 struct drm_i915_gem_object *a =
b25cb2f8 252 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 253 struct drm_i915_gem_object *b =
b25cb2f8 254 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 255
2d05fa16
RV
256 if (a->stolen->start < b->stolen->start)
257 return -1;
258 if (a->stolen->start > b->stolen->start)
259 return 1;
260 return 0;
6d2b8885
CW
261}
262
263static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
264{
9f25d007 265 struct drm_info_node *node = m->private;
6d2b8885
CW
266 struct drm_device *dev = node->minor->dev;
267 struct drm_i915_private *dev_priv = dev->dev_private;
268 struct drm_i915_gem_object *obj;
c44ef60e 269 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
270 LIST_HEAD(stolen);
271 int count, ret;
272
273 ret = mutex_lock_interruptible(&dev->struct_mutex);
274 if (ret)
275 return ret;
276
277 total_obj_size = total_gtt_size = count = 0;
278 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
279 if (obj->stolen == NULL)
280 continue;
281
b25cb2f8 282 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
283
284 total_obj_size += obj->base.size;
ca1543be 285 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
286 count++;
287 }
288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
289 if (obj->stolen == NULL)
290 continue;
291
b25cb2f8 292 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
293
294 total_obj_size += obj->base.size;
295 count++;
296 }
297 list_sort(NULL, &stolen, obj_rank_by_stolen);
298 seq_puts(m, "Stolen:\n");
299 while (!list_empty(&stolen)) {
b25cb2f8 300 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
301 seq_puts(m, " ");
302 describe_obj(m, obj);
303 seq_putc(m, '\n');
b25cb2f8 304 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
305 }
306 mutex_unlock(&dev->struct_mutex);
307
c44ef60e 308 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
309 count, total_obj_size, total_gtt_size);
310 return 0;
311}
312
6299f992
CW
313#define count_objects(list, member) do { \
314 list_for_each_entry(obj, list, member) { \
ca1543be 315 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
316 ++count; \
317 if (obj->map_and_fenceable) { \
f343c5f6 318 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
319 ++mappable_count; \
320 } \
321 } \
0206e353 322} while (0)
6299f992 323
2db8e9d6 324struct file_stats {
6313c204 325 struct drm_i915_file_private *file_priv;
c44ef60e
MK
326 unsigned long count;
327 u64 total, unbound;
328 u64 global, shared;
329 u64 active, inactive;
2db8e9d6
CW
330};
331
332static int per_file_stats(int id, void *ptr, void *data)
333{
334 struct drm_i915_gem_object *obj = ptr;
335 struct file_stats *stats = data;
6313c204 336 struct i915_vma *vma;
2db8e9d6
CW
337
338 stats->count++;
339 stats->total += obj->base.size;
340
c67a17e9
CW
341 if (obj->base.name || obj->base.dma_buf)
342 stats->shared += obj->base.size;
343
6313c204
CW
344 if (USES_FULL_PPGTT(obj->base.dev)) {
345 list_for_each_entry(vma, &obj->vma_list, vma_link) {
346 struct i915_hw_ppgtt *ppgtt;
347
348 if (!drm_mm_node_allocated(&vma->node))
349 continue;
350
351 if (i915_is_ggtt(vma->vm)) {
352 stats->global += obj->base.size;
353 continue;
354 }
355
356 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 357 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
358 continue;
359
41c52415 360 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
361 stats->active += obj->base.size;
362 else
363 stats->inactive += obj->base.size;
364
365 return 0;
366 }
2db8e9d6 367 } else {
6313c204
CW
368 if (i915_gem_obj_ggtt_bound(obj)) {
369 stats->global += obj->base.size;
41c52415 370 if (obj->active)
6313c204
CW
371 stats->active += obj->base.size;
372 else
373 stats->inactive += obj->base.size;
374 return 0;
375 }
2db8e9d6
CW
376 }
377
6313c204
CW
378 if (!list_empty(&obj->global_list))
379 stats->unbound += obj->base.size;
380
2db8e9d6
CW
381 return 0;
382}
383
b0da1b79
CW
384#define print_file_stats(m, name, stats) do { \
385 if (stats.count) \
c44ef60e 386 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
387 name, \
388 stats.count, \
389 stats.total, \
390 stats.active, \
391 stats.inactive, \
392 stats.global, \
393 stats.shared, \
394 stats.unbound); \
395} while (0)
493018dc
BV
396
397static void print_batch_pool_stats(struct seq_file *m,
398 struct drm_i915_private *dev_priv)
399{
400 struct drm_i915_gem_object *obj;
401 struct file_stats stats;
06fbca71 402 struct intel_engine_cs *ring;
8d9d5744 403 int i, j;
493018dc
BV
404
405 memset(&stats, 0, sizeof(stats));
406
06fbca71 407 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
408 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
409 list_for_each_entry(obj,
410 &ring->batch_pool.cache_list[j],
411 batch_pool_link)
412 per_file_stats(0, obj, &stats);
413 }
06fbca71 414 }
493018dc 415
b0da1b79 416 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
417}
418
ca191b13
BW
419#define count_vmas(list, member) do { \
420 list_for_each_entry(vma, list, member) { \
ca1543be 421 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
422 ++count; \
423 if (vma->obj->map_and_fenceable) { \
424 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
425 ++mappable_count; \
426 } \
427 } \
428} while (0)
429
430static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 431{
9f25d007 432 struct drm_info_node *node = m->private;
73aa808f
CW
433 struct drm_device *dev = node->minor->dev;
434 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714 435 u32 count, mappable_count, purgeable_count;
c44ef60e 436 u64 size, mappable_size, purgeable_size;
6299f992 437 struct drm_i915_gem_object *obj;
5cef07e1 438 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 439 struct drm_file *file;
ca191b13 440 struct i915_vma *vma;
73aa808f
CW
441 int ret;
442
443 ret = mutex_lock_interruptible(&dev->struct_mutex);
444 if (ret)
445 return ret;
446
6299f992
CW
447 seq_printf(m, "%u objects, %zu bytes\n",
448 dev_priv->mm.object_count,
449 dev_priv->mm.object_memory);
450
451 size = count = mappable_size = mappable_count = 0;
35c20a60 452 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 453 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
454 count, mappable_count, size, mappable_size);
455
456 size = count = mappable_size = mappable_count = 0;
ca191b13 457 count_vmas(&vm->active_list, mm_list);
c44ef60e 458 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
459 count, mappable_count, size, mappable_size);
460
6299f992 461 size = count = mappable_size = mappable_count = 0;
ca191b13 462 count_vmas(&vm->inactive_list, mm_list);
c44ef60e 463 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
464 count, mappable_count, size, mappable_size);
465
b7abb714 466 size = count = purgeable_size = purgeable_count = 0;
35c20a60 467 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 468 size += obj->base.size, ++count;
b7abb714
CW
469 if (obj->madv == I915_MADV_DONTNEED)
470 purgeable_size += obj->base.size, ++purgeable_count;
471 }
c44ef60e 472 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 473
6299f992 474 size = count = mappable_size = mappable_count = 0;
35c20a60 475 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 476 if (obj->fault_mappable) {
f343c5f6 477 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
478 ++count;
479 }
30154650 480 if (obj->pin_display) {
f343c5f6 481 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
482 ++mappable_count;
483 }
b7abb714
CW
484 if (obj->madv == I915_MADV_DONTNEED) {
485 purgeable_size += obj->base.size;
486 ++purgeable_count;
487 }
6299f992 488 }
c44ef60e 489 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 490 purgeable_count, purgeable_size);
c44ef60e 491 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 492 mappable_count, mappable_size);
c44ef60e 493 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992
CW
494 count, size);
495
c44ef60e 496 seq_printf(m, "%llu [%llu] gtt total\n",
853ba5d2 497 dev_priv->gtt.base.total,
c44ef60e 498 (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 499
493018dc
BV
500 seq_putc(m, '\n');
501 print_batch_pool_stats(m, dev_priv);
2db8e9d6
CW
502 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
503 struct file_stats stats;
3ec2f427 504 struct task_struct *task;
2db8e9d6
CW
505
506 memset(&stats, 0, sizeof(stats));
6313c204 507 stats.file_priv = file->driver_priv;
5b5ffff0 508 spin_lock(&file->table_lock);
2db8e9d6 509 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 510 spin_unlock(&file->table_lock);
3ec2f427
TH
511 /*
512 * Although we have a valid reference on file->pid, that does
513 * not guarantee that the task_struct who called get_pid() is
514 * still alive (e.g. get_pid(current) => fork() => exit()).
515 * Therefore, we need to protect this ->comm access using RCU.
516 */
517 rcu_read_lock();
518 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 519 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 520 rcu_read_unlock();
2db8e9d6
CW
521 }
522
73aa808f
CW
523 mutex_unlock(&dev->struct_mutex);
524
525 return 0;
526}
527
aee56cff 528static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 529{
9f25d007 530 struct drm_info_node *node = m->private;
08c18323 531 struct drm_device *dev = node->minor->dev;
1b50247a 532 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
533 struct drm_i915_private *dev_priv = dev->dev_private;
534 struct drm_i915_gem_object *obj;
c44ef60e 535 u64 total_obj_size, total_gtt_size;
08c18323
CW
536 int count, ret;
537
538 ret = mutex_lock_interruptible(&dev->struct_mutex);
539 if (ret)
540 return ret;
541
542 total_obj_size = total_gtt_size = count = 0;
35c20a60 543 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 544 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
545 continue;
546
267f0c90 547 seq_puts(m, " ");
08c18323 548 describe_obj(m, obj);
267f0c90 549 seq_putc(m, '\n');
08c18323 550 total_obj_size += obj->base.size;
ca1543be 551 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
552 count++;
553 }
554
555 mutex_unlock(&dev->struct_mutex);
556
c44ef60e 557 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
558 count, total_obj_size, total_gtt_size);
559
560 return 0;
561}
562
4e5359cd
SF
563static int i915_gem_pageflip_info(struct seq_file *m, void *data)
564{
9f25d007 565 struct drm_info_node *node = m->private;
4e5359cd 566 struct drm_device *dev = node->minor->dev;
d6bbafa1 567 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 568 struct intel_crtc *crtc;
8a270ebf
DV
569 int ret;
570
571 ret = mutex_lock_interruptible(&dev->struct_mutex);
572 if (ret)
573 return ret;
4e5359cd 574
d3fcc808 575 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
576 const char pipe = pipe_name(crtc->pipe);
577 const char plane = plane_name(crtc->plane);
4e5359cd
SF
578 struct intel_unpin_work *work;
579
5e2d7afc 580 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
581 work = crtc->unpin_work;
582 if (work == NULL) {
9db4a9c7 583 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
584 pipe, plane);
585 } else {
d6bbafa1
CW
586 u32 addr;
587
e7d841ca 588 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 589 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
590 pipe, plane);
591 } else {
9db4a9c7 592 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
593 pipe, plane);
594 }
3a8a946e
DV
595 if (work->flip_queued_req) {
596 struct intel_engine_cs *ring =
597 i915_gem_request_get_ring(work->flip_queued_req);
598
20e28fba 599 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
3a8a946e 600 ring->name,
f06cc1b9 601 i915_gem_request_get_seqno(work->flip_queued_req),
d6bbafa1 602 dev_priv->next_seqno,
3a8a946e 603 ring->get_seqno(ring, true),
1b5a433a 604 i915_gem_request_completed(work->flip_queued_req, true));
d6bbafa1
CW
605 } else
606 seq_printf(m, "Flip not associated with any ring\n");
607 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
608 work->flip_queued_vblank,
609 work->flip_ready_vblank,
1e3feefd 610 drm_crtc_vblank_count(&crtc->base));
4e5359cd 611 if (work->enable_stall_check)
267f0c90 612 seq_puts(m, "Stall check enabled, ");
4e5359cd 613 else
267f0c90 614 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 615 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 616
d6bbafa1
CW
617 if (INTEL_INFO(dev)->gen >= 4)
618 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
619 else
620 addr = I915_READ(DSPADDR(crtc->plane));
621 seq_printf(m, "Current scanout address 0x%08x\n", addr);
622
4e5359cd 623 if (work->pending_flip_obj) {
d6bbafa1
CW
624 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
625 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
626 }
627 }
5e2d7afc 628 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
629 }
630
8a270ebf
DV
631 mutex_unlock(&dev->struct_mutex);
632
4e5359cd
SF
633 return 0;
634}
635
493018dc
BV
636static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
637{
638 struct drm_info_node *node = m->private;
639 struct drm_device *dev = node->minor->dev;
640 struct drm_i915_private *dev_priv = dev->dev_private;
641 struct drm_i915_gem_object *obj;
06fbca71 642 struct intel_engine_cs *ring;
8d9d5744
CW
643 int total = 0;
644 int ret, i, j;
493018dc
BV
645
646 ret = mutex_lock_interruptible(&dev->struct_mutex);
647 if (ret)
648 return ret;
649
06fbca71 650 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
651 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
652 int count;
653
654 count = 0;
655 list_for_each_entry(obj,
656 &ring->batch_pool.cache_list[j],
657 batch_pool_link)
658 count++;
659 seq_printf(m, "%s cache[%d]: %d objects\n",
660 ring->name, j, count);
661
662 list_for_each_entry(obj,
663 &ring->batch_pool.cache_list[j],
664 batch_pool_link) {
665 seq_puts(m, " ");
666 describe_obj(m, obj);
667 seq_putc(m, '\n');
668 }
669
670 total += count;
06fbca71 671 }
493018dc
BV
672 }
673
8d9d5744 674 seq_printf(m, "total: %d\n", total);
493018dc
BV
675
676 mutex_unlock(&dev->struct_mutex);
677
678 return 0;
679}
680
2017263e
BG
681static int i915_gem_request_info(struct seq_file *m, void *data)
682{
9f25d007 683 struct drm_info_node *node = m->private;
2017263e 684 struct drm_device *dev = node->minor->dev;
e277a1f8 685 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 686 struct intel_engine_cs *ring;
eed29a5b 687 struct drm_i915_gem_request *req;
2d1070b2 688 int ret, any, i;
de227ef0
CW
689
690 ret = mutex_lock_interruptible(&dev->struct_mutex);
691 if (ret)
692 return ret;
2017263e 693
2d1070b2 694 any = 0;
a2c7f6fd 695 for_each_ring(ring, dev_priv, i) {
2d1070b2
CW
696 int count;
697
698 count = 0;
eed29a5b 699 list_for_each_entry(req, &ring->request_list, list)
2d1070b2
CW
700 count++;
701 if (count == 0)
a2c7f6fd
CW
702 continue;
703
2d1070b2 704 seq_printf(m, "%s requests: %d\n", ring->name, count);
eed29a5b 705 list_for_each_entry(req, &ring->request_list, list) {
2d1070b2
CW
706 struct task_struct *task;
707
708 rcu_read_lock();
709 task = NULL;
eed29a5b
DV
710 if (req->pid)
711 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 712 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
713 req->seqno,
714 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
715 task ? task->comm : "<unknown>",
716 task ? task->pid : -1);
717 rcu_read_unlock();
c2c347a9 718 }
2d1070b2
CW
719
720 any++;
2017263e 721 }
de227ef0
CW
722 mutex_unlock(&dev->struct_mutex);
723
2d1070b2 724 if (any == 0)
267f0c90 725 seq_puts(m, "No requests\n");
c2c347a9 726
2017263e
BG
727 return 0;
728}
729
b2223497 730static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 731 struct intel_engine_cs *ring)
b2223497
CW
732{
733 if (ring->get_seqno) {
20e28fba 734 seq_printf(m, "Current sequence (%s): %x\n",
b2eadbc8 735 ring->name, ring->get_seqno(ring, false));
b2223497
CW
736 }
737}
738
2017263e
BG
739static int i915_gem_seqno_info(struct seq_file *m, void *data)
740{
9f25d007 741 struct drm_info_node *node = m->private;
2017263e 742 struct drm_device *dev = node->minor->dev;
e277a1f8 743 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 744 struct intel_engine_cs *ring;
1ec14ad3 745 int ret, i;
de227ef0
CW
746
747 ret = mutex_lock_interruptible(&dev->struct_mutex);
748 if (ret)
749 return ret;
c8c8fb33 750 intel_runtime_pm_get(dev_priv);
2017263e 751
a2c7f6fd
CW
752 for_each_ring(ring, dev_priv, i)
753 i915_ring_seqno_info(m, ring);
de227ef0 754
c8c8fb33 755 intel_runtime_pm_put(dev_priv);
de227ef0
CW
756 mutex_unlock(&dev->struct_mutex);
757
2017263e
BG
758 return 0;
759}
760
761
762static int i915_interrupt_info(struct seq_file *m, void *data)
763{
9f25d007 764 struct drm_info_node *node = m->private;
2017263e 765 struct drm_device *dev = node->minor->dev;
e277a1f8 766 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 767 struct intel_engine_cs *ring;
9db4a9c7 768 int ret, i, pipe;
de227ef0
CW
769
770 ret = mutex_lock_interruptible(&dev->struct_mutex);
771 if (ret)
772 return ret;
c8c8fb33 773 intel_runtime_pm_get(dev_priv);
2017263e 774
74e1ca8c 775 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
776 seq_printf(m, "Master Interrupt Control:\t%08x\n",
777 I915_READ(GEN8_MASTER_IRQ));
778
779 seq_printf(m, "Display IER:\t%08x\n",
780 I915_READ(VLV_IER));
781 seq_printf(m, "Display IIR:\t%08x\n",
782 I915_READ(VLV_IIR));
783 seq_printf(m, "Display IIR_RW:\t%08x\n",
784 I915_READ(VLV_IIR_RW));
785 seq_printf(m, "Display IMR:\t%08x\n",
786 I915_READ(VLV_IMR));
055e393f 787 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
788 seq_printf(m, "Pipe %c stat:\t%08x\n",
789 pipe_name(pipe),
790 I915_READ(PIPESTAT(pipe)));
791
792 seq_printf(m, "Port hotplug:\t%08x\n",
793 I915_READ(PORT_HOTPLUG_EN));
794 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
795 I915_READ(VLV_DPFLIPSTAT));
796 seq_printf(m, "DPINVGTT:\t%08x\n",
797 I915_READ(DPINVGTT));
798
799 for (i = 0; i < 4; i++) {
800 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IMR(i)));
802 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
803 i, I915_READ(GEN8_GT_IIR(i)));
804 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
805 i, I915_READ(GEN8_GT_IER(i)));
806 }
807
808 seq_printf(m, "PCU interrupt mask:\t%08x\n",
809 I915_READ(GEN8_PCU_IMR));
810 seq_printf(m, "PCU interrupt identity:\t%08x\n",
811 I915_READ(GEN8_PCU_IIR));
812 seq_printf(m, "PCU interrupt enable:\t%08x\n",
813 I915_READ(GEN8_PCU_IER));
814 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
815 seq_printf(m, "Master Interrupt Control:\t%08x\n",
816 I915_READ(GEN8_MASTER_IRQ));
817
818 for (i = 0; i < 4; i++) {
819 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
820 i, I915_READ(GEN8_GT_IMR(i)));
821 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
822 i, I915_READ(GEN8_GT_IIR(i)));
823 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
824 i, I915_READ(GEN8_GT_IER(i)));
825 }
826
055e393f 827 for_each_pipe(dev_priv, pipe) {
f458ebbc 828 if (!intel_display_power_is_enabled(dev_priv,
22c59960
PZ
829 POWER_DOMAIN_PIPE(pipe))) {
830 seq_printf(m, "Pipe %c power disabled\n",
831 pipe_name(pipe));
832 continue;
833 }
a123f157 834 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
835 pipe_name(pipe),
836 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 837 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
838 pipe_name(pipe),
839 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 840 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
841 pipe_name(pipe),
842 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
843 }
844
845 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
846 I915_READ(GEN8_DE_PORT_IMR));
847 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
848 I915_READ(GEN8_DE_PORT_IIR));
849 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
850 I915_READ(GEN8_DE_PORT_IER));
851
852 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
853 I915_READ(GEN8_DE_MISC_IMR));
854 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
855 I915_READ(GEN8_DE_MISC_IIR));
856 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
857 I915_READ(GEN8_DE_MISC_IER));
858
859 seq_printf(m, "PCU interrupt mask:\t%08x\n",
860 I915_READ(GEN8_PCU_IMR));
861 seq_printf(m, "PCU interrupt identity:\t%08x\n",
862 I915_READ(GEN8_PCU_IIR));
863 seq_printf(m, "PCU interrupt enable:\t%08x\n",
864 I915_READ(GEN8_PCU_IER));
865 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
866 seq_printf(m, "Display IER:\t%08x\n",
867 I915_READ(VLV_IER));
868 seq_printf(m, "Display IIR:\t%08x\n",
869 I915_READ(VLV_IIR));
870 seq_printf(m, "Display IIR_RW:\t%08x\n",
871 I915_READ(VLV_IIR_RW));
872 seq_printf(m, "Display IMR:\t%08x\n",
873 I915_READ(VLV_IMR));
055e393f 874 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
875 seq_printf(m, "Pipe %c stat:\t%08x\n",
876 pipe_name(pipe),
877 I915_READ(PIPESTAT(pipe)));
878
879 seq_printf(m, "Master IER:\t%08x\n",
880 I915_READ(VLV_MASTER_IER));
881
882 seq_printf(m, "Render IER:\t%08x\n",
883 I915_READ(GTIER));
884 seq_printf(m, "Render IIR:\t%08x\n",
885 I915_READ(GTIIR));
886 seq_printf(m, "Render IMR:\t%08x\n",
887 I915_READ(GTIMR));
888
889 seq_printf(m, "PM IER:\t\t%08x\n",
890 I915_READ(GEN6_PMIER));
891 seq_printf(m, "PM IIR:\t\t%08x\n",
892 I915_READ(GEN6_PMIIR));
893 seq_printf(m, "PM IMR:\t\t%08x\n",
894 I915_READ(GEN6_PMIMR));
895
896 seq_printf(m, "Port hotplug:\t%08x\n",
897 I915_READ(PORT_HOTPLUG_EN));
898 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
899 I915_READ(VLV_DPFLIPSTAT));
900 seq_printf(m, "DPINVGTT:\t%08x\n",
901 I915_READ(DPINVGTT));
902
903 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
904 seq_printf(m, "Interrupt enable: %08x\n",
905 I915_READ(IER));
906 seq_printf(m, "Interrupt identity: %08x\n",
907 I915_READ(IIR));
908 seq_printf(m, "Interrupt mask: %08x\n",
909 I915_READ(IMR));
055e393f 910 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
911 seq_printf(m, "Pipe %c stat: %08x\n",
912 pipe_name(pipe),
913 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
914 } else {
915 seq_printf(m, "North Display Interrupt enable: %08x\n",
916 I915_READ(DEIER));
917 seq_printf(m, "North Display Interrupt identity: %08x\n",
918 I915_READ(DEIIR));
919 seq_printf(m, "North Display Interrupt mask: %08x\n",
920 I915_READ(DEIMR));
921 seq_printf(m, "South Display Interrupt enable: %08x\n",
922 I915_READ(SDEIER));
923 seq_printf(m, "South Display Interrupt identity: %08x\n",
924 I915_READ(SDEIIR));
925 seq_printf(m, "South Display Interrupt mask: %08x\n",
926 I915_READ(SDEIMR));
927 seq_printf(m, "Graphics Interrupt enable: %08x\n",
928 I915_READ(GTIER));
929 seq_printf(m, "Graphics Interrupt identity: %08x\n",
930 I915_READ(GTIIR));
931 seq_printf(m, "Graphics Interrupt mask: %08x\n",
932 I915_READ(GTIMR));
933 }
a2c7f6fd 934 for_each_ring(ring, dev_priv, i) {
a123f157 935 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
936 seq_printf(m,
937 "Graphics Interrupt mask (%s): %08x\n",
938 ring->name, I915_READ_IMR(ring));
9862e600 939 }
a2c7f6fd 940 i915_ring_seqno_info(m, ring);
9862e600 941 }
c8c8fb33 942 intel_runtime_pm_put(dev_priv);
de227ef0
CW
943 mutex_unlock(&dev->struct_mutex);
944
2017263e
BG
945 return 0;
946}
947
a6172a80
CW
948static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
949{
9f25d007 950 struct drm_info_node *node = m->private;
a6172a80 951 struct drm_device *dev = node->minor->dev;
e277a1f8 952 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
953 int i, ret;
954
955 ret = mutex_lock_interruptible(&dev->struct_mutex);
956 if (ret)
957 return ret;
a6172a80 958
a6172a80
CW
959 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
960 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 961 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 962
6c085a72
CW
963 seq_printf(m, "Fence %d, pin count = %d, object = ",
964 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 965 if (obj == NULL)
267f0c90 966 seq_puts(m, "unused");
c2c347a9 967 else
05394f39 968 describe_obj(m, obj);
267f0c90 969 seq_putc(m, '\n');
a6172a80
CW
970 }
971
05394f39 972 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
973 return 0;
974}
975
2017263e
BG
976static int i915_hws_info(struct seq_file *m, void *data)
977{
9f25d007 978 struct drm_info_node *node = m->private;
2017263e 979 struct drm_device *dev = node->minor->dev;
e277a1f8 980 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 981 struct intel_engine_cs *ring;
1a240d4d 982 const u32 *hws;
4066c0ae
CW
983 int i;
984
1ec14ad3 985 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 986 hws = ring->status_page.page_addr;
2017263e
BG
987 if (hws == NULL)
988 return 0;
989
990 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
991 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
992 i * 4,
993 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
994 }
995 return 0;
996}
997
d5442303
DV
998static ssize_t
999i915_error_state_write(struct file *filp,
1000 const char __user *ubuf,
1001 size_t cnt,
1002 loff_t *ppos)
1003{
edc3d884 1004 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1005 struct drm_device *dev = error_priv->dev;
22bcfc6a 1006 int ret;
d5442303
DV
1007
1008 DRM_DEBUG_DRIVER("Resetting error state\n");
1009
22bcfc6a
DV
1010 ret = mutex_lock_interruptible(&dev->struct_mutex);
1011 if (ret)
1012 return ret;
1013
d5442303
DV
1014 i915_destroy_error_state(dev);
1015 mutex_unlock(&dev->struct_mutex);
1016
1017 return cnt;
1018}
1019
1020static int i915_error_state_open(struct inode *inode, struct file *file)
1021{
1022 struct drm_device *dev = inode->i_private;
d5442303 1023 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1024
1025 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1026 if (!error_priv)
1027 return -ENOMEM;
1028
1029 error_priv->dev = dev;
1030
95d5bfb3 1031 i915_error_state_get(dev, error_priv);
d5442303 1032
edc3d884
MK
1033 file->private_data = error_priv;
1034
1035 return 0;
d5442303
DV
1036}
1037
1038static int i915_error_state_release(struct inode *inode, struct file *file)
1039{
edc3d884 1040 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1041
95d5bfb3 1042 i915_error_state_put(error_priv);
d5442303
DV
1043 kfree(error_priv);
1044
edc3d884
MK
1045 return 0;
1046}
1047
4dc955f7
MK
1048static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1049 size_t count, loff_t *pos)
1050{
1051 struct i915_error_state_file_priv *error_priv = file->private_data;
1052 struct drm_i915_error_state_buf error_str;
1053 loff_t tmp_pos = 0;
1054 ssize_t ret_count = 0;
1055 int ret;
1056
0a4cd7c8 1057 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1058 if (ret)
1059 return ret;
edc3d884 1060
fc16b48b 1061 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1062 if (ret)
1063 goto out;
1064
edc3d884
MK
1065 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1066 error_str.buf,
1067 error_str.bytes);
1068
1069 if (ret_count < 0)
1070 ret = ret_count;
1071 else
1072 *pos = error_str.start + ret_count;
1073out:
4dc955f7 1074 i915_error_state_buf_release(&error_str);
edc3d884 1075 return ret ?: ret_count;
d5442303
DV
1076}
1077
1078static const struct file_operations i915_error_state_fops = {
1079 .owner = THIS_MODULE,
1080 .open = i915_error_state_open,
edc3d884 1081 .read = i915_error_state_read,
d5442303
DV
1082 .write = i915_error_state_write,
1083 .llseek = default_llseek,
1084 .release = i915_error_state_release,
1085};
1086
647416f9
KC
1087static int
1088i915_next_seqno_get(void *data, u64 *val)
40633219 1089{
647416f9 1090 struct drm_device *dev = data;
e277a1f8 1091 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1092 int ret;
1093
1094 ret = mutex_lock_interruptible(&dev->struct_mutex);
1095 if (ret)
1096 return ret;
1097
647416f9 1098 *val = dev_priv->next_seqno;
40633219
MK
1099 mutex_unlock(&dev->struct_mutex);
1100
647416f9 1101 return 0;
40633219
MK
1102}
1103
647416f9
KC
1104static int
1105i915_next_seqno_set(void *data, u64 val)
1106{
1107 struct drm_device *dev = data;
40633219
MK
1108 int ret;
1109
40633219
MK
1110 ret = mutex_lock_interruptible(&dev->struct_mutex);
1111 if (ret)
1112 return ret;
1113
e94fbaa8 1114 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1115 mutex_unlock(&dev->struct_mutex);
1116
647416f9 1117 return ret;
40633219
MK
1118}
1119
647416f9
KC
1120DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1121 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1122 "0x%llx\n");
40633219 1123
adb4bd12 1124static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1125{
9f25d007 1126 struct drm_info_node *node = m->private;
f97108d1 1127 struct drm_device *dev = node->minor->dev;
e277a1f8 1128 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1129 int ret = 0;
1130
1131 intel_runtime_pm_get(dev_priv);
3b8d8d91 1132
5c9669ce
TR
1133 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1134
3b8d8d91
JB
1135 if (IS_GEN5(dev)) {
1136 u16 rgvswctl = I915_READ16(MEMSWCTL);
1137 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1138
1139 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1140 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1141 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1142 MEMSTAT_VID_SHIFT);
1143 seq_printf(m, "Current P-state: %d\n",
1144 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2 1145 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
60260a5b 1146 IS_BROADWELL(dev) || IS_GEN9(dev)) {
35040562
BP
1147 u32 rp_state_limits;
1148 u32 gt_perf_status;
1149 u32 rp_state_cap;
0d8f9491 1150 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1151 u32 rpstat, cagf, reqf;
ccab5c82
JB
1152 u32 rpupei, rpcurup, rpprevup;
1153 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1154 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1155 int max_freq;
1156
35040562
BP
1157 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1158 if (IS_BROXTON(dev)) {
1159 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1160 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1161 } else {
1162 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1163 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1164 }
1165
3b8d8d91 1166 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1167 ret = mutex_lock_interruptible(&dev->struct_mutex);
1168 if (ret)
c8c8fb33 1169 goto out;
d1ebd816 1170
59bad947 1171 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1172
8e8c06cd 1173 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1174 if (IS_GEN9(dev))
1175 reqf >>= 23;
1176 else {
1177 reqf &= ~GEN6_TURBO_DISABLE;
1178 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1179 reqf >>= 24;
1180 else
1181 reqf >>= 25;
1182 }
7c59a9c1 1183 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1184
0d8f9491
CW
1185 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1186 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1187 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1188
ccab5c82
JB
1189 rpstat = I915_READ(GEN6_RPSTAT1);
1190 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1191 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1192 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1193 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1194 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1195 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
60260a5b
AG
1196 if (IS_GEN9(dev))
1197 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1198 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1199 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1200 else
1201 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1202 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1203
59bad947 1204 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1205 mutex_unlock(&dev->struct_mutex);
1206
9dd3c605
PZ
1207 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1208 pm_ier = I915_READ(GEN6_PMIER);
1209 pm_imr = I915_READ(GEN6_PMIMR);
1210 pm_isr = I915_READ(GEN6_PMISR);
1211 pm_iir = I915_READ(GEN6_PMIIR);
1212 pm_mask = I915_READ(GEN6_PMINTRMSK);
1213 } else {
1214 pm_ier = I915_READ(GEN8_GT_IER(2));
1215 pm_imr = I915_READ(GEN8_GT_IMR(2));
1216 pm_isr = I915_READ(GEN8_GT_ISR(2));
1217 pm_iir = I915_READ(GEN8_GT_IIR(2));
1218 pm_mask = I915_READ(GEN6_PMINTRMSK);
1219 }
0d8f9491 1220 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1221 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1222 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1223 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1224 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1225 seq_printf(m, "Render p-state VID: %d\n",
1226 gt_perf_status & 0xff);
1227 seq_printf(m, "Render p-state limit: %d\n",
1228 rp_state_limits & 0xff);
0d8f9491
CW
1229 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1230 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1231 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1232 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1233 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1234 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1235 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1236 GEN6_CURICONT_MASK);
1237 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1238 GEN6_CURBSYTAVG_MASK);
1239 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1240 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1241 seq_printf(m, "Up threshold: %d%%\n",
1242 dev_priv->rps.up_threshold);
1243
ccab5c82
JB
1244 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1245 GEN6_CURIAVG_MASK);
1246 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1247 GEN6_CURBSYTAVG_MASK);
1248 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1249 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1250 seq_printf(m, "Down threshold: %d%%\n",
1251 dev_priv->rps.down_threshold);
3b8d8d91 1252
35040562
BP
1253 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1254 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1255 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1256 GEN9_FREQ_SCALER : 1);
3b8d8d91 1257 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1258 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1259
1260 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1261 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1262 GEN9_FREQ_SCALER : 1);
3b8d8d91 1263 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1264 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1265
35040562
BP
1266 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1267 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1268 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1269 GEN9_FREQ_SCALER : 1);
3b8d8d91 1270 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1271 intel_gpu_freq(dev_priv, max_freq));
31c77388 1272 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1273 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1274
d86ed34a
CW
1275 seq_printf(m, "Current freq: %d MHz\n",
1276 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1277 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1278 seq_printf(m, "Idle freq: %d MHz\n",
1279 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1280 seq_printf(m, "Min freq: %d MHz\n",
1281 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1282 seq_printf(m, "Max freq: %d MHz\n",
1283 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1284 seq_printf(m,
1285 "efficient (RPe) frequency: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84 1287 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1288 u32 freq_sts;
0a073b84 1289
259bd5d4 1290 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1291 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1292 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1293 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1294
d86ed34a
CW
1295 seq_printf(m, "actual GPU freq: %d MHz\n",
1296 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1297
1298 seq_printf(m, "current GPU freq: %d MHz\n",
1299 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1300
0a073b84 1301 seq_printf(m, "max GPU freq: %d MHz\n",
7c59a9c1 1302 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1303
0a073b84 1304 seq_printf(m, "min GPU freq: %d MHz\n",
7c59a9c1 1305 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045 1306
aed242ff
CW
1307 seq_printf(m, "idle GPU freq: %d MHz\n",
1308 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1309
7c59a9c1
VS
1310 seq_printf(m,
1311 "efficient (RPe) frequency: %d MHz\n",
1312 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
259bd5d4 1313 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1314 } else {
267f0c90 1315 seq_puts(m, "no P-state info available\n");
3b8d8d91 1316 }
f97108d1 1317
1170f28c
MK
1318 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1319 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1320 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1321
c8c8fb33
PZ
1322out:
1323 intel_runtime_pm_put(dev_priv);
1324 return ret;
f97108d1
JB
1325}
1326
f654449a
CW
1327static int i915_hangcheck_info(struct seq_file *m, void *unused)
1328{
1329 struct drm_info_node *node = m->private;
ebbc7546
MK
1330 struct drm_device *dev = node->minor->dev;
1331 struct drm_i915_private *dev_priv = dev->dev_private;
f654449a 1332 struct intel_engine_cs *ring;
ebbc7546
MK
1333 u64 acthd[I915_NUM_RINGS];
1334 u32 seqno[I915_NUM_RINGS];
f654449a
CW
1335 int i;
1336
1337 if (!i915.enable_hangcheck) {
1338 seq_printf(m, "Hangcheck disabled\n");
1339 return 0;
1340 }
1341
ebbc7546
MK
1342 intel_runtime_pm_get(dev_priv);
1343
1344 for_each_ring(ring, dev_priv, i) {
1345 seqno[i] = ring->get_seqno(ring, false);
1346 acthd[i] = intel_ring_get_active_head(ring);
1347 }
1348
1349 intel_runtime_pm_put(dev_priv);
1350
f654449a
CW
1351 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1352 seq_printf(m, "Hangcheck active, fires in %dms\n",
1353 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1354 jiffies));
1355 } else
1356 seq_printf(m, "Hangcheck inactive\n");
1357
1358 for_each_ring(ring, dev_priv, i) {
1359 seq_printf(m, "%s:\n", ring->name);
1360 seq_printf(m, "\tseqno = %x [current %x]\n",
ebbc7546 1361 ring->hangcheck.seqno, seqno[i]);
f654449a
CW
1362 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1363 (long long)ring->hangcheck.acthd,
ebbc7546 1364 (long long)acthd[i]);
f654449a
CW
1365 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1366 (long long)ring->hangcheck.max_acthd);
ebbc7546
MK
1367 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1368 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
f654449a
CW
1369 }
1370
1371 return 0;
1372}
1373
4d85529d 1374static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1375{
9f25d007 1376 struct drm_info_node *node = m->private;
f97108d1 1377 struct drm_device *dev = node->minor->dev;
e277a1f8 1378 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1379 u32 rgvmodectl, rstdbyctl;
1380 u16 crstandvid;
1381 int ret;
1382
1383 ret = mutex_lock_interruptible(&dev->struct_mutex);
1384 if (ret)
1385 return ret;
c8c8fb33 1386 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1387
1388 rgvmodectl = I915_READ(MEMMODECTL);
1389 rstdbyctl = I915_READ(RSTDBYCTL);
1390 crstandvid = I915_READ16(CRSTANDVID);
1391
c8c8fb33 1392 intel_runtime_pm_put(dev_priv);
616fdb5a 1393 mutex_unlock(&dev->struct_mutex);
f97108d1 1394
742f491d 1395 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1396 seq_printf(m, "Boost freq: %d\n",
1397 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1398 MEMMODE_BOOST_FREQ_SHIFT);
1399 seq_printf(m, "HW control enabled: %s\n",
742f491d 1400 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1401 seq_printf(m, "SW control enabled: %s\n",
742f491d 1402 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1403 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1404 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1405 seq_printf(m, "Starting frequency: P%d\n",
1406 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1407 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1408 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1409 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1410 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1411 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1412 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1413 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1414 seq_puts(m, "Current RS state: ");
88271da3
JB
1415 switch (rstdbyctl & RSX_STATUS_MASK) {
1416 case RSX_STATUS_ON:
267f0c90 1417 seq_puts(m, "on\n");
88271da3
JB
1418 break;
1419 case RSX_STATUS_RC1:
267f0c90 1420 seq_puts(m, "RC1\n");
88271da3
JB
1421 break;
1422 case RSX_STATUS_RC1E:
267f0c90 1423 seq_puts(m, "RC1E\n");
88271da3
JB
1424 break;
1425 case RSX_STATUS_RS1:
267f0c90 1426 seq_puts(m, "RS1\n");
88271da3
JB
1427 break;
1428 case RSX_STATUS_RS2:
267f0c90 1429 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1430 break;
1431 case RSX_STATUS_RS3:
267f0c90 1432 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1433 break;
1434 default:
267f0c90 1435 seq_puts(m, "unknown\n");
88271da3
JB
1436 break;
1437 }
f97108d1
JB
1438
1439 return 0;
1440}
1441
f65367b5 1442static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1443{
b2cff0db
CW
1444 struct drm_info_node *node = m->private;
1445 struct drm_device *dev = node->minor->dev;
1446 struct drm_i915_private *dev_priv = dev->dev_private;
1447 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1448 int i;
1449
1450 spin_lock_irq(&dev_priv->uncore.lock);
1451 for_each_fw_domain(fw_domain, dev_priv, i) {
1452 seq_printf(m, "%s.wake_count = %u\n",
05a2fb15 1453 intel_uncore_forcewake_domain_to_str(i),
b2cff0db
CW
1454 fw_domain->wake_count);
1455 }
1456 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1457
b2cff0db
CW
1458 return 0;
1459}
1460
1461static int vlv_drpc_info(struct seq_file *m)
1462{
9f25d007 1463 struct drm_info_node *node = m->private;
669ab5aa
D
1464 struct drm_device *dev = node->minor->dev;
1465 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1466 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1467
d46c0517
ID
1468 intel_runtime_pm_get(dev_priv);
1469
6b312cd3 1470 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1471 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1472 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1473
d46c0517
ID
1474 intel_runtime_pm_put(dev_priv);
1475
669ab5aa
D
1476 seq_printf(m, "Video Turbo Mode: %s\n",
1477 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1478 seq_printf(m, "Turbo enabled: %s\n",
1479 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1480 seq_printf(m, "HW control enabled: %s\n",
1481 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1482 seq_printf(m, "SW control enabled: %s\n",
1483 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1484 GEN6_RP_MEDIA_SW_MODE));
1485 seq_printf(m, "RC6 Enabled: %s\n",
1486 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1487 GEN6_RC_CTL_EI_MODE(1))));
1488 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1489 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1490 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1491 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1492
9cc19be5
ID
1493 seq_printf(m, "Render RC6 residency since boot: %u\n",
1494 I915_READ(VLV_GT_RENDER_RC6));
1495 seq_printf(m, "Media RC6 residency since boot: %u\n",
1496 I915_READ(VLV_GT_MEDIA_RC6));
1497
f65367b5 1498 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1499}
1500
4d85529d
BW
1501static int gen6_drpc_info(struct seq_file *m)
1502{
9f25d007 1503 struct drm_info_node *node = m->private;
4d85529d
BW
1504 struct drm_device *dev = node->minor->dev;
1505 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1506 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1507 unsigned forcewake_count;
aee56cff 1508 int count = 0, ret;
4d85529d
BW
1509
1510 ret = mutex_lock_interruptible(&dev->struct_mutex);
1511 if (ret)
1512 return ret;
c8c8fb33 1513 intel_runtime_pm_get(dev_priv);
4d85529d 1514
907b28c5 1515 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1516 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1517 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1518
1519 if (forcewake_count) {
267f0c90
DL
1520 seq_puts(m, "RC information inaccurate because somebody "
1521 "holds a forcewake reference \n");
4d85529d
BW
1522 } else {
1523 /* NB: we cannot use forcewake, else we read the wrong values */
1524 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1525 udelay(10);
1526 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1527 }
1528
75aa3f63 1529 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1530 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1531
1532 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1533 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1534 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1535 mutex_lock(&dev_priv->rps.hw_lock);
1536 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1537 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1538
c8c8fb33
PZ
1539 intel_runtime_pm_put(dev_priv);
1540
4d85529d
BW
1541 seq_printf(m, "Video Turbo Mode: %s\n",
1542 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1543 seq_printf(m, "HW control enabled: %s\n",
1544 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1545 seq_printf(m, "SW control enabled: %s\n",
1546 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1547 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1548 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1549 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1550 seq_printf(m, "RC6 Enabled: %s\n",
1551 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1552 seq_printf(m, "Deep RC6 Enabled: %s\n",
1553 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1554 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1555 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1556 seq_puts(m, "Current RC state: ");
4d85529d
BW
1557 switch (gt_core_status & GEN6_RCn_MASK) {
1558 case GEN6_RC0:
1559 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1560 seq_puts(m, "Core Power Down\n");
4d85529d 1561 else
267f0c90 1562 seq_puts(m, "on\n");
4d85529d
BW
1563 break;
1564 case GEN6_RC3:
267f0c90 1565 seq_puts(m, "RC3\n");
4d85529d
BW
1566 break;
1567 case GEN6_RC6:
267f0c90 1568 seq_puts(m, "RC6\n");
4d85529d
BW
1569 break;
1570 case GEN6_RC7:
267f0c90 1571 seq_puts(m, "RC7\n");
4d85529d
BW
1572 break;
1573 default:
267f0c90 1574 seq_puts(m, "Unknown\n");
4d85529d
BW
1575 break;
1576 }
1577
1578 seq_printf(m, "Core Power Down: %s\n",
1579 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1580
1581 /* Not exactly sure what this is */
1582 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1583 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1584 seq_printf(m, "RC6 residency since boot: %u\n",
1585 I915_READ(GEN6_GT_GFX_RC6));
1586 seq_printf(m, "RC6+ residency since boot: %u\n",
1587 I915_READ(GEN6_GT_GFX_RC6p));
1588 seq_printf(m, "RC6++ residency since boot: %u\n",
1589 I915_READ(GEN6_GT_GFX_RC6pp));
1590
ecd8faea
BW
1591 seq_printf(m, "RC6 voltage: %dmV\n",
1592 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1593 seq_printf(m, "RC6+ voltage: %dmV\n",
1594 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1595 seq_printf(m, "RC6++ voltage: %dmV\n",
1596 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1597 return 0;
1598}
1599
1600static int i915_drpc_info(struct seq_file *m, void *unused)
1601{
9f25d007 1602 struct drm_info_node *node = m->private;
4d85529d
BW
1603 struct drm_device *dev = node->minor->dev;
1604
669ab5aa
D
1605 if (IS_VALLEYVIEW(dev))
1606 return vlv_drpc_info(m);
ac66cf4b 1607 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1608 return gen6_drpc_info(m);
1609 else
1610 return ironlake_drpc_info(m);
1611}
1612
9a851789
DV
1613static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1614{
1615 struct drm_info_node *node = m->private;
1616 struct drm_device *dev = node->minor->dev;
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618
1619 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1620 dev_priv->fb_tracking.busy_bits);
1621
1622 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1623 dev_priv->fb_tracking.flip_bits);
1624
1625 return 0;
1626}
1627
b5e50c3f
JB
1628static int i915_fbc_status(struct seq_file *m, void *unused)
1629{
9f25d007 1630 struct drm_info_node *node = m->private;
b5e50c3f 1631 struct drm_device *dev = node->minor->dev;
e277a1f8 1632 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1633
3a77c4c4 1634 if (!HAS_FBC(dev)) {
267f0c90 1635 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1636 return 0;
1637 }
1638
36623ef8 1639 intel_runtime_pm_get(dev_priv);
25ad93fd 1640 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1641
7733b49b 1642 if (intel_fbc_enabled(dev_priv))
267f0c90 1643 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1644 else
1645 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1646 dev_priv->fbc.no_fbc_reason);
36623ef8 1647
31b9df10
PZ
1648 if (INTEL_INFO(dev_priv)->gen >= 7)
1649 seq_printf(m, "Compressing: %s\n",
1650 yesno(I915_READ(FBC_STATUS2) &
1651 FBC_COMPRESSION_MASK));
1652
25ad93fd 1653 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1654 intel_runtime_pm_put(dev_priv);
1655
b5e50c3f
JB
1656 return 0;
1657}
1658
da46f936
RV
1659static int i915_fbc_fc_get(void *data, u64 *val)
1660{
1661 struct drm_device *dev = data;
1662 struct drm_i915_private *dev_priv = dev->dev_private;
1663
1664 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1665 return -ENODEV;
1666
da46f936 1667 *val = dev_priv->fbc.false_color;
da46f936
RV
1668
1669 return 0;
1670}
1671
1672static int i915_fbc_fc_set(void *data, u64 val)
1673{
1674 struct drm_device *dev = data;
1675 struct drm_i915_private *dev_priv = dev->dev_private;
1676 u32 reg;
1677
1678 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1679 return -ENODEV;
1680
25ad93fd 1681 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1682
1683 reg = I915_READ(ILK_DPFC_CONTROL);
1684 dev_priv->fbc.false_color = val;
1685
1686 I915_WRITE(ILK_DPFC_CONTROL, val ?
1687 (reg | FBC_CTL_FALSE_COLOR) :
1688 (reg & ~FBC_CTL_FALSE_COLOR));
1689
25ad93fd 1690 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1691 return 0;
1692}
1693
1694DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1695 i915_fbc_fc_get, i915_fbc_fc_set,
1696 "%llu\n");
1697
92d44621
PZ
1698static int i915_ips_status(struct seq_file *m, void *unused)
1699{
9f25d007 1700 struct drm_info_node *node = m->private;
92d44621
PZ
1701 struct drm_device *dev = node->minor->dev;
1702 struct drm_i915_private *dev_priv = dev->dev_private;
1703
f5adf94e 1704 if (!HAS_IPS(dev)) {
92d44621
PZ
1705 seq_puts(m, "not supported\n");
1706 return 0;
1707 }
1708
36623ef8
PZ
1709 intel_runtime_pm_get(dev_priv);
1710
0eaa53f0
RV
1711 seq_printf(m, "Enabled by kernel parameter: %s\n",
1712 yesno(i915.enable_ips));
1713
1714 if (INTEL_INFO(dev)->gen >= 8) {
1715 seq_puts(m, "Currently: unknown\n");
1716 } else {
1717 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1718 seq_puts(m, "Currently: enabled\n");
1719 else
1720 seq_puts(m, "Currently: disabled\n");
1721 }
92d44621 1722
36623ef8
PZ
1723 intel_runtime_pm_put(dev_priv);
1724
92d44621
PZ
1725 return 0;
1726}
1727
4a9bef37
JB
1728static int i915_sr_status(struct seq_file *m, void *unused)
1729{
9f25d007 1730 struct drm_info_node *node = m->private;
4a9bef37 1731 struct drm_device *dev = node->minor->dev;
e277a1f8 1732 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1733 bool sr_enabled = false;
1734
36623ef8
PZ
1735 intel_runtime_pm_get(dev_priv);
1736
1398261a 1737 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1738 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1739 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1740 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1741 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1742 else if (IS_I915GM(dev))
1743 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1744 else if (IS_PINEVIEW(dev))
1745 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
77b64555
ACO
1746 else if (IS_VALLEYVIEW(dev))
1747 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1748
36623ef8
PZ
1749 intel_runtime_pm_put(dev_priv);
1750
5ba2aaaa
CW
1751 seq_printf(m, "self-refresh: %s\n",
1752 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1753
1754 return 0;
1755}
1756
7648fa99
JB
1757static int i915_emon_status(struct seq_file *m, void *unused)
1758{
9f25d007 1759 struct drm_info_node *node = m->private;
7648fa99 1760 struct drm_device *dev = node->minor->dev;
e277a1f8 1761 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1762 unsigned long temp, chipset, gfx;
de227ef0
CW
1763 int ret;
1764
582be6b4
CW
1765 if (!IS_GEN5(dev))
1766 return -ENODEV;
1767
de227ef0
CW
1768 ret = mutex_lock_interruptible(&dev->struct_mutex);
1769 if (ret)
1770 return ret;
7648fa99
JB
1771
1772 temp = i915_mch_val(dev_priv);
1773 chipset = i915_chipset_val(dev_priv);
1774 gfx = i915_gfx_val(dev_priv);
de227ef0 1775 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1776
1777 seq_printf(m, "GMCH temp: %ld\n", temp);
1778 seq_printf(m, "Chipset power: %ld\n", chipset);
1779 seq_printf(m, "GFX power: %ld\n", gfx);
1780 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1781
1782 return 0;
1783}
1784
23b2f8bb
JB
1785static int i915_ring_freq_table(struct seq_file *m, void *unused)
1786{
9f25d007 1787 struct drm_info_node *node = m->private;
23b2f8bb 1788 struct drm_device *dev = node->minor->dev;
e277a1f8 1789 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1790 int ret = 0;
23b2f8bb 1791 int gpu_freq, ia_freq;
f936ec34 1792 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1793
97d3308a 1794 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1795 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1796 return 0;
1797 }
1798
5bfa0199
PZ
1799 intel_runtime_pm_get(dev_priv);
1800
5c9669ce
TR
1801 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1802
4fc688ce 1803 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1804 if (ret)
5bfa0199 1805 goto out;
23b2f8bb 1806
ef11bdb3 1807 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1808 /* Convert GT frequency to 50 HZ units */
1809 min_gpu_freq =
1810 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1811 max_gpu_freq =
1812 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1813 } else {
1814 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1815 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1816 }
1817
267f0c90 1818 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1819
f936ec34 1820 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1821 ia_freq = gpu_freq;
1822 sandybridge_pcode_read(dev_priv,
1823 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1824 &ia_freq);
3ebecd07 1825 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1826 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1827 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1828 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1829 ((ia_freq >> 0) & 0xff) * 100,
1830 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1831 }
1832
4fc688ce 1833 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1834
5bfa0199
PZ
1835out:
1836 intel_runtime_pm_put(dev_priv);
1837 return ret;
23b2f8bb
JB
1838}
1839
44834a67
CW
1840static int i915_opregion(struct seq_file *m, void *unused)
1841{
9f25d007 1842 struct drm_info_node *node = m->private;
44834a67 1843 struct drm_device *dev = node->minor->dev;
e277a1f8 1844 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1845 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1846 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1847 int ret;
1848
0d38f009
DV
1849 if (data == NULL)
1850 return -ENOMEM;
1851
44834a67
CW
1852 ret = mutex_lock_interruptible(&dev->struct_mutex);
1853 if (ret)
0d38f009 1854 goto out;
44834a67 1855
0d38f009 1856 if (opregion->header) {
115719fc 1857 memcpy(data, opregion->header, OPREGION_SIZE);
0d38f009
DV
1858 seq_write(m, data, OPREGION_SIZE);
1859 }
44834a67
CW
1860
1861 mutex_unlock(&dev->struct_mutex);
1862
0d38f009
DV
1863out:
1864 kfree(data);
44834a67
CW
1865 return 0;
1866}
1867
37811fcc
CW
1868static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1869{
9f25d007 1870 struct drm_info_node *node = m->private;
37811fcc 1871 struct drm_device *dev = node->minor->dev;
4520f53a 1872 struct intel_fbdev *ifbdev = NULL;
37811fcc 1873 struct intel_framebuffer *fb;
3a58ee10 1874 struct drm_framebuffer *drm_fb;
37811fcc 1875
0695726e 1876#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1877 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1878
1879 ifbdev = dev_priv->fbdev;
54632abe
LW
1880 if (ifbdev) {
1881 fb = to_intel_framebuffer(ifbdev->helper.fb);
1882
1883 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1884 fb->base.width,
1885 fb->base.height,
1886 fb->base.depth,
1887 fb->base.bits_per_pixel,
1888 fb->base.modifier[0],
1889 atomic_read(&fb->base.refcount.refcount));
1890 describe_obj(m, fb->obj);
1891 seq_putc(m, '\n');
1892 }
4520f53a 1893#endif
37811fcc 1894
4b096ac1 1895 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10
DV
1896 drm_for_each_fb(drm_fb, dev) {
1897 fb = to_intel_framebuffer(drm_fb);
131a56dc 1898 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1899 continue;
1900
c1ca506d 1901 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1902 fb->base.width,
1903 fb->base.height,
1904 fb->base.depth,
623f9783 1905 fb->base.bits_per_pixel,
c1ca506d 1906 fb->base.modifier[0],
623f9783 1907 atomic_read(&fb->base.refcount.refcount));
05394f39 1908 describe_obj(m, fb->obj);
267f0c90 1909 seq_putc(m, '\n');
37811fcc 1910 }
4b096ac1 1911 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1912
1913 return 0;
1914}
1915
c9fe99bd
OM
1916static void describe_ctx_ringbuf(struct seq_file *m,
1917 struct intel_ringbuffer *ringbuf)
1918{
1919 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1920 ringbuf->space, ringbuf->head, ringbuf->tail,
1921 ringbuf->last_retired_head);
1922}
1923
e76d3630
BW
1924static int i915_context_status(struct seq_file *m, void *unused)
1925{
9f25d007 1926 struct drm_info_node *node = m->private;
e76d3630 1927 struct drm_device *dev = node->minor->dev;
e277a1f8 1928 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1929 struct intel_engine_cs *ring;
273497e5 1930 struct intel_context *ctx;
a168c293 1931 int ret, i;
e76d3630 1932
f3d28878 1933 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1934 if (ret)
1935 return ret;
1936
a33afea5 1937 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1938 if (!i915.enable_execlists &&
1939 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1940 continue;
1941
a33afea5 1942 seq_puts(m, "HW context ");
3ccfd19d 1943 describe_ctx(m, ctx);
c9fe99bd 1944 for_each_ring(ring, dev_priv, i) {
a33afea5 1945 if (ring->default_context == ctx)
c9fe99bd
OM
1946 seq_printf(m, "(default context %s) ",
1947 ring->name);
1948 }
1949
1950 if (i915.enable_execlists) {
1951 seq_putc(m, '\n');
1952 for_each_ring(ring, dev_priv, i) {
1953 struct drm_i915_gem_object *ctx_obj =
1954 ctx->engine[i].state;
1955 struct intel_ringbuffer *ringbuf =
1956 ctx->engine[i].ringbuf;
1957
1958 seq_printf(m, "%s: ", ring->name);
1959 if (ctx_obj)
1960 describe_obj(m, ctx_obj);
1961 if (ringbuf)
1962 describe_ctx_ringbuf(m, ringbuf);
1963 seq_putc(m, '\n');
1964 }
1965 } else {
1966 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1967 }
a33afea5 1968
a33afea5 1969 seq_putc(m, '\n');
a168c293
BW
1970 }
1971
f3d28878 1972 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1973
1974 return 0;
1975}
1976
064ca1d2
TD
1977static void i915_dump_lrc_obj(struct seq_file *m,
1978 struct intel_engine_cs *ring,
1979 struct drm_i915_gem_object *ctx_obj)
1980{
1981 struct page *page;
1982 uint32_t *reg_state;
1983 int j;
1984 unsigned long ggtt_offset = 0;
1985
1986 if (ctx_obj == NULL) {
1987 seq_printf(m, "Context on %s with no gem object\n",
1988 ring->name);
1989 return;
1990 }
1991
1992 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1993 intel_execlists_ctx_id(ctx_obj));
1994
1995 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1996 seq_puts(m, "\tNot bound in GGTT\n");
1997 else
1998 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1999
2000 if (i915_gem_object_get_pages(ctx_obj)) {
2001 seq_puts(m, "\tFailed to get pages for context object\n");
2002 return;
2003 }
2004
d1675198 2005 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2006 if (!WARN_ON(page == NULL)) {
2007 reg_state = kmap_atomic(page);
2008
2009 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2010 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2011 ggtt_offset + 4096 + (j * 4),
2012 reg_state[j], reg_state[j + 1],
2013 reg_state[j + 2], reg_state[j + 3]);
2014 }
2015 kunmap_atomic(reg_state);
2016 }
2017
2018 seq_putc(m, '\n');
2019}
2020
c0ab1ae9
BW
2021static int i915_dump_lrc(struct seq_file *m, void *unused)
2022{
2023 struct drm_info_node *node = (struct drm_info_node *) m->private;
2024 struct drm_device *dev = node->minor->dev;
2025 struct drm_i915_private *dev_priv = dev->dev_private;
2026 struct intel_engine_cs *ring;
2027 struct intel_context *ctx;
2028 int ret, i;
2029
2030 if (!i915.enable_execlists) {
2031 seq_printf(m, "Logical Ring Contexts are disabled\n");
2032 return 0;
2033 }
2034
2035 ret = mutex_lock_interruptible(&dev->struct_mutex);
2036 if (ret)
2037 return ret;
2038
2039 list_for_each_entry(ctx, &dev_priv->context_list, link) {
2040 for_each_ring(ring, dev_priv, i) {
064ca1d2
TD
2041 if (ring->default_context != ctx)
2042 i915_dump_lrc_obj(m, ring,
2043 ctx->engine[i].state);
c0ab1ae9
BW
2044 }
2045 }
2046
2047 mutex_unlock(&dev->struct_mutex);
2048
2049 return 0;
2050}
2051
4ba70e44
OM
2052static int i915_execlists(struct seq_file *m, void *data)
2053{
2054 struct drm_info_node *node = (struct drm_info_node *)m->private;
2055 struct drm_device *dev = node->minor->dev;
2056 struct drm_i915_private *dev_priv = dev->dev_private;
2057 struct intel_engine_cs *ring;
2058 u32 status_pointer;
2059 u8 read_pointer;
2060 u8 write_pointer;
2061 u32 status;
2062 u32 ctx_id;
2063 struct list_head *cursor;
2064 int ring_id, i;
2065 int ret;
2066
2067 if (!i915.enable_execlists) {
2068 seq_puts(m, "Logical Ring Contexts are disabled\n");
2069 return 0;
2070 }
2071
2072 ret = mutex_lock_interruptible(&dev->struct_mutex);
2073 if (ret)
2074 return ret;
2075
fc0412ec
MT
2076 intel_runtime_pm_get(dev_priv);
2077
4ba70e44 2078 for_each_ring(ring, dev_priv, ring_id) {
6d3d8274 2079 struct drm_i915_gem_request *head_req = NULL;
4ba70e44
OM
2080 int count = 0;
2081 unsigned long flags;
2082
2083 seq_printf(m, "%s\n", ring->name);
2084
83843d84
VS
2085 status = I915_READ(RING_EXECLIST_STATUS_LO(ring));
2086 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(ring));
4ba70e44
OM
2087 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2088 status, ctx_id);
2089
2090 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2091 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2092
2093 read_pointer = ring->next_context_status_buffer;
2094 write_pointer = status_pointer & 0x07;
2095 if (read_pointer > write_pointer)
2096 write_pointer += 6;
2097 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2098 read_pointer, write_pointer);
2099
2100 for (i = 0; i < 6; i++) {
83843d84
VS
2101 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, i));
2102 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, i));
4ba70e44
OM
2103
2104 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2105 i, status, ctx_id);
2106 }
2107
2108 spin_lock_irqsave(&ring->execlist_lock, flags);
2109 list_for_each(cursor, &ring->execlist_queue)
2110 count++;
2111 head_req = list_first_entry_or_null(&ring->execlist_queue,
6d3d8274 2112 struct drm_i915_gem_request, execlist_link);
4ba70e44
OM
2113 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2114
2115 seq_printf(m, "\t%d requests in queue\n", count);
2116 if (head_req) {
2117 struct drm_i915_gem_object *ctx_obj;
2118
6d3d8274 2119 ctx_obj = head_req->ctx->engine[ring_id].state;
4ba70e44
OM
2120 seq_printf(m, "\tHead request id: %u\n",
2121 intel_execlists_ctx_id(ctx_obj));
2122 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2123 head_req->tail);
4ba70e44
OM
2124 }
2125
2126 seq_putc(m, '\n');
2127 }
2128
fc0412ec 2129 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2130 mutex_unlock(&dev->struct_mutex);
2131
2132 return 0;
2133}
2134
ea16a3cd
DV
2135static const char *swizzle_string(unsigned swizzle)
2136{
aee56cff 2137 switch (swizzle) {
ea16a3cd
DV
2138 case I915_BIT_6_SWIZZLE_NONE:
2139 return "none";
2140 case I915_BIT_6_SWIZZLE_9:
2141 return "bit9";
2142 case I915_BIT_6_SWIZZLE_9_10:
2143 return "bit9/bit10";
2144 case I915_BIT_6_SWIZZLE_9_11:
2145 return "bit9/bit11";
2146 case I915_BIT_6_SWIZZLE_9_10_11:
2147 return "bit9/bit10/bit11";
2148 case I915_BIT_6_SWIZZLE_9_17:
2149 return "bit9/bit17";
2150 case I915_BIT_6_SWIZZLE_9_10_17:
2151 return "bit9/bit10/bit17";
2152 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2153 return "unknown";
ea16a3cd
DV
2154 }
2155
2156 return "bug";
2157}
2158
2159static int i915_swizzle_info(struct seq_file *m, void *data)
2160{
9f25d007 2161 struct drm_info_node *node = m->private;
ea16a3cd
DV
2162 struct drm_device *dev = node->minor->dev;
2163 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2164 int ret;
2165
2166 ret = mutex_lock_interruptible(&dev->struct_mutex);
2167 if (ret)
2168 return ret;
c8c8fb33 2169 intel_runtime_pm_get(dev_priv);
ea16a3cd 2170
ea16a3cd
DV
2171 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2172 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2173 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2174 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2175
2176 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2177 seq_printf(m, "DDC = 0x%08x\n",
2178 I915_READ(DCC));
656bfa3a
DV
2179 seq_printf(m, "DDC2 = 0x%08x\n",
2180 I915_READ(DCC2));
ea16a3cd
DV
2181 seq_printf(m, "C0DRB3 = 0x%04x\n",
2182 I915_READ16(C0DRB3));
2183 seq_printf(m, "C1DRB3 = 0x%04x\n",
2184 I915_READ16(C1DRB3));
9d3203e1 2185 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2186 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2187 I915_READ(MAD_DIMM_C0));
2188 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2189 I915_READ(MAD_DIMM_C1));
2190 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2191 I915_READ(MAD_DIMM_C2));
2192 seq_printf(m, "TILECTL = 0x%08x\n",
2193 I915_READ(TILECTL));
5907f5fb 2194 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2195 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2196 I915_READ(GAMTARBMODE));
2197 else
2198 seq_printf(m, "ARB_MODE = 0x%08x\n",
2199 I915_READ(ARB_MODE));
3fa7d235
DV
2200 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2201 I915_READ(DISP_ARB_CTL));
ea16a3cd 2202 }
656bfa3a
DV
2203
2204 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2205 seq_puts(m, "L-shaped memory detected\n");
2206
c8c8fb33 2207 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2208 mutex_unlock(&dev->struct_mutex);
2209
2210 return 0;
2211}
2212
1c60fef5
BW
2213static int per_file_ctx(int id, void *ptr, void *data)
2214{
273497e5 2215 struct intel_context *ctx = ptr;
1c60fef5 2216 struct seq_file *m = data;
ae6c4806
DV
2217 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2218
2219 if (!ppgtt) {
2220 seq_printf(m, " no ppgtt for context %d\n",
2221 ctx->user_handle);
2222 return 0;
2223 }
1c60fef5 2224
f83d6518
OM
2225 if (i915_gem_context_is_default(ctx))
2226 seq_puts(m, " default context:\n");
2227 else
821d66dd 2228 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2229 ppgtt->debug_dump(ppgtt, m);
2230
2231 return 0;
2232}
2233
77df6772 2234static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2235{
3cf17fc5 2236 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2237 struct intel_engine_cs *ring;
77df6772
BW
2238 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2239 int unused, i;
3cf17fc5 2240
77df6772
BW
2241 if (!ppgtt)
2242 return;
2243
77df6772
BW
2244 for_each_ring(ring, dev_priv, unused) {
2245 seq_printf(m, "%s\n", ring->name);
2246 for (i = 0; i < 4; i++) {
d3a93cbe 2247 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(ring, i));
77df6772 2248 pdp <<= 32;
d3a93cbe 2249 pdp |= I915_READ(GEN8_RING_PDP_LDW(ring, i));
a2a5b15c 2250 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2251 }
2252 }
2253}
2254
2255static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2256{
2257 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2258 struct intel_engine_cs *ring;
77df6772 2259 int i;
3cf17fc5 2260
3cf17fc5
DV
2261 if (INTEL_INFO(dev)->gen == 6)
2262 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2263
a2c7f6fd 2264 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2265 seq_printf(m, "%s\n", ring->name);
2266 if (INTEL_INFO(dev)->gen == 7)
2267 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2268 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2269 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2270 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2271 }
2272 if (dev_priv->mm.aliasing_ppgtt) {
2273 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2274
267f0c90 2275 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2276 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2277
87d60b63 2278 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2279 }
1c60fef5 2280
3cf17fc5 2281 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2282}
2283
2284static int i915_ppgtt_info(struct seq_file *m, void *data)
2285{
9f25d007 2286 struct drm_info_node *node = m->private;
77df6772 2287 struct drm_device *dev = node->minor->dev;
c8c8fb33 2288 struct drm_i915_private *dev_priv = dev->dev_private;
ea91e401 2289 struct drm_file *file;
77df6772
BW
2290
2291 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2292 if (ret)
2293 return ret;
c8c8fb33 2294 intel_runtime_pm_get(dev_priv);
77df6772
BW
2295
2296 if (INTEL_INFO(dev)->gen >= 8)
2297 gen8_ppgtt_info(m, dev);
2298 else if (INTEL_INFO(dev)->gen >= 6)
2299 gen6_ppgtt_info(m, dev);
2300
ea91e401
MT
2301 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2302 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2303 struct task_struct *task;
ea91e401 2304
7cb5dff8 2305 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2306 if (!task) {
2307 ret = -ESRCH;
2308 goto out_put;
2309 }
7cb5dff8
GT
2310 seq_printf(m, "\nproc: %s\n", task->comm);
2311 put_task_struct(task);
ea91e401
MT
2312 idr_for_each(&file_priv->context_idr, per_file_ctx,
2313 (void *)(unsigned long)m);
2314 }
2315
06812760 2316out_put:
c8c8fb33 2317 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2318 mutex_unlock(&dev->struct_mutex);
2319
06812760 2320 return ret;
3cf17fc5
DV
2321}
2322
f5a4c67d
CW
2323static int count_irq_waiters(struct drm_i915_private *i915)
2324{
2325 struct intel_engine_cs *ring;
2326 int count = 0;
2327 int i;
2328
2329 for_each_ring(ring, i915, i)
2330 count += ring->irq_refcount;
2331
2332 return count;
2333}
2334
1854d5ca
CW
2335static int i915_rps_boost_info(struct seq_file *m, void *data)
2336{
2337 struct drm_info_node *node = m->private;
2338 struct drm_device *dev = node->minor->dev;
2339 struct drm_i915_private *dev_priv = dev->dev_private;
2340 struct drm_file *file;
1854d5ca 2341
f5a4c67d
CW
2342 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2343 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2344 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2345 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2346 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2347 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2348 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2349 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2350 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
8d3afd7d 2351 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2352 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2353 struct drm_i915_file_private *file_priv = file->driver_priv;
2354 struct task_struct *task;
2355
2356 rcu_read_lock();
2357 task = pid_task(file->pid, PIDTYPE_PID);
2358 seq_printf(m, "%s [%d]: %d boosts%s\n",
2359 task ? task->comm : "<unknown>",
2360 task ? task->pid : -1,
2e1b8730
CW
2361 file_priv->rps.boosts,
2362 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2363 rcu_read_unlock();
2364 }
2e1b8730
CW
2365 seq_printf(m, "Semaphore boosts: %d%s\n",
2366 dev_priv->rps.semaphores.boosts,
2367 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2368 seq_printf(m, "MMIO flip boosts: %d%s\n",
2369 dev_priv->rps.mmioflips.boosts,
2370 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2371 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2372 spin_unlock(&dev_priv->rps.client_lock);
1854d5ca 2373
8d3afd7d 2374 return 0;
1854d5ca
CW
2375}
2376
63573eb7
BW
2377static int i915_llc(struct seq_file *m, void *data)
2378{
9f25d007 2379 struct drm_info_node *node = m->private;
63573eb7
BW
2380 struct drm_device *dev = node->minor->dev;
2381 struct drm_i915_private *dev_priv = dev->dev_private;
2382
2383 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2384 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2385 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2386
2387 return 0;
2388}
2389
fdf5d357
AD
2390static int i915_guc_load_status_info(struct seq_file *m, void *data)
2391{
2392 struct drm_info_node *node = m->private;
2393 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2394 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2395 u32 tmp, i;
2396
2397 if (!HAS_GUC_UCODE(dev_priv->dev))
2398 return 0;
2399
2400 seq_printf(m, "GuC firmware status:\n");
2401 seq_printf(m, "\tpath: %s\n",
2402 guc_fw->guc_fw_path);
2403 seq_printf(m, "\tfetch: %s\n",
2404 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2405 seq_printf(m, "\tload: %s\n",
2406 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2407 seq_printf(m, "\tversion wanted: %d.%d\n",
2408 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2409 seq_printf(m, "\tversion found: %d.%d\n",
2410 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2411 seq_printf(m, "\theader: offset is %d; size = %d\n",
2412 guc_fw->header_offset, guc_fw->header_size);
2413 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2414 guc_fw->ucode_offset, guc_fw->ucode_size);
2415 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2416 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2417
2418 tmp = I915_READ(GUC_STATUS);
2419
2420 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2421 seq_printf(m, "\tBootrom status = 0x%x\n",
2422 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2423 seq_printf(m, "\tuKernel status = 0x%x\n",
2424 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2425 seq_printf(m, "\tMIA Core status = 0x%x\n",
2426 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2427 seq_puts(m, "\nScratch registers:\n");
2428 for (i = 0; i < 16; i++)
2429 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2430
2431 return 0;
2432}
2433
8b417c26
DG
2434static void i915_guc_client_info(struct seq_file *m,
2435 struct drm_i915_private *dev_priv,
2436 struct i915_guc_client *client)
2437{
2438 struct intel_engine_cs *ring;
2439 uint64_t tot = 0;
2440 uint32_t i;
2441
2442 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2443 client->priority, client->ctx_index, client->proc_desc_offset);
2444 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2445 client->doorbell_id, client->doorbell_offset, client->cookie);
2446 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2447 client->wq_size, client->wq_offset, client->wq_tail);
2448
2449 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2450 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2451 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2452
2453 for_each_ring(ring, dev_priv, i) {
2454 seq_printf(m, "\tSubmissions: %llu %s\n",
2455 client->submissions[i],
2456 ring->name);
2457 tot += client->submissions[i];
2458 }
2459 seq_printf(m, "\tTotal: %llu\n", tot);
2460}
2461
2462static int i915_guc_info(struct seq_file *m, void *data)
2463{
2464 struct drm_info_node *node = m->private;
2465 struct drm_device *dev = node->minor->dev;
2466 struct drm_i915_private *dev_priv = dev->dev_private;
2467 struct intel_guc guc;
0a0b457f 2468 struct i915_guc_client client = {};
8b417c26
DG
2469 struct intel_engine_cs *ring;
2470 enum intel_ring_id i;
2471 u64 total = 0;
2472
2473 if (!HAS_GUC_SCHED(dev_priv->dev))
2474 return 0;
2475
2476 /* Take a local copy of the GuC data, so we can dump it at leisure */
2477 spin_lock(&dev_priv->guc.host2guc_lock);
2478 guc = dev_priv->guc;
2479 if (guc.execbuf_client) {
2480 spin_lock(&guc.execbuf_client->wq_lock);
2481 client = *guc.execbuf_client;
2482 spin_unlock(&guc.execbuf_client->wq_lock);
2483 }
2484 spin_unlock(&dev_priv->guc.host2guc_lock);
2485
2486 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2487 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2488 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2489 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2490 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2491
2492 seq_printf(m, "\nGuC submissions:\n");
2493 for_each_ring(ring, dev_priv, i) {
2494 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x %9d\n",
2495 ring->name, guc.submissions[i],
2496 guc.last_seqno[i], guc.last_seqno[i]);
2497 total += guc.submissions[i];
2498 }
2499 seq_printf(m, "\t%s: %llu\n", "Total", total);
2500
2501 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2502 i915_guc_client_info(m, dev_priv, &client);
2503
2504 /* Add more as required ... */
2505
2506 return 0;
2507}
2508
4c7e77fc
AD
2509static int i915_guc_log_dump(struct seq_file *m, void *data)
2510{
2511 struct drm_info_node *node = m->private;
2512 struct drm_device *dev = node->minor->dev;
2513 struct drm_i915_private *dev_priv = dev->dev_private;
2514 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2515 u32 *log;
2516 int i = 0, pg;
2517
2518 if (!log_obj)
2519 return 0;
2520
2521 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2522 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2523
2524 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2525 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2526 *(log + i), *(log + i + 1),
2527 *(log + i + 2), *(log + i + 3));
2528
2529 kunmap_atomic(log);
2530 }
2531
2532 seq_putc(m, '\n');
2533
2534 return 0;
2535}
2536
e91fd8c6
RV
2537static int i915_edp_psr_status(struct seq_file *m, void *data)
2538{
2539 struct drm_info_node *node = m->private;
2540 struct drm_device *dev = node->minor->dev;
2541 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2542 u32 psrperf = 0;
a6cbdb8e
RV
2543 u32 stat[3];
2544 enum pipe pipe;
a031d709 2545 bool enabled = false;
e91fd8c6 2546
3553a8ea
DL
2547 if (!HAS_PSR(dev)) {
2548 seq_puts(m, "PSR not supported\n");
2549 return 0;
2550 }
2551
c8c8fb33
PZ
2552 intel_runtime_pm_get(dev_priv);
2553
fa128fa6 2554 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2555 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2556 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2557 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2558 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2559 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2560 dev_priv->psr.busy_frontbuffer_bits);
2561 seq_printf(m, "Re-enable work scheduled: %s\n",
2562 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2563
3553a8ea 2564 if (HAS_DDI(dev))
443a389f 2565 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2566 else {
2567 for_each_pipe(dev_priv, pipe) {
2568 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2569 VLV_EDP_PSR_CURR_STATE_MASK;
2570 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2571 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2572 enabled = true;
a6cbdb8e
RV
2573 }
2574 }
2575 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2576
2577 if (!HAS_DDI(dev))
2578 for_each_pipe(dev_priv, pipe) {
2579 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2580 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2581 seq_printf(m, " pipe %c", pipe_name(pipe));
2582 }
2583 seq_puts(m, "\n");
e91fd8c6 2584
05eec3c2
RV
2585 /*
2586 * VLV/CHV PSR has no kind of performance counter
2587 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2588 */
2589 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2590 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2591 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2592
2593 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2594 }
fa128fa6 2595 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2596
c8c8fb33 2597 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2598 return 0;
2599}
2600
d2e216d0
RV
2601static int i915_sink_crc(struct seq_file *m, void *data)
2602{
2603 struct drm_info_node *node = m->private;
2604 struct drm_device *dev = node->minor->dev;
2605 struct intel_encoder *encoder;
2606 struct intel_connector *connector;
2607 struct intel_dp *intel_dp = NULL;
2608 int ret;
2609 u8 crc[6];
2610
2611 drm_modeset_lock_all(dev);
aca5e361 2612 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2613
2614 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2615 continue;
2616
b6ae3c7c
PZ
2617 if (!connector->base.encoder)
2618 continue;
2619
d2e216d0
RV
2620 encoder = to_intel_encoder(connector->base.encoder);
2621 if (encoder->type != INTEL_OUTPUT_EDP)
2622 continue;
2623
2624 intel_dp = enc_to_intel_dp(&encoder->base);
2625
2626 ret = intel_dp_sink_crc(intel_dp, crc);
2627 if (ret)
2628 goto out;
2629
2630 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2631 crc[0], crc[1], crc[2],
2632 crc[3], crc[4], crc[5]);
2633 goto out;
2634 }
2635 ret = -ENODEV;
2636out:
2637 drm_modeset_unlock_all(dev);
2638 return ret;
2639}
2640
ec013e7f
JB
2641static int i915_energy_uJ(struct seq_file *m, void *data)
2642{
2643 struct drm_info_node *node = m->private;
2644 struct drm_device *dev = node->minor->dev;
2645 struct drm_i915_private *dev_priv = dev->dev_private;
2646 u64 power;
2647 u32 units;
2648
2649 if (INTEL_INFO(dev)->gen < 6)
2650 return -ENODEV;
2651
36623ef8
PZ
2652 intel_runtime_pm_get(dev_priv);
2653
ec013e7f
JB
2654 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2655 power = (power & 0x1f00) >> 8;
2656 units = 1000000 / (1 << power); /* convert to uJ */
2657 power = I915_READ(MCH_SECP_NRG_STTS);
2658 power *= units;
2659
36623ef8
PZ
2660 intel_runtime_pm_put(dev_priv);
2661
ec013e7f 2662 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2663
2664 return 0;
2665}
2666
6455c870 2667static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2668{
9f25d007 2669 struct drm_info_node *node = m->private;
371db66a
PZ
2670 struct drm_device *dev = node->minor->dev;
2671 struct drm_i915_private *dev_priv = dev->dev_private;
2672
6455c870 2673 if (!HAS_RUNTIME_PM(dev)) {
371db66a
PZ
2674 seq_puts(m, "not supported\n");
2675 return 0;
2676 }
2677
86c4ec0d 2678 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2679 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2680 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2681#ifdef CONFIG_PM
a6aaec8b
DL
2682 seq_printf(m, "Usage count: %d\n",
2683 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2684#else
2685 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2686#endif
371db66a 2687
ec013e7f
JB
2688 return 0;
2689}
2690
1da51581
ID
2691static int i915_power_domain_info(struct seq_file *m, void *unused)
2692{
9f25d007 2693 struct drm_info_node *node = m->private;
1da51581
ID
2694 struct drm_device *dev = node->minor->dev;
2695 struct drm_i915_private *dev_priv = dev->dev_private;
2696 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2697 int i;
2698
2699 mutex_lock(&power_domains->lock);
2700
2701 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2702 for (i = 0; i < power_domains->power_well_count; i++) {
2703 struct i915_power_well *power_well;
2704 enum intel_display_power_domain power_domain;
2705
2706 power_well = &power_domains->power_wells[i];
2707 seq_printf(m, "%-25s %d\n", power_well->name,
2708 power_well->count);
2709
2710 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2711 power_domain++) {
2712 if (!(BIT(power_domain) & power_well->domains))
2713 continue;
2714
2715 seq_printf(m, " %-23s %d\n",
9895ad03 2716 intel_display_power_domain_str(power_domain),
1da51581
ID
2717 power_domains->domain_use_count[power_domain]);
2718 }
2719 }
2720
2721 mutex_unlock(&power_domains->lock);
2722
2723 return 0;
2724}
2725
b7cec66d
DL
2726static int i915_dmc_info(struct seq_file *m, void *unused)
2727{
2728 struct drm_info_node *node = m->private;
2729 struct drm_device *dev = node->minor->dev;
2730 struct drm_i915_private *dev_priv = dev->dev_private;
2731 struct intel_csr *csr;
2732
2733 if (!HAS_CSR(dev)) {
2734 seq_puts(m, "not supported\n");
2735 return 0;
2736 }
2737
2738 csr = &dev_priv->csr;
2739
6fb403de
MK
2740 intel_runtime_pm_get(dev_priv);
2741
b7cec66d
DL
2742 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2743 seq_printf(m, "path: %s\n", csr->fw_path);
2744
2745 if (!csr->dmc_payload)
6fb403de 2746 goto out;
b7cec66d
DL
2747
2748 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2749 CSR_VERSION_MINOR(csr->version));
2750
8337206d
DL
2751 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2752 seq_printf(m, "DC3 -> DC5 count: %d\n",
2753 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2754 seq_printf(m, "DC5 -> DC6 count: %d\n",
2755 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2756 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2757 seq_printf(m, "DC3 -> DC5 count: %d\n",
2758 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2759 }
2760
6fb403de
MK
2761out:
2762 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2763 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2764 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2765
8337206d
DL
2766 intel_runtime_pm_put(dev_priv);
2767
b7cec66d
DL
2768 return 0;
2769}
2770
53f5e3ca
JB
2771static void intel_seq_print_mode(struct seq_file *m, int tabs,
2772 struct drm_display_mode *mode)
2773{
2774 int i;
2775
2776 for (i = 0; i < tabs; i++)
2777 seq_putc(m, '\t');
2778
2779 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2780 mode->base.id, mode->name,
2781 mode->vrefresh, mode->clock,
2782 mode->hdisplay, mode->hsync_start,
2783 mode->hsync_end, mode->htotal,
2784 mode->vdisplay, mode->vsync_start,
2785 mode->vsync_end, mode->vtotal,
2786 mode->type, mode->flags);
2787}
2788
2789static void intel_encoder_info(struct seq_file *m,
2790 struct intel_crtc *intel_crtc,
2791 struct intel_encoder *intel_encoder)
2792{
9f25d007 2793 struct drm_info_node *node = m->private;
53f5e3ca
JB
2794 struct drm_device *dev = node->minor->dev;
2795 struct drm_crtc *crtc = &intel_crtc->base;
2796 struct intel_connector *intel_connector;
2797 struct drm_encoder *encoder;
2798
2799 encoder = &intel_encoder->base;
2800 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2801 encoder->base.id, encoder->name);
53f5e3ca
JB
2802 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2803 struct drm_connector *connector = &intel_connector->base;
2804 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2805 connector->base.id,
c23cc417 2806 connector->name,
53f5e3ca
JB
2807 drm_get_connector_status_name(connector->status));
2808 if (connector->status == connector_status_connected) {
2809 struct drm_display_mode *mode = &crtc->mode;
2810 seq_printf(m, ", mode:\n");
2811 intel_seq_print_mode(m, 2, mode);
2812 } else {
2813 seq_putc(m, '\n');
2814 }
2815 }
2816}
2817
2818static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2819{
9f25d007 2820 struct drm_info_node *node = m->private;
53f5e3ca
JB
2821 struct drm_device *dev = node->minor->dev;
2822 struct drm_crtc *crtc = &intel_crtc->base;
2823 struct intel_encoder *intel_encoder;
23a48d53
ML
2824 struct drm_plane_state *plane_state = crtc->primary->state;
2825 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2826
23a48d53 2827 if (fb)
5aa8a937 2828 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2829 fb->base.id, plane_state->src_x >> 16,
2830 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2831 else
2832 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2833 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2834 intel_encoder_info(m, intel_crtc, intel_encoder);
2835}
2836
2837static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2838{
2839 struct drm_display_mode *mode = panel->fixed_mode;
2840
2841 seq_printf(m, "\tfixed mode:\n");
2842 intel_seq_print_mode(m, 2, mode);
2843}
2844
2845static void intel_dp_info(struct seq_file *m,
2846 struct intel_connector *intel_connector)
2847{
2848 struct intel_encoder *intel_encoder = intel_connector->encoder;
2849 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2850
2851 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2852 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
53f5e3ca
JB
2853 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2854 intel_panel_info(m, &intel_connector->panel);
2855}
2856
2857static void intel_hdmi_info(struct seq_file *m,
2858 struct intel_connector *intel_connector)
2859{
2860 struct intel_encoder *intel_encoder = intel_connector->encoder;
2861 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2862
742f491d 2863 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2864}
2865
2866static void intel_lvds_info(struct seq_file *m,
2867 struct intel_connector *intel_connector)
2868{
2869 intel_panel_info(m, &intel_connector->panel);
2870}
2871
2872static void intel_connector_info(struct seq_file *m,
2873 struct drm_connector *connector)
2874{
2875 struct intel_connector *intel_connector = to_intel_connector(connector);
2876 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2877 struct drm_display_mode *mode;
53f5e3ca
JB
2878
2879 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2880 connector->base.id, connector->name,
53f5e3ca
JB
2881 drm_get_connector_status_name(connector->status));
2882 if (connector->status == connector_status_connected) {
2883 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2884 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2885 connector->display_info.width_mm,
2886 connector->display_info.height_mm);
2887 seq_printf(m, "\tsubpixel order: %s\n",
2888 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2889 seq_printf(m, "\tCEA rev: %d\n",
2890 connector->display_info.cea_rev);
2891 }
36cd7444
DA
2892 if (intel_encoder) {
2893 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2894 intel_encoder->type == INTEL_OUTPUT_EDP)
2895 intel_dp_info(m, intel_connector);
2896 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2897 intel_hdmi_info(m, intel_connector);
2898 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2899 intel_lvds_info(m, intel_connector);
2900 }
53f5e3ca 2901
f103fc7d
JB
2902 seq_printf(m, "\tmodes:\n");
2903 list_for_each_entry(mode, &connector->modes, head)
2904 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2905}
2906
065f2ec2
CW
2907static bool cursor_active(struct drm_device *dev, int pipe)
2908{
2909 struct drm_i915_private *dev_priv = dev->dev_private;
2910 u32 state;
2911
2912 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 2913 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 2914 else
5efb3e28 2915 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2916
2917 return state;
2918}
2919
2920static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2921{
2922 struct drm_i915_private *dev_priv = dev->dev_private;
2923 u32 pos;
2924
5efb3e28 2925 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2926
2927 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2928 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2929 *x = -*x;
2930
2931 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2932 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2933 *y = -*y;
2934
2935 return cursor_active(dev, pipe);
2936}
2937
3abc4e09
RF
2938static const char *plane_type(enum drm_plane_type type)
2939{
2940 switch (type) {
2941 case DRM_PLANE_TYPE_OVERLAY:
2942 return "OVL";
2943 case DRM_PLANE_TYPE_PRIMARY:
2944 return "PRI";
2945 case DRM_PLANE_TYPE_CURSOR:
2946 return "CUR";
2947 /*
2948 * Deliberately omitting default: to generate compiler warnings
2949 * when a new drm_plane_type gets added.
2950 */
2951 }
2952
2953 return "unknown";
2954}
2955
2956static const char *plane_rotation(unsigned int rotation)
2957{
2958 static char buf[48];
2959 /*
2960 * According to doc only one DRM_ROTATE_ is allowed but this
2961 * will print them all to visualize if the values are misused
2962 */
2963 snprintf(buf, sizeof(buf),
2964 "%s%s%s%s%s%s(0x%08x)",
2965 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
2966 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
2967 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
2968 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
2969 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
2970 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
2971 rotation);
2972
2973 return buf;
2974}
2975
2976static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2977{
2978 struct drm_info_node *node = m->private;
2979 struct drm_device *dev = node->minor->dev;
2980 struct intel_plane *intel_plane;
2981
2982 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2983 struct drm_plane_state *state;
2984 struct drm_plane *plane = &intel_plane->base;
2985
2986 if (!plane->state) {
2987 seq_puts(m, "plane->state is NULL!\n");
2988 continue;
2989 }
2990
2991 state = plane->state;
2992
2993 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
2994 plane->base.id,
2995 plane_type(intel_plane->base.type),
2996 state->crtc_x, state->crtc_y,
2997 state->crtc_w, state->crtc_h,
2998 (state->src_x >> 16),
2999 ((state->src_x & 0xffff) * 15625) >> 10,
3000 (state->src_y >> 16),
3001 ((state->src_y & 0xffff) * 15625) >> 10,
3002 (state->src_w >> 16),
3003 ((state->src_w & 0xffff) * 15625) >> 10,
3004 (state->src_h >> 16),
3005 ((state->src_h & 0xffff) * 15625) >> 10,
3006 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3007 plane_rotation(state->rotation));
3008 }
3009}
3010
3011static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3012{
3013 struct intel_crtc_state *pipe_config;
3014 int num_scalers = intel_crtc->num_scalers;
3015 int i;
3016
3017 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3018
3019 /* Not all platformas have a scaler */
3020 if (num_scalers) {
3021 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3022 num_scalers,
3023 pipe_config->scaler_state.scaler_users,
3024 pipe_config->scaler_state.scaler_id);
3025
3026 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3027 struct intel_scaler *sc =
3028 &pipe_config->scaler_state.scalers[i];
3029
3030 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3031 i, yesno(sc->in_use), sc->mode);
3032 }
3033 seq_puts(m, "\n");
3034 } else {
3035 seq_puts(m, "\tNo scalers available on this platform\n");
3036 }
3037}
3038
53f5e3ca
JB
3039static int i915_display_info(struct seq_file *m, void *unused)
3040{
9f25d007 3041 struct drm_info_node *node = m->private;
53f5e3ca 3042 struct drm_device *dev = node->minor->dev;
b0e5ddf3 3043 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 3044 struct intel_crtc *crtc;
53f5e3ca
JB
3045 struct drm_connector *connector;
3046
b0e5ddf3 3047 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3048 drm_modeset_lock_all(dev);
3049 seq_printf(m, "CRTC info\n");
3050 seq_printf(m, "---------\n");
d3fcc808 3051 for_each_intel_crtc(dev, crtc) {
065f2ec2 3052 bool active;
f77076c9 3053 struct intel_crtc_state *pipe_config;
065f2ec2 3054 int x, y;
53f5e3ca 3055
f77076c9
ML
3056 pipe_config = to_intel_crtc_state(crtc->base.state);
3057
3abc4e09 3058 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3059 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3060 yesno(pipe_config->base.active),
3abc4e09
RF
3061 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3062 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3063
f77076c9 3064 if (pipe_config->base.active) {
065f2ec2
CW
3065 intel_crtc_info(m, crtc);
3066
a23dc658 3067 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3068 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3069 yesno(crtc->cursor_base),
3dd512fb
MR
3070 x, y, crtc->base.cursor->state->crtc_w,
3071 crtc->base.cursor->state->crtc_h,
57127efa 3072 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3073 intel_scaler_info(m, crtc);
3074 intel_plane_info(m, crtc);
a23dc658 3075 }
cace841c
DV
3076
3077 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3078 yesno(!crtc->cpu_fifo_underrun_disabled),
3079 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3080 }
3081
3082 seq_printf(m, "\n");
3083 seq_printf(m, "Connector info\n");
3084 seq_printf(m, "--------------\n");
3085 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3086 intel_connector_info(m, connector);
3087 }
3088 drm_modeset_unlock_all(dev);
b0e5ddf3 3089 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3090
3091 return 0;
3092}
3093
e04934cf
BW
3094static int i915_semaphore_status(struct seq_file *m, void *unused)
3095{
3096 struct drm_info_node *node = (struct drm_info_node *) m->private;
3097 struct drm_device *dev = node->minor->dev;
3098 struct drm_i915_private *dev_priv = dev->dev_private;
3099 struct intel_engine_cs *ring;
3100 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
3101 int i, j, ret;
3102
3103 if (!i915_semaphore_is_enabled(dev)) {
3104 seq_puts(m, "Semaphores are disabled\n");
3105 return 0;
3106 }
3107
3108 ret = mutex_lock_interruptible(&dev->struct_mutex);
3109 if (ret)
3110 return ret;
03872064 3111 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3112
3113 if (IS_BROADWELL(dev)) {
3114 struct page *page;
3115 uint64_t *seqno;
3116
3117 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3118
3119 seqno = (uint64_t *)kmap_atomic(page);
3120 for_each_ring(ring, dev_priv, i) {
3121 uint64_t offset;
3122
3123 seq_printf(m, "%s\n", ring->name);
3124
3125 seq_puts(m, " Last signal:");
3126 for (j = 0; j < num_rings; j++) {
3127 offset = i * I915_NUM_RINGS + j;
3128 seq_printf(m, "0x%08llx (0x%02llx) ",
3129 seqno[offset], offset * 8);
3130 }
3131 seq_putc(m, '\n');
3132
3133 seq_puts(m, " Last wait: ");
3134 for (j = 0; j < num_rings; j++) {
3135 offset = i + (j * I915_NUM_RINGS);
3136 seq_printf(m, "0x%08llx (0x%02llx) ",
3137 seqno[offset], offset * 8);
3138 }
3139 seq_putc(m, '\n');
3140
3141 }
3142 kunmap_atomic(seqno);
3143 } else {
3144 seq_puts(m, " Last signal:");
3145 for_each_ring(ring, dev_priv, i)
3146 for (j = 0; j < num_rings; j++)
3147 seq_printf(m, "0x%08x\n",
3148 I915_READ(ring->semaphore.mbox.signal[j]));
3149 seq_putc(m, '\n');
3150 }
3151
3152 seq_puts(m, "\nSync seqno:\n");
3153 for_each_ring(ring, dev_priv, i) {
3154 for (j = 0; j < num_rings; j++) {
3155 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
3156 }
3157 seq_putc(m, '\n');
3158 }
3159 seq_putc(m, '\n');
3160
03872064 3161 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3162 mutex_unlock(&dev->struct_mutex);
3163 return 0;
3164}
3165
728e29d7
DV
3166static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3167{
3168 struct drm_info_node *node = (struct drm_info_node *) m->private;
3169 struct drm_device *dev = node->minor->dev;
3170 struct drm_i915_private *dev_priv = dev->dev_private;
3171 int i;
3172
3173 drm_modeset_lock_all(dev);
3174 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3175 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3176
3177 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
1e6f2ddc 3178 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3e369b76 3179 pll->config.crtc_mask, pll->active, yesno(pll->on));
728e29d7 3180 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3181 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3182 seq_printf(m, " dpll_md: 0x%08x\n",
3183 pll->config.hw_state.dpll_md);
3184 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3185 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3186 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3187 }
3188 drm_modeset_unlock_all(dev);
3189
3190 return 0;
3191}
3192
1ed1ef9d 3193static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3194{
3195 int i;
3196 int ret;
3197 struct drm_info_node *node = (struct drm_info_node *) m->private;
3198 struct drm_device *dev = node->minor->dev;
3199 struct drm_i915_private *dev_priv = dev->dev_private;
3200
888b5995
AS
3201 ret = mutex_lock_interruptible(&dev->struct_mutex);
3202 if (ret)
3203 return ret;
3204
3205 intel_runtime_pm_get(dev_priv);
3206
7225342a
MK
3207 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
3208 for (i = 0; i < dev_priv->workarounds.count; ++i) {
f0f59a00
VS
3209 i915_reg_t addr;
3210 u32 mask, value, read;
2fa60f6d 3211 bool ok;
888b5995 3212
7225342a
MK
3213 addr = dev_priv->workarounds.reg[i].addr;
3214 mask = dev_priv->workarounds.reg[i].mask;
2fa60f6d
MK
3215 value = dev_priv->workarounds.reg[i].value;
3216 read = I915_READ(addr);
3217 ok = (value & mask) == (read & mask);
3218 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3219 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3220 }
3221
3222 intel_runtime_pm_put(dev_priv);
3223 mutex_unlock(&dev->struct_mutex);
3224
3225 return 0;
3226}
3227
c5511e44
DL
3228static int i915_ddb_info(struct seq_file *m, void *unused)
3229{
3230 struct drm_info_node *node = m->private;
3231 struct drm_device *dev = node->minor->dev;
3232 struct drm_i915_private *dev_priv = dev->dev_private;
3233 struct skl_ddb_allocation *ddb;
3234 struct skl_ddb_entry *entry;
3235 enum pipe pipe;
3236 int plane;
3237
2fcffe19
DL
3238 if (INTEL_INFO(dev)->gen < 9)
3239 return 0;
3240
c5511e44
DL
3241 drm_modeset_lock_all(dev);
3242
3243 ddb = &dev_priv->wm.skl_hw.ddb;
3244
3245 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3246
3247 for_each_pipe(dev_priv, pipe) {
3248 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3249
dd740780 3250 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3251 entry = &ddb->plane[pipe][plane];
3252 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3253 entry->start, entry->end,
3254 skl_ddb_entry_size(entry));
3255 }
3256
4969d33e 3257 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3258 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3259 entry->end, skl_ddb_entry_size(entry));
3260 }
3261
3262 drm_modeset_unlock_all(dev);
3263
3264 return 0;
3265}
3266
a54746e3
VK
3267static void drrs_status_per_crtc(struct seq_file *m,
3268 struct drm_device *dev, struct intel_crtc *intel_crtc)
3269{
3270 struct intel_encoder *intel_encoder;
3271 struct drm_i915_private *dev_priv = dev->dev_private;
3272 struct i915_drrs *drrs = &dev_priv->drrs;
3273 int vrefresh = 0;
3274
3275 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3276 /* Encoder connected on this CRTC */
3277 switch (intel_encoder->type) {
3278 case INTEL_OUTPUT_EDP:
3279 seq_puts(m, "eDP:\n");
3280 break;
3281 case INTEL_OUTPUT_DSI:
3282 seq_puts(m, "DSI:\n");
3283 break;
3284 case INTEL_OUTPUT_HDMI:
3285 seq_puts(m, "HDMI:\n");
3286 break;
3287 case INTEL_OUTPUT_DISPLAYPORT:
3288 seq_puts(m, "DP:\n");
3289 break;
3290 default:
3291 seq_printf(m, "Other encoder (id=%d).\n",
3292 intel_encoder->type);
3293 return;
3294 }
3295 }
3296
3297 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3298 seq_puts(m, "\tVBT: DRRS_type: Static");
3299 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3300 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3301 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3302 seq_puts(m, "\tVBT: DRRS_type: None");
3303 else
3304 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3305
3306 seq_puts(m, "\n\n");
3307
f77076c9 3308 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3309 struct intel_panel *panel;
3310
3311 mutex_lock(&drrs->mutex);
3312 /* DRRS Supported */
3313 seq_puts(m, "\tDRRS Supported: Yes\n");
3314
3315 /* disable_drrs() will make drrs->dp NULL */
3316 if (!drrs->dp) {
3317 seq_puts(m, "Idleness DRRS: Disabled");
3318 mutex_unlock(&drrs->mutex);
3319 return;
3320 }
3321
3322 panel = &drrs->dp->attached_connector->panel;
3323 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3324 drrs->busy_frontbuffer_bits);
3325
3326 seq_puts(m, "\n\t\t");
3327 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3328 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3329 vrefresh = panel->fixed_mode->vrefresh;
3330 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3331 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3332 vrefresh = panel->downclock_mode->vrefresh;
3333 } else {
3334 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3335 drrs->refresh_rate_type);
3336 mutex_unlock(&drrs->mutex);
3337 return;
3338 }
3339 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3340
3341 seq_puts(m, "\n\t\t");
3342 mutex_unlock(&drrs->mutex);
3343 } else {
3344 /* DRRS not supported. Print the VBT parameter*/
3345 seq_puts(m, "\tDRRS Supported : No");
3346 }
3347 seq_puts(m, "\n");
3348}
3349
3350static int i915_drrs_status(struct seq_file *m, void *unused)
3351{
3352 struct drm_info_node *node = m->private;
3353 struct drm_device *dev = node->minor->dev;
3354 struct intel_crtc *intel_crtc;
3355 int active_crtc_cnt = 0;
3356
3357 for_each_intel_crtc(dev, intel_crtc) {
3358 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3359
f77076c9 3360 if (intel_crtc->base.state->active) {
a54746e3
VK
3361 active_crtc_cnt++;
3362 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3363
3364 drrs_status_per_crtc(m, dev, intel_crtc);
3365 }
3366
3367 drm_modeset_unlock(&intel_crtc->base.mutex);
3368 }
3369
3370 if (!active_crtc_cnt)
3371 seq_puts(m, "No active crtc found\n");
3372
3373 return 0;
3374}
3375
07144428
DL
3376struct pipe_crc_info {
3377 const char *name;
3378 struct drm_device *dev;
3379 enum pipe pipe;
3380};
3381
11bed958
DA
3382static int i915_dp_mst_info(struct seq_file *m, void *unused)
3383{
3384 struct drm_info_node *node = (struct drm_info_node *) m->private;
3385 struct drm_device *dev = node->minor->dev;
3386 struct drm_encoder *encoder;
3387 struct intel_encoder *intel_encoder;
3388 struct intel_digital_port *intel_dig_port;
3389 drm_modeset_lock_all(dev);
3390 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3391 intel_encoder = to_intel_encoder(encoder);
3392 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3393 continue;
3394 intel_dig_port = enc_to_dig_port(encoder);
3395 if (!intel_dig_port->dp.can_mst)
3396 continue;
3397
3398 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3399 }
3400 drm_modeset_unlock_all(dev);
3401 return 0;
3402}
3403
07144428
DL
3404static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3405{
be5c7a90
DL
3406 struct pipe_crc_info *info = inode->i_private;
3407 struct drm_i915_private *dev_priv = info->dev->dev_private;
3408 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3409
7eb1c496
DV
3410 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3411 return -ENODEV;
3412
d538bbdf
DL
3413 spin_lock_irq(&pipe_crc->lock);
3414
3415 if (pipe_crc->opened) {
3416 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3417 return -EBUSY; /* already open */
3418 }
3419
d538bbdf 3420 pipe_crc->opened = true;
07144428
DL
3421 filep->private_data = inode->i_private;
3422
d538bbdf
DL
3423 spin_unlock_irq(&pipe_crc->lock);
3424
07144428
DL
3425 return 0;
3426}
3427
3428static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3429{
be5c7a90
DL
3430 struct pipe_crc_info *info = inode->i_private;
3431 struct drm_i915_private *dev_priv = info->dev->dev_private;
3432 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3433
d538bbdf
DL
3434 spin_lock_irq(&pipe_crc->lock);
3435 pipe_crc->opened = false;
3436 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3437
07144428
DL
3438 return 0;
3439}
3440
3441/* (6 fields, 8 chars each, space separated (5) + '\n') */
3442#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3443/* account for \'0' */
3444#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3445
3446static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3447{
d538bbdf
DL
3448 assert_spin_locked(&pipe_crc->lock);
3449 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3450 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3451}
3452
3453static ssize_t
3454i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3455 loff_t *pos)
3456{
3457 struct pipe_crc_info *info = filep->private_data;
3458 struct drm_device *dev = info->dev;
3459 struct drm_i915_private *dev_priv = dev->dev_private;
3460 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3461 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3462 int n_entries;
07144428
DL
3463 ssize_t bytes_read;
3464
3465 /*
3466 * Don't allow user space to provide buffers not big enough to hold
3467 * a line of data.
3468 */
3469 if (count < PIPE_CRC_LINE_LEN)
3470 return -EINVAL;
3471
3472 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3473 return 0;
07144428
DL
3474
3475 /* nothing to read */
d538bbdf 3476 spin_lock_irq(&pipe_crc->lock);
07144428 3477 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3478 int ret;
3479
3480 if (filep->f_flags & O_NONBLOCK) {
3481 spin_unlock_irq(&pipe_crc->lock);
07144428 3482 return -EAGAIN;
d538bbdf 3483 }
07144428 3484
d538bbdf
DL
3485 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3486 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3487 if (ret) {
3488 spin_unlock_irq(&pipe_crc->lock);
3489 return ret;
3490 }
8bf1e9f1
SH
3491 }
3492
07144428 3493 /* We now have one or more entries to read */
9ad6d99f 3494 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3495
07144428 3496 bytes_read = 0;
9ad6d99f
VS
3497 while (n_entries > 0) {
3498 struct intel_pipe_crc_entry *entry =
3499 &pipe_crc->entries[pipe_crc->tail];
07144428 3500 int ret;
8bf1e9f1 3501
9ad6d99f
VS
3502 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3503 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3504 break;
3505
3506 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3507 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3508
07144428
DL
3509 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3510 "%8u %8x %8x %8x %8x %8x\n",
3511 entry->frame, entry->crc[0],
3512 entry->crc[1], entry->crc[2],
3513 entry->crc[3], entry->crc[4]);
3514
9ad6d99f
VS
3515 spin_unlock_irq(&pipe_crc->lock);
3516
3517 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3518 if (ret == PIPE_CRC_LINE_LEN)
3519 return -EFAULT;
b2c88f5b 3520
9ad6d99f
VS
3521 user_buf += PIPE_CRC_LINE_LEN;
3522 n_entries--;
3523
3524 spin_lock_irq(&pipe_crc->lock);
3525 }
8bf1e9f1 3526
d538bbdf
DL
3527 spin_unlock_irq(&pipe_crc->lock);
3528
07144428
DL
3529 return bytes_read;
3530}
3531
3532static const struct file_operations i915_pipe_crc_fops = {
3533 .owner = THIS_MODULE,
3534 .open = i915_pipe_crc_open,
3535 .read = i915_pipe_crc_read,
3536 .release = i915_pipe_crc_release,
3537};
3538
3539static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3540 {
3541 .name = "i915_pipe_A_crc",
3542 .pipe = PIPE_A,
3543 },
3544 {
3545 .name = "i915_pipe_B_crc",
3546 .pipe = PIPE_B,
3547 },
3548 {
3549 .name = "i915_pipe_C_crc",
3550 .pipe = PIPE_C,
3551 },
3552};
3553
3554static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3555 enum pipe pipe)
3556{
3557 struct drm_device *dev = minor->dev;
3558 struct dentry *ent;
3559 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3560
3561 info->dev = dev;
3562 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3563 &i915_pipe_crc_fops);
f3c5fe97
WY
3564 if (!ent)
3565 return -ENOMEM;
07144428
DL
3566
3567 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3568}
3569
e8dfcf78 3570static const char * const pipe_crc_sources[] = {
926321d5
DV
3571 "none",
3572 "plane1",
3573 "plane2",
3574 "pf",
5b3a856b 3575 "pipe",
3d099a05
DV
3576 "TV",
3577 "DP-B",
3578 "DP-C",
3579 "DP-D",
46a19188 3580 "auto",
926321d5
DV
3581};
3582
3583static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3584{
3585 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3586 return pipe_crc_sources[source];
3587}
3588
bd9db02f 3589static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3590{
3591 struct drm_device *dev = m->private;
3592 struct drm_i915_private *dev_priv = dev->dev_private;
3593 int i;
3594
3595 for (i = 0; i < I915_MAX_PIPES; i++)
3596 seq_printf(m, "%c %s\n", pipe_name(i),
3597 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3598
3599 return 0;
3600}
3601
bd9db02f 3602static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3603{
3604 struct drm_device *dev = inode->i_private;
3605
bd9db02f 3606 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3607}
3608
46a19188 3609static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3610 uint32_t *val)
3611{
46a19188
DV
3612 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3613 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3614
3615 switch (*source) {
52f843f6
DV
3616 case INTEL_PIPE_CRC_SOURCE_PIPE:
3617 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3618 break;
3619 case INTEL_PIPE_CRC_SOURCE_NONE:
3620 *val = 0;
3621 break;
3622 default:
3623 return -EINVAL;
3624 }
3625
3626 return 0;
3627}
3628
46a19188
DV
3629static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3630 enum intel_pipe_crc_source *source)
3631{
3632 struct intel_encoder *encoder;
3633 struct intel_crtc *crtc;
26756809 3634 struct intel_digital_port *dig_port;
46a19188
DV
3635 int ret = 0;
3636
3637 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3638
6e9f798d 3639 drm_modeset_lock_all(dev);
b2784e15 3640 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3641 if (!encoder->base.crtc)
3642 continue;
3643
3644 crtc = to_intel_crtc(encoder->base.crtc);
3645
3646 if (crtc->pipe != pipe)
3647 continue;
3648
3649 switch (encoder->type) {
3650 case INTEL_OUTPUT_TVOUT:
3651 *source = INTEL_PIPE_CRC_SOURCE_TV;
3652 break;
3653 case INTEL_OUTPUT_DISPLAYPORT:
3654 case INTEL_OUTPUT_EDP:
26756809
DV
3655 dig_port = enc_to_dig_port(&encoder->base);
3656 switch (dig_port->port) {
3657 case PORT_B:
3658 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3659 break;
3660 case PORT_C:
3661 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3662 break;
3663 case PORT_D:
3664 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3665 break;
3666 default:
3667 WARN(1, "nonexisting DP port %c\n",
3668 port_name(dig_port->port));
3669 break;
3670 }
46a19188 3671 break;
6847d71b
PZ
3672 default:
3673 break;
46a19188
DV
3674 }
3675 }
6e9f798d 3676 drm_modeset_unlock_all(dev);
46a19188
DV
3677
3678 return ret;
3679}
3680
3681static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3682 enum pipe pipe,
3683 enum intel_pipe_crc_source *source,
7ac0129b
DV
3684 uint32_t *val)
3685{
8d2f24ca
DV
3686 struct drm_i915_private *dev_priv = dev->dev_private;
3687 bool need_stable_symbols = false;
3688
46a19188
DV
3689 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3690 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3691 if (ret)
3692 return ret;
3693 }
3694
3695 switch (*source) {
7ac0129b
DV
3696 case INTEL_PIPE_CRC_SOURCE_PIPE:
3697 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3698 break;
3699 case INTEL_PIPE_CRC_SOURCE_DP_B:
3700 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3701 need_stable_symbols = true;
7ac0129b
DV
3702 break;
3703 case INTEL_PIPE_CRC_SOURCE_DP_C:
3704 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3705 need_stable_symbols = true;
7ac0129b 3706 break;
2be57922
VS
3707 case INTEL_PIPE_CRC_SOURCE_DP_D:
3708 if (!IS_CHERRYVIEW(dev))
3709 return -EINVAL;
3710 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3711 need_stable_symbols = true;
3712 break;
7ac0129b
DV
3713 case INTEL_PIPE_CRC_SOURCE_NONE:
3714 *val = 0;
3715 break;
3716 default:
3717 return -EINVAL;
3718 }
3719
8d2f24ca
DV
3720 /*
3721 * When the pipe CRC tap point is after the transcoders we need
3722 * to tweak symbol-level features to produce a deterministic series of
3723 * symbols for a given frame. We need to reset those features only once
3724 * a frame (instead of every nth symbol):
3725 * - DC-balance: used to ensure a better clock recovery from the data
3726 * link (SDVO)
3727 * - DisplayPort scrambling: used for EMI reduction
3728 */
3729 if (need_stable_symbols) {
3730 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3731
8d2f24ca 3732 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3733 switch (pipe) {
3734 case PIPE_A:
8d2f24ca 3735 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3736 break;
3737 case PIPE_B:
8d2f24ca 3738 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3739 break;
3740 case PIPE_C:
3741 tmp |= PIPE_C_SCRAMBLE_RESET;
3742 break;
3743 default:
3744 return -EINVAL;
3745 }
8d2f24ca
DV
3746 I915_WRITE(PORT_DFT2_G4X, tmp);
3747 }
3748
7ac0129b
DV
3749 return 0;
3750}
3751
4b79ebf7 3752static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3753 enum pipe pipe,
3754 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3755 uint32_t *val)
3756{
84093603
DV
3757 struct drm_i915_private *dev_priv = dev->dev_private;
3758 bool need_stable_symbols = false;
3759
46a19188
DV
3760 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3761 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3762 if (ret)
3763 return ret;
3764 }
3765
3766 switch (*source) {
4b79ebf7
DV
3767 case INTEL_PIPE_CRC_SOURCE_PIPE:
3768 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3769 break;
3770 case INTEL_PIPE_CRC_SOURCE_TV:
3771 if (!SUPPORTS_TV(dev))
3772 return -EINVAL;
3773 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3774 break;
3775 case INTEL_PIPE_CRC_SOURCE_DP_B:
3776 if (!IS_G4X(dev))
3777 return -EINVAL;
3778 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3779 need_stable_symbols = true;
4b79ebf7
DV
3780 break;
3781 case INTEL_PIPE_CRC_SOURCE_DP_C:
3782 if (!IS_G4X(dev))
3783 return -EINVAL;
3784 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3785 need_stable_symbols = true;
4b79ebf7
DV
3786 break;
3787 case INTEL_PIPE_CRC_SOURCE_DP_D:
3788 if (!IS_G4X(dev))
3789 return -EINVAL;
3790 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3791 need_stable_symbols = true;
4b79ebf7
DV
3792 break;
3793 case INTEL_PIPE_CRC_SOURCE_NONE:
3794 *val = 0;
3795 break;
3796 default:
3797 return -EINVAL;
3798 }
3799
84093603
DV
3800 /*
3801 * When the pipe CRC tap point is after the transcoders we need
3802 * to tweak symbol-level features to produce a deterministic series of
3803 * symbols for a given frame. We need to reset those features only once
3804 * a frame (instead of every nth symbol):
3805 * - DC-balance: used to ensure a better clock recovery from the data
3806 * link (SDVO)
3807 * - DisplayPort scrambling: used for EMI reduction
3808 */
3809 if (need_stable_symbols) {
3810 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3811
3812 WARN_ON(!IS_G4X(dev));
3813
3814 I915_WRITE(PORT_DFT_I9XX,
3815 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3816
3817 if (pipe == PIPE_A)
3818 tmp |= PIPE_A_SCRAMBLE_RESET;
3819 else
3820 tmp |= PIPE_B_SCRAMBLE_RESET;
3821
3822 I915_WRITE(PORT_DFT2_G4X, tmp);
3823 }
3824
4b79ebf7
DV
3825 return 0;
3826}
3827
8d2f24ca
DV
3828static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3829 enum pipe pipe)
3830{
3831 struct drm_i915_private *dev_priv = dev->dev_private;
3832 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3833
eb736679
VS
3834 switch (pipe) {
3835 case PIPE_A:
8d2f24ca 3836 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3837 break;
3838 case PIPE_B:
8d2f24ca 3839 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3840 break;
3841 case PIPE_C:
3842 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3843 break;
3844 default:
3845 return;
3846 }
8d2f24ca
DV
3847 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3848 tmp &= ~DC_BALANCE_RESET_VLV;
3849 I915_WRITE(PORT_DFT2_G4X, tmp);
3850
3851}
3852
84093603
DV
3853static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3854 enum pipe pipe)
3855{
3856 struct drm_i915_private *dev_priv = dev->dev_private;
3857 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3858
3859 if (pipe == PIPE_A)
3860 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3861 else
3862 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3863 I915_WRITE(PORT_DFT2_G4X, tmp);
3864
3865 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3866 I915_WRITE(PORT_DFT_I9XX,
3867 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3868 }
3869}
3870
46a19188 3871static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3872 uint32_t *val)
3873{
46a19188
DV
3874 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3875 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3876
3877 switch (*source) {
5b3a856b
DV
3878 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3879 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3880 break;
3881 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3882 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3883 break;
5b3a856b
DV
3884 case INTEL_PIPE_CRC_SOURCE_PIPE:
3885 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3886 break;
3d099a05 3887 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3888 *val = 0;
3889 break;
3d099a05
DV
3890 default:
3891 return -EINVAL;
5b3a856b
DV
3892 }
3893
3894 return 0;
3895}
3896
c4e2d043 3897static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51
DV
3898{
3899 struct drm_i915_private *dev_priv = dev->dev_private;
3900 struct intel_crtc *crtc =
3901 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3902 struct intel_crtc_state *pipe_config;
c4e2d043
ML
3903 struct drm_atomic_state *state;
3904 int ret = 0;
fabf6e51
DV
3905
3906 drm_modeset_lock_all(dev);
c4e2d043
ML
3907 state = drm_atomic_state_alloc(dev);
3908 if (!state) {
3909 ret = -ENOMEM;
3910 goto out;
fabf6e51 3911 }
fabf6e51 3912
c4e2d043
ML
3913 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3914 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3915 if (IS_ERR(pipe_config)) {
3916 ret = PTR_ERR(pipe_config);
3917 goto out;
3918 }
fabf6e51 3919
c4e2d043
ML
3920 pipe_config->pch_pfit.force_thru = enable;
3921 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3922 pipe_config->pch_pfit.enabled != enable)
3923 pipe_config->base.connectors_changed = true;
1b509259 3924
c4e2d043
ML
3925 ret = drm_atomic_commit(state);
3926out:
fabf6e51 3927 drm_modeset_unlock_all(dev);
c4e2d043
ML
3928 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3929 if (ret)
3930 drm_atomic_state_free(state);
fabf6e51
DV
3931}
3932
3933static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3934 enum pipe pipe,
3935 enum intel_pipe_crc_source *source,
5b3a856b
DV
3936 uint32_t *val)
3937{
46a19188
DV
3938 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3939 *source = INTEL_PIPE_CRC_SOURCE_PF;
3940
3941 switch (*source) {
5b3a856b
DV
3942 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3943 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3944 break;
3945 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3946 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3947 break;
3948 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 3949 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 3950 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 3951
5b3a856b
DV
3952 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3953 break;
3d099a05 3954 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3955 *val = 0;
3956 break;
3d099a05
DV
3957 default:
3958 return -EINVAL;
5b3a856b
DV
3959 }
3960
3961 return 0;
3962}
3963
926321d5
DV
3964static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3965 enum intel_pipe_crc_source source)
3966{
3967 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3968 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
3969 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3970 pipe));
432f3342 3971 u32 val = 0; /* shut up gcc */
5b3a856b 3972 int ret;
926321d5 3973
cc3da175
DL
3974 if (pipe_crc->source == source)
3975 return 0;
3976
ae676fcd
DL
3977 /* forbid changing the source without going back to 'none' */
3978 if (pipe_crc->source && source)
3979 return -EINVAL;
3980
9d8b0588
DV
3981 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3982 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3983 return -EIO;
3984 }
3985
52f843f6 3986 if (IS_GEN2(dev))
46a19188 3987 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3988 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3989 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3990 else if (IS_VALLEYVIEW(dev))
fabf6e51 3991 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3992 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3993 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3994 else
fabf6e51 3995 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3996
3997 if (ret != 0)
3998 return ret;
3999
4b584369
DL
4000 /* none -> real source transition */
4001 if (source) {
4252fbc3
VS
4002 struct intel_pipe_crc_entry *entries;
4003
7cd6ccff
DL
4004 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4005 pipe_name(pipe), pipe_crc_source_name(source));
4006
3cf54b34
VS
4007 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4008 sizeof(pipe_crc->entries[0]),
4252fbc3
VS
4009 GFP_KERNEL);
4010 if (!entries)
e5f75aca
DL
4011 return -ENOMEM;
4012
8c740dce
PZ
4013 /*
4014 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4015 * enabled and disabled dynamically based on package C states,
4016 * user space can't make reliable use of the CRCs, so let's just
4017 * completely disable it.
4018 */
4019 hsw_disable_ips(crtc);
4020
d538bbdf 4021 spin_lock_irq(&pipe_crc->lock);
64387b61 4022 kfree(pipe_crc->entries);
4252fbc3 4023 pipe_crc->entries = entries;
d538bbdf
DL
4024 pipe_crc->head = 0;
4025 pipe_crc->tail = 0;
4026 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4027 }
4028
cc3da175 4029 pipe_crc->source = source;
926321d5 4030
926321d5
DV
4031 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4032 POSTING_READ(PIPE_CRC_CTL(pipe));
4033
e5f75aca
DL
4034 /* real source -> none transition */
4035 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4036 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4037 struct intel_crtc *crtc =
4038 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4039
7cd6ccff
DL
4040 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4041 pipe_name(pipe));
4042
a33d7105 4043 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4044 if (crtc->base.state->active)
a33d7105
DV
4045 intel_wait_for_vblank(dev, pipe);
4046 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4047
d538bbdf
DL
4048 spin_lock_irq(&pipe_crc->lock);
4049 entries = pipe_crc->entries;
e5f75aca 4050 pipe_crc->entries = NULL;
9ad6d99f
VS
4051 pipe_crc->head = 0;
4052 pipe_crc->tail = 0;
d538bbdf
DL
4053 spin_unlock_irq(&pipe_crc->lock);
4054
4055 kfree(entries);
84093603
DV
4056
4057 if (IS_G4X(dev))
4058 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
4059 else if (IS_VALLEYVIEW(dev))
4060 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4061 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4062 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4063
4064 hsw_enable_ips(crtc);
e5f75aca
DL
4065 }
4066
926321d5
DV
4067 return 0;
4068}
4069
4070/*
4071 * Parse pipe CRC command strings:
b94dec87
DL
4072 * command: wsp* object wsp+ name wsp+ source wsp*
4073 * object: 'pipe'
4074 * name: (A | B | C)
926321d5
DV
4075 * source: (none | plane1 | plane2 | pf)
4076 * wsp: (#0x20 | #0x9 | #0xA)+
4077 *
4078 * eg.:
b94dec87
DL
4079 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4080 * "pipe A none" -> Stop CRC
926321d5 4081 */
bd9db02f 4082static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4083{
4084 int n_words = 0;
4085
4086 while (*buf) {
4087 char *end;
4088
4089 /* skip leading white space */
4090 buf = skip_spaces(buf);
4091 if (!*buf)
4092 break; /* end of buffer */
4093
4094 /* find end of word */
4095 for (end = buf; *end && !isspace(*end); end++)
4096 ;
4097
4098 if (n_words == max_words) {
4099 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4100 max_words);
4101 return -EINVAL; /* ran out of words[] before bytes */
4102 }
4103
4104 if (*end)
4105 *end++ = '\0';
4106 words[n_words++] = buf;
4107 buf = end;
4108 }
4109
4110 return n_words;
4111}
4112
b94dec87
DL
4113enum intel_pipe_crc_object {
4114 PIPE_CRC_OBJECT_PIPE,
4115};
4116
e8dfcf78 4117static const char * const pipe_crc_objects[] = {
b94dec87
DL
4118 "pipe",
4119};
4120
4121static int
bd9db02f 4122display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4123{
4124 int i;
4125
4126 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4127 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4128 *o = i;
b94dec87
DL
4129 return 0;
4130 }
4131
4132 return -EINVAL;
4133}
4134
bd9db02f 4135static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4136{
4137 const char name = buf[0];
4138
4139 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4140 return -EINVAL;
4141
4142 *pipe = name - 'A';
4143
4144 return 0;
4145}
4146
4147static int
bd9db02f 4148display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4149{
4150 int i;
4151
4152 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4153 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4154 *s = i;
926321d5
DV
4155 return 0;
4156 }
4157
4158 return -EINVAL;
4159}
4160
bd9db02f 4161static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4162{
b94dec87 4163#define N_WORDS 3
926321d5 4164 int n_words;
b94dec87 4165 char *words[N_WORDS];
926321d5 4166 enum pipe pipe;
b94dec87 4167 enum intel_pipe_crc_object object;
926321d5
DV
4168 enum intel_pipe_crc_source source;
4169
bd9db02f 4170 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4171 if (n_words != N_WORDS) {
4172 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4173 N_WORDS);
4174 return -EINVAL;
4175 }
4176
bd9db02f 4177 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4178 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4179 return -EINVAL;
4180 }
4181
bd9db02f 4182 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4183 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4184 return -EINVAL;
4185 }
4186
bd9db02f 4187 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4188 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4189 return -EINVAL;
4190 }
4191
4192 return pipe_crc_set_source(dev, pipe, source);
4193}
4194
bd9db02f
DL
4195static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4196 size_t len, loff_t *offp)
926321d5
DV
4197{
4198 struct seq_file *m = file->private_data;
4199 struct drm_device *dev = m->private;
4200 char *tmpbuf;
4201 int ret;
4202
4203 if (len == 0)
4204 return 0;
4205
4206 if (len > PAGE_SIZE - 1) {
4207 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4208 PAGE_SIZE);
4209 return -E2BIG;
4210 }
4211
4212 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4213 if (!tmpbuf)
4214 return -ENOMEM;
4215
4216 if (copy_from_user(tmpbuf, ubuf, len)) {
4217 ret = -EFAULT;
4218 goto out;
4219 }
4220 tmpbuf[len] = '\0';
4221
bd9db02f 4222 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4223
4224out:
4225 kfree(tmpbuf);
4226 if (ret < 0)
4227 return ret;
4228
4229 *offp += len;
4230 return len;
4231}
4232
bd9db02f 4233static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4234 .owner = THIS_MODULE,
bd9db02f 4235 .open = display_crc_ctl_open,
926321d5
DV
4236 .read = seq_read,
4237 .llseek = seq_lseek,
4238 .release = single_release,
bd9db02f 4239 .write = display_crc_ctl_write
926321d5
DV
4240};
4241
eb3394fa
TP
4242static ssize_t i915_displayport_test_active_write(struct file *file,
4243 const char __user *ubuf,
4244 size_t len, loff_t *offp)
4245{
4246 char *input_buffer;
4247 int status = 0;
eb3394fa
TP
4248 struct drm_device *dev;
4249 struct drm_connector *connector;
4250 struct list_head *connector_list;
4251 struct intel_dp *intel_dp;
4252 int val = 0;
4253
9aaffa34 4254 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4255
eb3394fa
TP
4256 connector_list = &dev->mode_config.connector_list;
4257
4258 if (len == 0)
4259 return 0;
4260
4261 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4262 if (!input_buffer)
4263 return -ENOMEM;
4264
4265 if (copy_from_user(input_buffer, ubuf, len)) {
4266 status = -EFAULT;
4267 goto out;
4268 }
4269
4270 input_buffer[len] = '\0';
4271 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4272
4273 list_for_each_entry(connector, connector_list, head) {
4274
4275 if (connector->connector_type !=
4276 DRM_MODE_CONNECTOR_DisplayPort)
4277 continue;
4278
b8bb08ec 4279 if (connector->status == connector_status_connected &&
eb3394fa
TP
4280 connector->encoder != NULL) {
4281 intel_dp = enc_to_intel_dp(connector->encoder);
4282 status = kstrtoint(input_buffer, 10, &val);
4283 if (status < 0)
4284 goto out;
4285 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4286 /* To prevent erroneous activation of the compliance
4287 * testing code, only accept an actual value of 1 here
4288 */
4289 if (val == 1)
4290 intel_dp->compliance_test_active = 1;
4291 else
4292 intel_dp->compliance_test_active = 0;
4293 }
4294 }
4295out:
4296 kfree(input_buffer);
4297 if (status < 0)
4298 return status;
4299
4300 *offp += len;
4301 return len;
4302}
4303
4304static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4305{
4306 struct drm_device *dev = m->private;
4307 struct drm_connector *connector;
4308 struct list_head *connector_list = &dev->mode_config.connector_list;
4309 struct intel_dp *intel_dp;
4310
eb3394fa
TP
4311 list_for_each_entry(connector, connector_list, head) {
4312
4313 if (connector->connector_type !=
4314 DRM_MODE_CONNECTOR_DisplayPort)
4315 continue;
4316
4317 if (connector->status == connector_status_connected &&
4318 connector->encoder != NULL) {
4319 intel_dp = enc_to_intel_dp(connector->encoder);
4320 if (intel_dp->compliance_test_active)
4321 seq_puts(m, "1");
4322 else
4323 seq_puts(m, "0");
4324 } else
4325 seq_puts(m, "0");
4326 }
4327
4328 return 0;
4329}
4330
4331static int i915_displayport_test_active_open(struct inode *inode,
4332 struct file *file)
4333{
4334 struct drm_device *dev = inode->i_private;
4335
4336 return single_open(file, i915_displayport_test_active_show, dev);
4337}
4338
4339static const struct file_operations i915_displayport_test_active_fops = {
4340 .owner = THIS_MODULE,
4341 .open = i915_displayport_test_active_open,
4342 .read = seq_read,
4343 .llseek = seq_lseek,
4344 .release = single_release,
4345 .write = i915_displayport_test_active_write
4346};
4347
4348static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4349{
4350 struct drm_device *dev = m->private;
4351 struct drm_connector *connector;
4352 struct list_head *connector_list = &dev->mode_config.connector_list;
4353 struct intel_dp *intel_dp;
4354
eb3394fa
TP
4355 list_for_each_entry(connector, connector_list, head) {
4356
4357 if (connector->connector_type !=
4358 DRM_MODE_CONNECTOR_DisplayPort)
4359 continue;
4360
4361 if (connector->status == connector_status_connected &&
4362 connector->encoder != NULL) {
4363 intel_dp = enc_to_intel_dp(connector->encoder);
4364 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4365 } else
4366 seq_puts(m, "0");
4367 }
4368
4369 return 0;
4370}
4371static int i915_displayport_test_data_open(struct inode *inode,
4372 struct file *file)
4373{
4374 struct drm_device *dev = inode->i_private;
4375
4376 return single_open(file, i915_displayport_test_data_show, dev);
4377}
4378
4379static const struct file_operations i915_displayport_test_data_fops = {
4380 .owner = THIS_MODULE,
4381 .open = i915_displayport_test_data_open,
4382 .read = seq_read,
4383 .llseek = seq_lseek,
4384 .release = single_release
4385};
4386
4387static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4388{
4389 struct drm_device *dev = m->private;
4390 struct drm_connector *connector;
4391 struct list_head *connector_list = &dev->mode_config.connector_list;
4392 struct intel_dp *intel_dp;
4393
eb3394fa
TP
4394 list_for_each_entry(connector, connector_list, head) {
4395
4396 if (connector->connector_type !=
4397 DRM_MODE_CONNECTOR_DisplayPort)
4398 continue;
4399
4400 if (connector->status == connector_status_connected &&
4401 connector->encoder != NULL) {
4402 intel_dp = enc_to_intel_dp(connector->encoder);
4403 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4404 } else
4405 seq_puts(m, "0");
4406 }
4407
4408 return 0;
4409}
4410
4411static int i915_displayport_test_type_open(struct inode *inode,
4412 struct file *file)
4413{
4414 struct drm_device *dev = inode->i_private;
4415
4416 return single_open(file, i915_displayport_test_type_show, dev);
4417}
4418
4419static const struct file_operations i915_displayport_test_type_fops = {
4420 .owner = THIS_MODULE,
4421 .open = i915_displayport_test_type_open,
4422 .read = seq_read,
4423 .llseek = seq_lseek,
4424 .release = single_release
4425};
4426
97e94b22 4427static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4428{
4429 struct drm_device *dev = m->private;
369a1342 4430 int level;
de38b95c
VS
4431 int num_levels;
4432
4433 if (IS_CHERRYVIEW(dev))
4434 num_levels = 3;
4435 else if (IS_VALLEYVIEW(dev))
4436 num_levels = 1;
4437 else
4438 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4439
4440 drm_modeset_lock_all(dev);
4441
4442 for (level = 0; level < num_levels; level++) {
4443 unsigned int latency = wm[level];
4444
97e94b22
DL
4445 /*
4446 * - WM1+ latency values in 0.5us units
de38b95c 4447 * - latencies are in us on gen9/vlv/chv
97e94b22 4448 */
de38b95c 4449 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev))
97e94b22
DL
4450 latency *= 10;
4451 else if (level > 0)
369a1342
VS
4452 latency *= 5;
4453
4454 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4455 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4456 }
4457
4458 drm_modeset_unlock_all(dev);
4459}
4460
4461static int pri_wm_latency_show(struct seq_file *m, void *data)
4462{
4463 struct drm_device *dev = m->private;
97e94b22
DL
4464 struct drm_i915_private *dev_priv = dev->dev_private;
4465 const uint16_t *latencies;
4466
4467 if (INTEL_INFO(dev)->gen >= 9)
4468 latencies = dev_priv->wm.skl_latency;
4469 else
4470 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4471
97e94b22 4472 wm_latency_show(m, latencies);
369a1342
VS
4473
4474 return 0;
4475}
4476
4477static int spr_wm_latency_show(struct seq_file *m, void *data)
4478{
4479 struct drm_device *dev = m->private;
97e94b22
DL
4480 struct drm_i915_private *dev_priv = dev->dev_private;
4481 const uint16_t *latencies;
4482
4483 if (INTEL_INFO(dev)->gen >= 9)
4484 latencies = dev_priv->wm.skl_latency;
4485 else
4486 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4487
97e94b22 4488 wm_latency_show(m, latencies);
369a1342
VS
4489
4490 return 0;
4491}
4492
4493static int cur_wm_latency_show(struct seq_file *m, void *data)
4494{
4495 struct drm_device *dev = m->private;
97e94b22
DL
4496 struct drm_i915_private *dev_priv = dev->dev_private;
4497 const uint16_t *latencies;
4498
4499 if (INTEL_INFO(dev)->gen >= 9)
4500 latencies = dev_priv->wm.skl_latency;
4501 else
4502 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4503
97e94b22 4504 wm_latency_show(m, latencies);
369a1342
VS
4505
4506 return 0;
4507}
4508
4509static int pri_wm_latency_open(struct inode *inode, struct file *file)
4510{
4511 struct drm_device *dev = inode->i_private;
4512
de38b95c 4513 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4514 return -ENODEV;
4515
4516 return single_open(file, pri_wm_latency_show, dev);
4517}
4518
4519static int spr_wm_latency_open(struct inode *inode, struct file *file)
4520{
4521 struct drm_device *dev = inode->i_private;
4522
9ad0257c 4523 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4524 return -ENODEV;
4525
4526 return single_open(file, spr_wm_latency_show, dev);
4527}
4528
4529static int cur_wm_latency_open(struct inode *inode, struct file *file)
4530{
4531 struct drm_device *dev = inode->i_private;
4532
9ad0257c 4533 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4534 return -ENODEV;
4535
4536 return single_open(file, cur_wm_latency_show, dev);
4537}
4538
4539static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4540 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4541{
4542 struct seq_file *m = file->private_data;
4543 struct drm_device *dev = m->private;
97e94b22 4544 uint16_t new[8] = { 0 };
de38b95c 4545 int num_levels;
369a1342
VS
4546 int level;
4547 int ret;
4548 char tmp[32];
4549
de38b95c
VS
4550 if (IS_CHERRYVIEW(dev))
4551 num_levels = 3;
4552 else if (IS_VALLEYVIEW(dev))
4553 num_levels = 1;
4554 else
4555 num_levels = ilk_wm_max_level(dev) + 1;
4556
369a1342
VS
4557 if (len >= sizeof(tmp))
4558 return -EINVAL;
4559
4560 if (copy_from_user(tmp, ubuf, len))
4561 return -EFAULT;
4562
4563 tmp[len] = '\0';
4564
97e94b22
DL
4565 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4566 &new[0], &new[1], &new[2], &new[3],
4567 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4568 if (ret != num_levels)
4569 return -EINVAL;
4570
4571 drm_modeset_lock_all(dev);
4572
4573 for (level = 0; level < num_levels; level++)
4574 wm[level] = new[level];
4575
4576 drm_modeset_unlock_all(dev);
4577
4578 return len;
4579}
4580
4581
4582static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4583 size_t len, loff_t *offp)
4584{
4585 struct seq_file *m = file->private_data;
4586 struct drm_device *dev = m->private;
97e94b22
DL
4587 struct drm_i915_private *dev_priv = dev->dev_private;
4588 uint16_t *latencies;
369a1342 4589
97e94b22
DL
4590 if (INTEL_INFO(dev)->gen >= 9)
4591 latencies = dev_priv->wm.skl_latency;
4592 else
4593 latencies = to_i915(dev)->wm.pri_latency;
4594
4595 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4596}
4597
4598static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4599 size_t len, loff_t *offp)
4600{
4601 struct seq_file *m = file->private_data;
4602 struct drm_device *dev = m->private;
97e94b22
DL
4603 struct drm_i915_private *dev_priv = dev->dev_private;
4604 uint16_t *latencies;
369a1342 4605
97e94b22
DL
4606 if (INTEL_INFO(dev)->gen >= 9)
4607 latencies = dev_priv->wm.skl_latency;
4608 else
4609 latencies = to_i915(dev)->wm.spr_latency;
4610
4611 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4612}
4613
4614static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4615 size_t len, loff_t *offp)
4616{
4617 struct seq_file *m = file->private_data;
4618 struct drm_device *dev = m->private;
97e94b22
DL
4619 struct drm_i915_private *dev_priv = dev->dev_private;
4620 uint16_t *latencies;
4621
4622 if (INTEL_INFO(dev)->gen >= 9)
4623 latencies = dev_priv->wm.skl_latency;
4624 else
4625 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4626
97e94b22 4627 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4628}
4629
4630static const struct file_operations i915_pri_wm_latency_fops = {
4631 .owner = THIS_MODULE,
4632 .open = pri_wm_latency_open,
4633 .read = seq_read,
4634 .llseek = seq_lseek,
4635 .release = single_release,
4636 .write = pri_wm_latency_write
4637};
4638
4639static const struct file_operations i915_spr_wm_latency_fops = {
4640 .owner = THIS_MODULE,
4641 .open = spr_wm_latency_open,
4642 .read = seq_read,
4643 .llseek = seq_lseek,
4644 .release = single_release,
4645 .write = spr_wm_latency_write
4646};
4647
4648static const struct file_operations i915_cur_wm_latency_fops = {
4649 .owner = THIS_MODULE,
4650 .open = cur_wm_latency_open,
4651 .read = seq_read,
4652 .llseek = seq_lseek,
4653 .release = single_release,
4654 .write = cur_wm_latency_write
4655};
4656
647416f9
KC
4657static int
4658i915_wedged_get(void *data, u64 *val)
f3cd474b 4659{
647416f9 4660 struct drm_device *dev = data;
e277a1f8 4661 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4662
647416f9 4663 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 4664
647416f9 4665 return 0;
f3cd474b
CW
4666}
4667
647416f9
KC
4668static int
4669i915_wedged_set(void *data, u64 val)
f3cd474b 4670{
647416f9 4671 struct drm_device *dev = data;
d46c0517
ID
4672 struct drm_i915_private *dev_priv = dev->dev_private;
4673
b8d24a06
MK
4674 /*
4675 * There is no safeguard against this debugfs entry colliding
4676 * with the hangcheck calling same i915_handle_error() in
4677 * parallel, causing an explosion. For now we assume that the
4678 * test harness is responsible enough not to inject gpu hangs
4679 * while it is writing to 'i915_wedged'
4680 */
4681
4682 if (i915_reset_in_progress(&dev_priv->gpu_error))
4683 return -EAGAIN;
4684
d46c0517 4685 intel_runtime_pm_get(dev_priv);
f3cd474b 4686
58174462
MK
4687 i915_handle_error(dev, val,
4688 "Manually setting wedged to %llu", val);
d46c0517
ID
4689
4690 intel_runtime_pm_put(dev_priv);
4691
647416f9 4692 return 0;
f3cd474b
CW
4693}
4694
647416f9
KC
4695DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4696 i915_wedged_get, i915_wedged_set,
3a3b4f98 4697 "%llu\n");
f3cd474b 4698
647416f9
KC
4699static int
4700i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4701{
647416f9 4702 struct drm_device *dev = data;
e277a1f8 4703 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4704
647416f9 4705 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4706
647416f9 4707 return 0;
e5eb3d63
DV
4708}
4709
647416f9
KC
4710static int
4711i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4712{
647416f9 4713 struct drm_device *dev = data;
e5eb3d63 4714 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4715 int ret;
e5eb3d63 4716
647416f9 4717 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4718
22bcfc6a
DV
4719 ret = mutex_lock_interruptible(&dev->struct_mutex);
4720 if (ret)
4721 return ret;
4722
99584db3 4723 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4724 mutex_unlock(&dev->struct_mutex);
4725
647416f9 4726 return 0;
e5eb3d63
DV
4727}
4728
647416f9
KC
4729DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4730 i915_ring_stop_get, i915_ring_stop_set,
4731 "0x%08llx\n");
d5442303 4732
094f9a54
CW
4733static int
4734i915_ring_missed_irq_get(void *data, u64 *val)
4735{
4736 struct drm_device *dev = data;
4737 struct drm_i915_private *dev_priv = dev->dev_private;
4738
4739 *val = dev_priv->gpu_error.missed_irq_rings;
4740 return 0;
4741}
4742
4743static int
4744i915_ring_missed_irq_set(void *data, u64 val)
4745{
4746 struct drm_device *dev = data;
4747 struct drm_i915_private *dev_priv = dev->dev_private;
4748 int ret;
4749
4750 /* Lock against concurrent debugfs callers */
4751 ret = mutex_lock_interruptible(&dev->struct_mutex);
4752 if (ret)
4753 return ret;
4754 dev_priv->gpu_error.missed_irq_rings = val;
4755 mutex_unlock(&dev->struct_mutex);
4756
4757 return 0;
4758}
4759
4760DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4761 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4762 "0x%08llx\n");
4763
4764static int
4765i915_ring_test_irq_get(void *data, u64 *val)
4766{
4767 struct drm_device *dev = data;
4768 struct drm_i915_private *dev_priv = dev->dev_private;
4769
4770 *val = dev_priv->gpu_error.test_irq_rings;
4771
4772 return 0;
4773}
4774
4775static int
4776i915_ring_test_irq_set(void *data, u64 val)
4777{
4778 struct drm_device *dev = data;
4779 struct drm_i915_private *dev_priv = dev->dev_private;
4780 int ret;
4781
4782 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4783
4784 /* Lock against concurrent debugfs callers */
4785 ret = mutex_lock_interruptible(&dev->struct_mutex);
4786 if (ret)
4787 return ret;
4788
4789 dev_priv->gpu_error.test_irq_rings = val;
4790 mutex_unlock(&dev->struct_mutex);
4791
4792 return 0;
4793}
4794
4795DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4796 i915_ring_test_irq_get, i915_ring_test_irq_set,
4797 "0x%08llx\n");
4798
dd624afd
CW
4799#define DROP_UNBOUND 0x1
4800#define DROP_BOUND 0x2
4801#define DROP_RETIRE 0x4
4802#define DROP_ACTIVE 0x8
4803#define DROP_ALL (DROP_UNBOUND | \
4804 DROP_BOUND | \
4805 DROP_RETIRE | \
4806 DROP_ACTIVE)
647416f9
KC
4807static int
4808i915_drop_caches_get(void *data, u64 *val)
dd624afd 4809{
647416f9 4810 *val = DROP_ALL;
dd624afd 4811
647416f9 4812 return 0;
dd624afd
CW
4813}
4814
647416f9
KC
4815static int
4816i915_drop_caches_set(void *data, u64 val)
dd624afd 4817{
647416f9 4818 struct drm_device *dev = data;
dd624afd 4819 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4820 int ret;
dd624afd 4821
2f9fe5ff 4822 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4823
4824 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4825 * on ioctls on -EAGAIN. */
4826 ret = mutex_lock_interruptible(&dev->struct_mutex);
4827 if (ret)
4828 return ret;
4829
4830 if (val & DROP_ACTIVE) {
4831 ret = i915_gpu_idle(dev);
4832 if (ret)
4833 goto unlock;
4834 }
4835
4836 if (val & (DROP_RETIRE | DROP_ACTIVE))
4837 i915_gem_retire_requests(dev);
4838
21ab4e74
CW
4839 if (val & DROP_BOUND)
4840 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4841
21ab4e74
CW
4842 if (val & DROP_UNBOUND)
4843 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4844
4845unlock:
4846 mutex_unlock(&dev->struct_mutex);
4847
647416f9 4848 return ret;
dd624afd
CW
4849}
4850
647416f9
KC
4851DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4852 i915_drop_caches_get, i915_drop_caches_set,
4853 "0x%08llx\n");
dd624afd 4854
647416f9
KC
4855static int
4856i915_max_freq_get(void *data, u64 *val)
358733e9 4857{
647416f9 4858 struct drm_device *dev = data;
e277a1f8 4859 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4860 int ret;
004777cb 4861
daa3afb2 4862 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4863 return -ENODEV;
4864
5c9669ce
TR
4865 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4866
4fc688ce 4867 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4868 if (ret)
4869 return ret;
358733e9 4870
7c59a9c1 4871 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4872 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4873
647416f9 4874 return 0;
358733e9
JB
4875}
4876
647416f9
KC
4877static int
4878i915_max_freq_set(void *data, u64 val)
358733e9 4879{
647416f9 4880 struct drm_device *dev = data;
358733e9 4881 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4882 u32 hw_max, hw_min;
647416f9 4883 int ret;
004777cb 4884
daa3afb2 4885 if (INTEL_INFO(dev)->gen < 6)
004777cb 4886 return -ENODEV;
358733e9 4887
5c9669ce
TR
4888 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4889
647416f9 4890 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4891
4fc688ce 4892 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4893 if (ret)
4894 return ret;
4895
358733e9
JB
4896 /*
4897 * Turbo will still be enabled, but won't go above the set value.
4898 */
bc4d91f6 4899 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4900
bc4d91f6
AG
4901 hw_max = dev_priv->rps.max_freq;
4902 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4903
b39fb297 4904 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4905 mutex_unlock(&dev_priv->rps.hw_lock);
4906 return -EINVAL;
0a073b84
JB
4907 }
4908
b39fb297 4909 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4910
ffe02b40 4911 intel_set_rps(dev, val);
dd0a1aa1 4912
4fc688ce 4913 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4914
647416f9 4915 return 0;
358733e9
JB
4916}
4917
647416f9
KC
4918DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4919 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4920 "%llu\n");
358733e9 4921
647416f9
KC
4922static int
4923i915_min_freq_get(void *data, u64 *val)
1523c310 4924{
647416f9 4925 struct drm_device *dev = data;
e277a1f8 4926 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4927 int ret;
004777cb 4928
daa3afb2 4929 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4930 return -ENODEV;
4931
5c9669ce
TR
4932 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4933
4fc688ce 4934 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4935 if (ret)
4936 return ret;
1523c310 4937
7c59a9c1 4938 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 4939 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4940
647416f9 4941 return 0;
1523c310
JB
4942}
4943
647416f9
KC
4944static int
4945i915_min_freq_set(void *data, u64 val)
1523c310 4946{
647416f9 4947 struct drm_device *dev = data;
1523c310 4948 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4949 u32 hw_max, hw_min;
647416f9 4950 int ret;
004777cb 4951
daa3afb2 4952 if (INTEL_INFO(dev)->gen < 6)
004777cb 4953 return -ENODEV;
1523c310 4954
5c9669ce
TR
4955 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4956
647416f9 4957 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 4958
4fc688ce 4959 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4960 if (ret)
4961 return ret;
4962
1523c310
JB
4963 /*
4964 * Turbo will still be enabled, but won't go below the set value.
4965 */
bc4d91f6 4966 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4967
bc4d91f6
AG
4968 hw_max = dev_priv->rps.max_freq;
4969 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4970
b39fb297 4971 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
4972 mutex_unlock(&dev_priv->rps.hw_lock);
4973 return -EINVAL;
0a073b84 4974 }
dd0a1aa1 4975
b39fb297 4976 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 4977
ffe02b40 4978 intel_set_rps(dev, val);
dd0a1aa1 4979
4fc688ce 4980 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4981
647416f9 4982 return 0;
1523c310
JB
4983}
4984
647416f9
KC
4985DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4986 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 4987 "%llu\n");
1523c310 4988
647416f9
KC
4989static int
4990i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 4991{
647416f9 4992 struct drm_device *dev = data;
e277a1f8 4993 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4994 u32 snpcr;
647416f9 4995 int ret;
07b7ddd9 4996
004777cb
DV
4997 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4998 return -ENODEV;
4999
22bcfc6a
DV
5000 ret = mutex_lock_interruptible(&dev->struct_mutex);
5001 if (ret)
5002 return ret;
c8c8fb33 5003 intel_runtime_pm_get(dev_priv);
22bcfc6a 5004
07b7ddd9 5005 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5006
5007 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
5008 mutex_unlock(&dev_priv->dev->struct_mutex);
5009
647416f9 5010 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5011
647416f9 5012 return 0;
07b7ddd9
JB
5013}
5014
647416f9
KC
5015static int
5016i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5017{
647416f9 5018 struct drm_device *dev = data;
07b7ddd9 5019 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5020 u32 snpcr;
07b7ddd9 5021
004777cb
DV
5022 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5023 return -ENODEV;
5024
647416f9 5025 if (val > 3)
07b7ddd9
JB
5026 return -EINVAL;
5027
c8c8fb33 5028 intel_runtime_pm_get(dev_priv);
647416f9 5029 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5030
5031 /* Update the cache sharing policy here as well */
5032 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5033 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5034 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5035 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5036
c8c8fb33 5037 intel_runtime_pm_put(dev_priv);
647416f9 5038 return 0;
07b7ddd9
JB
5039}
5040
647416f9
KC
5041DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5042 i915_cache_sharing_get, i915_cache_sharing_set,
5043 "%llu\n");
07b7ddd9 5044
5d39525a
JM
5045struct sseu_dev_status {
5046 unsigned int slice_total;
5047 unsigned int subslice_total;
5048 unsigned int subslice_per_slice;
5049 unsigned int eu_total;
5050 unsigned int eu_per_subslice;
5051};
5052
5053static void cherryview_sseu_device_status(struct drm_device *dev,
5054 struct sseu_dev_status *stat)
5055{
5056 struct drm_i915_private *dev_priv = dev->dev_private;
0a0b457f 5057 int ss_max = 2;
5d39525a
JM
5058 int ss;
5059 u32 sig1[ss_max], sig2[ss_max];
5060
5061 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5062 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5063 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5064 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5065
5066 for (ss = 0; ss < ss_max; ss++) {
5067 unsigned int eu_cnt;
5068
5069 if (sig1[ss] & CHV_SS_PG_ENABLE)
5070 /* skip disabled subslice */
5071 continue;
5072
5073 stat->slice_total = 1;
5074 stat->subslice_per_slice++;
5075 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5076 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5077 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5078 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5079 stat->eu_total += eu_cnt;
5080 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5081 }
5082 stat->subslice_total = stat->subslice_per_slice;
5083}
5084
5085static void gen9_sseu_device_status(struct drm_device *dev,
5086 struct sseu_dev_status *stat)
5087{
5088 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 5089 int s_max = 3, ss_max = 4;
5d39525a
JM
5090 int s, ss;
5091 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5092
1c046bc1
JM
5093 /* BXT has a single slice and at most 3 subslices. */
5094 if (IS_BROXTON(dev)) {
5095 s_max = 1;
5096 ss_max = 3;
5097 }
5098
5099 for (s = 0; s < s_max; s++) {
5100 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5101 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5102 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5103 }
5104
5d39525a
JM
5105 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5106 GEN9_PGCTL_SSA_EU19_ACK |
5107 GEN9_PGCTL_SSA_EU210_ACK |
5108 GEN9_PGCTL_SSA_EU311_ACK;
5109 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5110 GEN9_PGCTL_SSB_EU19_ACK |
5111 GEN9_PGCTL_SSB_EU210_ACK |
5112 GEN9_PGCTL_SSB_EU311_ACK;
5113
5114 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5115 unsigned int ss_cnt = 0;
5116
5d39525a
JM
5117 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5118 /* skip disabled slice */
5119 continue;
5120
5121 stat->slice_total++;
1c046bc1 5122
ef11bdb3 5123 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5124 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5125
5d39525a
JM
5126 for (ss = 0; ss < ss_max; ss++) {
5127 unsigned int eu_cnt;
5128
1c046bc1
JM
5129 if (IS_BROXTON(dev) &&
5130 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5131 /* skip disabled subslice */
5132 continue;
5133
5134 if (IS_BROXTON(dev))
5135 ss_cnt++;
5136
5d39525a
JM
5137 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5138 eu_mask[ss%2]);
5139 stat->eu_total += eu_cnt;
5140 stat->eu_per_subslice = max(stat->eu_per_subslice,
5141 eu_cnt);
5142 }
1c046bc1
JM
5143
5144 stat->subslice_total += ss_cnt;
5145 stat->subslice_per_slice = max(stat->subslice_per_slice,
5146 ss_cnt);
5d39525a
JM
5147 }
5148}
5149
91bedd34
ŁD
5150static void broadwell_sseu_device_status(struct drm_device *dev,
5151 struct sseu_dev_status *stat)
5152{
5153 struct drm_i915_private *dev_priv = dev->dev_private;
5154 int s;
5155 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5156
5157 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5158
5159 if (stat->slice_total) {
5160 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5161 stat->subslice_total = stat->slice_total *
5162 stat->subslice_per_slice;
5163 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5164 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5165
5166 /* subtract fused off EU(s) from enabled slice(s) */
5167 for (s = 0; s < stat->slice_total; s++) {
5168 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5169
5170 stat->eu_total -= hweight8(subslice_7eu);
5171 }
5172 }
5173}
5174
3873218f
JM
5175static int i915_sseu_status(struct seq_file *m, void *unused)
5176{
5177 struct drm_info_node *node = (struct drm_info_node *) m->private;
5178 struct drm_device *dev = node->minor->dev;
5d39525a 5179 struct sseu_dev_status stat;
3873218f 5180
91bedd34 5181 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5182 return -ENODEV;
5183
5184 seq_puts(m, "SSEU Device Info\n");
5185 seq_printf(m, " Available Slice Total: %u\n",
5186 INTEL_INFO(dev)->slice_total);
5187 seq_printf(m, " Available Subslice Total: %u\n",
5188 INTEL_INFO(dev)->subslice_total);
5189 seq_printf(m, " Available Subslice Per Slice: %u\n",
5190 INTEL_INFO(dev)->subslice_per_slice);
5191 seq_printf(m, " Available EU Total: %u\n",
5192 INTEL_INFO(dev)->eu_total);
5193 seq_printf(m, " Available EU Per Subslice: %u\n",
5194 INTEL_INFO(dev)->eu_per_subslice);
5195 seq_printf(m, " Has Slice Power Gating: %s\n",
5196 yesno(INTEL_INFO(dev)->has_slice_pg));
5197 seq_printf(m, " Has Subslice Power Gating: %s\n",
5198 yesno(INTEL_INFO(dev)->has_subslice_pg));
5199 seq_printf(m, " Has EU Power Gating: %s\n",
5200 yesno(INTEL_INFO(dev)->has_eu_pg));
5201
7f992aba 5202 seq_puts(m, "SSEU Device Status\n");
5d39525a 5203 memset(&stat, 0, sizeof(stat));
5575f03a 5204 if (IS_CHERRYVIEW(dev)) {
5d39525a 5205 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5206 } else if (IS_BROADWELL(dev)) {
5207 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5208 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5209 gen9_sseu_device_status(dev, &stat);
7f992aba 5210 }
5d39525a
JM
5211 seq_printf(m, " Enabled Slice Total: %u\n",
5212 stat.slice_total);
5213 seq_printf(m, " Enabled Subslice Total: %u\n",
5214 stat.subslice_total);
5215 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5216 stat.subslice_per_slice);
5217 seq_printf(m, " Enabled EU Total: %u\n",
5218 stat.eu_total);
5219 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5220 stat.eu_per_subslice);
7f992aba 5221
3873218f
JM
5222 return 0;
5223}
5224
6d794d42
BW
5225static int i915_forcewake_open(struct inode *inode, struct file *file)
5226{
5227 struct drm_device *dev = inode->i_private;
5228 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 5229
075edca4 5230 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5231 return 0;
5232
6daccb0b 5233 intel_runtime_pm_get(dev_priv);
59bad947 5234 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5235
5236 return 0;
5237}
5238
c43b5634 5239static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5240{
5241 struct drm_device *dev = inode->i_private;
5242 struct drm_i915_private *dev_priv = dev->dev_private;
5243
075edca4 5244 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5245 return 0;
5246
59bad947 5247 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5248 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5249
5250 return 0;
5251}
5252
5253static const struct file_operations i915_forcewake_fops = {
5254 .owner = THIS_MODULE,
5255 .open = i915_forcewake_open,
5256 .release = i915_forcewake_release,
5257};
5258
5259static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5260{
5261 struct drm_device *dev = minor->dev;
5262 struct dentry *ent;
5263
5264 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5265 S_IRUSR,
6d794d42
BW
5266 root, dev,
5267 &i915_forcewake_fops);
f3c5fe97
WY
5268 if (!ent)
5269 return -ENOMEM;
6d794d42 5270
8eb57294 5271 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5272}
5273
6a9c308d
DV
5274static int i915_debugfs_create(struct dentry *root,
5275 struct drm_minor *minor,
5276 const char *name,
5277 const struct file_operations *fops)
07b7ddd9
JB
5278{
5279 struct drm_device *dev = minor->dev;
5280 struct dentry *ent;
5281
6a9c308d 5282 ent = debugfs_create_file(name,
07b7ddd9
JB
5283 S_IRUGO | S_IWUSR,
5284 root, dev,
6a9c308d 5285 fops);
f3c5fe97
WY
5286 if (!ent)
5287 return -ENOMEM;
07b7ddd9 5288
6a9c308d 5289 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5290}
5291
06c5bf8c 5292static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5293 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5294 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5295 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5296 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5297 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5298 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5299 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5300 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5301 {"i915_gem_request", i915_gem_request_info, 0},
5302 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5303 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5304 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5305 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5306 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5307 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5308 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5309 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5310 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5311 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5312 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5313 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5314 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5315 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5316 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5317 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5318 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5319 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5320 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5321 {"i915_sr_status", i915_sr_status, 0},
44834a67 5322 {"i915_opregion", i915_opregion, 0},
37811fcc 5323 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5324 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5325 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5326 {"i915_execlists", i915_execlists, 0},
f65367b5 5327 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5328 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5329 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5330 {"i915_llc", i915_llc, 0},
e91fd8c6 5331 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5332 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5333 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5334 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5335 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5336 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5337 {"i915_display_info", i915_display_info, 0},
e04934cf 5338 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5339 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5340 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5341 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5342 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5343 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5344 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5345 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5346};
27c202ad 5347#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5348
06c5bf8c 5349static const struct i915_debugfs_files {
34b9674c
DV
5350 const char *name;
5351 const struct file_operations *fops;
5352} i915_debugfs_files[] = {
5353 {"i915_wedged", &i915_wedged_fops},
5354 {"i915_max_freq", &i915_max_freq_fops},
5355 {"i915_min_freq", &i915_min_freq_fops},
5356 {"i915_cache_sharing", &i915_cache_sharing_fops},
5357 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5358 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5359 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5360 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5361 {"i915_error_state", &i915_error_state_fops},
5362 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5363 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5364 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5365 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5366 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5367 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5368 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5369 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5370 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5371};
5372
07144428
DL
5373void intel_display_crc_init(struct drm_device *dev)
5374{
5375 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5376 enum pipe pipe;
07144428 5377
055e393f 5378 for_each_pipe(dev_priv, pipe) {
b378360e 5379 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5380
d538bbdf
DL
5381 pipe_crc->opened = false;
5382 spin_lock_init(&pipe_crc->lock);
07144428
DL
5383 init_waitqueue_head(&pipe_crc->wq);
5384 }
5385}
5386
27c202ad 5387int i915_debugfs_init(struct drm_minor *minor)
2017263e 5388{
34b9674c 5389 int ret, i;
f3cd474b 5390
6d794d42 5391 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5392 if (ret)
5393 return ret;
6a9c308d 5394
07144428
DL
5395 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5396 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5397 if (ret)
5398 return ret;
5399 }
5400
34b9674c
DV
5401 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5402 ret = i915_debugfs_create(minor->debugfs_root, minor,
5403 i915_debugfs_files[i].name,
5404 i915_debugfs_files[i].fops);
5405 if (ret)
5406 return ret;
5407 }
40633219 5408
27c202ad
BG
5409 return drm_debugfs_create_files(i915_debugfs_list,
5410 I915_DEBUGFS_ENTRIES,
2017263e
BG
5411 minor->debugfs_root, minor);
5412}
5413
27c202ad 5414void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5415{
34b9674c
DV
5416 int i;
5417
27c202ad
BG
5418 drm_debugfs_remove_files(i915_debugfs_list,
5419 I915_DEBUGFS_ENTRIES, minor);
07144428 5420
6d794d42
BW
5421 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5422 1, minor);
07144428 5423
e309a997 5424 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5425 struct drm_info_list *info_list =
5426 (struct drm_info_list *)&i915_pipe_crc_data[i];
5427
5428 drm_debugfs_remove_files(info_list, 1, minor);
5429 }
5430
34b9674c
DV
5431 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5432 struct drm_info_list *info_list =
5433 (struct drm_info_list *) i915_debugfs_files[i].fops;
5434
5435 drm_debugfs_remove_files(info_list, 1, minor);
5436 }
2017263e 5437}
aa7471d2
JN
5438
5439struct dpcd_block {
5440 /* DPCD dump start address. */
5441 unsigned int offset;
5442 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5443 unsigned int end;
5444 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5445 size_t size;
5446 /* Only valid for eDP. */
5447 bool edp;
5448};
5449
5450static const struct dpcd_block i915_dpcd_debug[] = {
5451 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5452 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5453 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5454 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5455 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5456 { .offset = DP_SET_POWER },
5457 { .offset = DP_EDP_DPCD_REV },
5458 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5459 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5460 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5461};
5462
5463static int i915_dpcd_show(struct seq_file *m, void *data)
5464{
5465 struct drm_connector *connector = m->private;
5466 struct intel_dp *intel_dp =
5467 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5468 uint8_t buf[16];
5469 ssize_t err;
5470 int i;
5471
5c1a8875
MK
5472 if (connector->status != connector_status_connected)
5473 return -ENODEV;
5474
aa7471d2
JN
5475 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5476 const struct dpcd_block *b = &i915_dpcd_debug[i];
5477 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5478
5479 if (b->edp &&
5480 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5481 continue;
5482
5483 /* low tech for now */
5484 if (WARN_ON(size > sizeof(buf)))
5485 continue;
5486
5487 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5488 if (err <= 0) {
5489 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5490 size, b->offset, err);
5491 continue;
5492 }
5493
5494 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5495 }
aa7471d2
JN
5496
5497 return 0;
5498}
5499
5500static int i915_dpcd_open(struct inode *inode, struct file *file)
5501{
5502 return single_open(file, i915_dpcd_show, inode->i_private);
5503}
5504
5505static const struct file_operations i915_dpcd_fops = {
5506 .owner = THIS_MODULE,
5507 .open = i915_dpcd_open,
5508 .read = seq_read,
5509 .llseek = seq_lseek,
5510 .release = single_release,
5511};
5512
5513/**
5514 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5515 * @connector: pointer to a registered drm_connector
5516 *
5517 * Cleanup will be done by drm_connector_unregister() through a call to
5518 * drm_debugfs_connector_remove().
5519 *
5520 * Returns 0 on success, negative error codes on error.
5521 */
5522int i915_debugfs_connector_add(struct drm_connector *connector)
5523{
5524 struct dentry *root = connector->debugfs_entry;
5525
5526 /* The connector must have been registered beforehands. */
5527 if (!root)
5528 return -ENODEV;
5529
5530 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5531 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5532 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5533 &i915_dpcd_fops);
5534
5535 return 0;
5536}