drm/i915: Add intel_gpu_freq() and intel_freq_opcode()
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
4feb7659 99 if (i915_gem_obj_is_pinned(obj))
a6172a80
CW
100 return "p";
101 else
102 return " ";
103}
104
05394f39 105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 106{
0206e353
AJ
107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
a6172a80
CW
113}
114
1d693bcc
BW
115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
aff43766 117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
118}
119
37811fcc
CW
120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
1d693bcc 123 struct i915_vma *vma;
d7f46fc4
BW
124 int pin_count = 0;
125
fb1ae911 126 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
127 &obj->base,
128 get_pin_flag(obj),
129 get_tiling_flag(obj),
1d693bcc 130 get_global_flag(obj),
a05a5862 131 obj->base.size / 1024,
37811fcc
CW
132 obj->base.read_domains,
133 obj->base.write_domain,
97b2a6a1
JH
134 i915_gem_request_get_seqno(obj->last_read_req),
135 i915_gem_request_get_seqno(obj->last_write_req),
136 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 137 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
138 obj->dirty ? " dirty" : "",
139 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
140 if (obj->base.name)
141 seq_printf(m, " (name: %d)", obj->base.name);
d7f46fc4
BW
142 list_for_each_entry(vma, &obj->vma_list, vma_link)
143 if (vma->pin_count > 0)
144 pin_count++;
145 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
146 if (obj->pin_display)
147 seq_printf(m, " (display)");
37811fcc
CW
148 if (obj->fence_reg != I915_FENCE_REG_NONE)
149 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
150 list_for_each_entry(vma, &obj->vma_list, vma_link) {
151 if (!i915_is_ggtt(vma->vm))
152 seq_puts(m, " (pp");
153 else
154 seq_puts(m, " (g");
fe14d5f4
TU
155 seq_printf(m, "gtt offset: %08lx, size: %08lx, type: %u)",
156 vma->node.start, vma->node.size,
157 vma->ggtt_view.type);
1d693bcc 158 }
c1ad11fc
CW
159 if (obj->stolen)
160 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
161 if (obj->pin_mappable || obj->fault_mappable) {
162 char s[3], *t = s;
163 if (obj->pin_mappable)
164 *t++ = 'p';
165 if (obj->fault_mappable)
166 *t++ = 'f';
167 *t = '\0';
168 seq_printf(m, " (%s mappable)", s);
169 }
41c52415
JH
170 if (obj->last_read_req != NULL)
171 seq_printf(m, " (%s)",
172 i915_gem_request_get_ring(obj->last_read_req)->name);
d5a81ef1
DV
173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
175}
176
273497e5 177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 178{
ea0c76f8 179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
433e12f7 184static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 185{
9f25d007 186 struct drm_info_node *node = m->private;
433e12f7
BG
187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
2017263e 189 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 192 struct i915_vma *vma;
8f2480fb
CW
193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
de227ef0
CW
195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
2017263e 199
ca191b13 200 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
201 switch (list) {
202 case ACTIVE_LIST:
267f0c90 203 seq_puts(m, "Active:\n");
5cef07e1 204 head = &vm->active_list;
433e12f7
BG
205 break;
206 case INACTIVE_LIST:
267f0c90 207 seq_puts(m, "Inactive:\n");
5cef07e1 208 head = &vm->inactive_list;
433e12f7 209 break;
433e12f7 210 default:
de227ef0
CW
211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
2017263e 213 }
2017263e 214
8f2480fb 215 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
8f2480fb 222 count++;
2017263e 223 }
de227ef0 224 mutex_unlock(&dev->struct_mutex);
5e118f41 225
8f2480fb
CW
226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
2017263e
BG
228 return 0;
229}
230
6d2b8885
CW
231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
b25cb2f8 235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 236 struct drm_i915_gem_object *b =
b25cb2f8 237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
9f25d007 244 struct drm_info_node *node = m->private;
6d2b8885
CW
245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
b25cb2f8 261 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
b25cb2f8 271 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
b25cb2f8 279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
b25cb2f8 283 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
6299f992
CW
292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
f343c5f6 294 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
295 ++count; \
296 if (obj->map_and_fenceable) { \
f343c5f6 297 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
298 ++mappable_count; \
299 } \
300 } \
0206e353 301} while (0)
6299f992 302
2db8e9d6 303struct file_stats {
6313c204 304 struct drm_i915_file_private *file_priv;
2db8e9d6 305 int count;
c67a17e9
CW
306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
2db8e9d6
CW
309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
6313c204 315 struct i915_vma *vma;
2db8e9d6
CW
316
317 stats->count++;
318 stats->total += obj->base.size;
319
c67a17e9
CW
320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
6313c204
CW
323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 336 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
337 continue;
338
41c52415 339 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
2db8e9d6 346 } else {
6313c204
CW
347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
41c52415 349 if (obj->active)
6313c204
CW
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
2db8e9d6
CW
355 }
356
6313c204
CW
357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
2db8e9d6
CW
360 return 0;
361}
362
493018dc
BV
363#define print_file_stats(m, name, stats) \
364 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
365 name, \
366 stats.count, \
367 stats.total, \
368 stats.active, \
369 stats.inactive, \
370 stats.global, \
371 stats.shared, \
372 stats.unbound)
373
374static void print_batch_pool_stats(struct seq_file *m,
375 struct drm_i915_private *dev_priv)
376{
377 struct drm_i915_gem_object *obj;
378 struct file_stats stats;
379
380 memset(&stats, 0, sizeof(stats));
381
382 list_for_each_entry(obj,
383 &dev_priv->mm.batch_pool.cache_list,
384 batch_pool_list)
385 per_file_stats(0, obj, &stats);
386
387 print_file_stats(m, "batch pool", stats);
388}
389
ca191b13
BW
390#define count_vmas(list, member) do { \
391 list_for_each_entry(vma, list, member) { \
392 size += i915_gem_obj_ggtt_size(vma->obj); \
393 ++count; \
394 if (vma->obj->map_and_fenceable) { \
395 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
396 ++mappable_count; \
397 } \
398 } \
399} while (0)
400
401static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 402{
9f25d007 403 struct drm_info_node *node = m->private;
73aa808f
CW
404 struct drm_device *dev = node->minor->dev;
405 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
406 u32 count, mappable_count, purgeable_count;
407 size_t size, mappable_size, purgeable_size;
6299f992 408 struct drm_i915_gem_object *obj;
5cef07e1 409 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 410 struct drm_file *file;
ca191b13 411 struct i915_vma *vma;
73aa808f
CW
412 int ret;
413
414 ret = mutex_lock_interruptible(&dev->struct_mutex);
415 if (ret)
416 return ret;
417
6299f992
CW
418 seq_printf(m, "%u objects, %zu bytes\n",
419 dev_priv->mm.object_count,
420 dev_priv->mm.object_memory);
421
422 size = count = mappable_size = mappable_count = 0;
35c20a60 423 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
424 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
425 count, mappable_count, size, mappable_size);
426
427 size = count = mappable_size = mappable_count = 0;
ca191b13 428 count_vmas(&vm->active_list, mm_list);
6299f992
CW
429 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
430 count, mappable_count, size, mappable_size);
431
6299f992 432 size = count = mappable_size = mappable_count = 0;
ca191b13 433 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
434 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
435 count, mappable_count, size, mappable_size);
436
b7abb714 437 size = count = purgeable_size = purgeable_count = 0;
35c20a60 438 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 439 size += obj->base.size, ++count;
b7abb714
CW
440 if (obj->madv == I915_MADV_DONTNEED)
441 purgeable_size += obj->base.size, ++purgeable_count;
442 }
6c085a72
CW
443 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
444
6299f992 445 size = count = mappable_size = mappable_count = 0;
35c20a60 446 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 447 if (obj->fault_mappable) {
f343c5f6 448 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
449 ++count;
450 }
451 if (obj->pin_mappable) {
f343c5f6 452 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
453 ++mappable_count;
454 }
b7abb714
CW
455 if (obj->madv == I915_MADV_DONTNEED) {
456 purgeable_size += obj->base.size;
457 ++purgeable_count;
458 }
6299f992 459 }
b7abb714
CW
460 seq_printf(m, "%u purgeable objects, %zu bytes\n",
461 purgeable_count, purgeable_size);
6299f992
CW
462 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
463 mappable_count, mappable_size);
464 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
465 count, size);
466
93d18799 467 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
468 dev_priv->gtt.base.total,
469 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 470
493018dc
BV
471 seq_putc(m, '\n');
472 print_batch_pool_stats(m, dev_priv);
473
267f0c90 474 seq_putc(m, '\n');
2db8e9d6
CW
475 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
476 struct file_stats stats;
3ec2f427 477 struct task_struct *task;
2db8e9d6
CW
478
479 memset(&stats, 0, sizeof(stats));
6313c204 480 stats.file_priv = file->driver_priv;
5b5ffff0 481 spin_lock(&file->table_lock);
2db8e9d6 482 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 483 spin_unlock(&file->table_lock);
3ec2f427
TH
484 /*
485 * Although we have a valid reference on file->pid, that does
486 * not guarantee that the task_struct who called get_pid() is
487 * still alive (e.g. get_pid(current) => fork() => exit()).
488 * Therefore, we need to protect this ->comm access using RCU.
489 */
490 rcu_read_lock();
491 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 492 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 493 rcu_read_unlock();
2db8e9d6
CW
494 }
495
73aa808f
CW
496 mutex_unlock(&dev->struct_mutex);
497
498 return 0;
499}
500
aee56cff 501static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 502{
9f25d007 503 struct drm_info_node *node = m->private;
08c18323 504 struct drm_device *dev = node->minor->dev;
1b50247a 505 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
506 struct drm_i915_private *dev_priv = dev->dev_private;
507 struct drm_i915_gem_object *obj;
508 size_t total_obj_size, total_gtt_size;
509 int count, ret;
510
511 ret = mutex_lock_interruptible(&dev->struct_mutex);
512 if (ret)
513 return ret;
514
515 total_obj_size = total_gtt_size = count = 0;
35c20a60 516 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 517 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
518 continue;
519
267f0c90 520 seq_puts(m, " ");
08c18323 521 describe_obj(m, obj);
267f0c90 522 seq_putc(m, '\n');
08c18323 523 total_obj_size += obj->base.size;
f343c5f6 524 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
525 count++;
526 }
527
528 mutex_unlock(&dev->struct_mutex);
529
530 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
531 count, total_obj_size, total_gtt_size);
532
533 return 0;
534}
535
4e5359cd
SF
536static int i915_gem_pageflip_info(struct seq_file *m, void *data)
537{
9f25d007 538 struct drm_info_node *node = m->private;
4e5359cd 539 struct drm_device *dev = node->minor->dev;
d6bbafa1 540 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 541 struct intel_crtc *crtc;
8a270ebf
DV
542 int ret;
543
544 ret = mutex_lock_interruptible(&dev->struct_mutex);
545 if (ret)
546 return ret;
4e5359cd 547
d3fcc808 548 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
549 const char pipe = pipe_name(crtc->pipe);
550 const char plane = plane_name(crtc->plane);
4e5359cd
SF
551 struct intel_unpin_work *work;
552
5e2d7afc 553 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
554 work = crtc->unpin_work;
555 if (work == NULL) {
9db4a9c7 556 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
557 pipe, plane);
558 } else {
d6bbafa1
CW
559 u32 addr;
560
e7d841ca 561 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 562 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
563 pipe, plane);
564 } else {
9db4a9c7 565 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
566 pipe, plane);
567 }
3a8a946e
DV
568 if (work->flip_queued_req) {
569 struct intel_engine_cs *ring =
570 i915_gem_request_get_ring(work->flip_queued_req);
571
d6bbafa1 572 seq_printf(m, "Flip queued on %s at seqno %u, next seqno %u [current breadcrumb %u], completed? %d\n",
3a8a946e 573 ring->name,
f06cc1b9 574 i915_gem_request_get_seqno(work->flip_queued_req),
d6bbafa1 575 dev_priv->next_seqno,
3a8a946e 576 ring->get_seqno(ring, true),
1b5a433a 577 i915_gem_request_completed(work->flip_queued_req, true));
d6bbafa1
CW
578 } else
579 seq_printf(m, "Flip not associated with any ring\n");
580 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
581 work->flip_queued_vblank,
582 work->flip_ready_vblank,
583 drm_vblank_count(dev, crtc->pipe));
4e5359cd 584 if (work->enable_stall_check)
267f0c90 585 seq_puts(m, "Stall check enabled, ");
4e5359cd 586 else
267f0c90 587 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 588 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 589
d6bbafa1
CW
590 if (INTEL_INFO(dev)->gen >= 4)
591 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
592 else
593 addr = I915_READ(DSPADDR(crtc->plane));
594 seq_printf(m, "Current scanout address 0x%08x\n", addr);
595
4e5359cd 596 if (work->pending_flip_obj) {
d6bbafa1
CW
597 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
598 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
599 }
600 }
5e2d7afc 601 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
602 }
603
8a270ebf
DV
604 mutex_unlock(&dev->struct_mutex);
605
4e5359cd
SF
606 return 0;
607}
608
493018dc
BV
609static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
610{
611 struct drm_info_node *node = m->private;
612 struct drm_device *dev = node->minor->dev;
613 struct drm_i915_private *dev_priv = dev->dev_private;
614 struct drm_i915_gem_object *obj;
615 int count = 0;
616 int ret;
617
618 ret = mutex_lock_interruptible(&dev->struct_mutex);
619 if (ret)
620 return ret;
621
622 seq_puts(m, "cache:\n");
623 list_for_each_entry(obj,
624 &dev_priv->mm.batch_pool.cache_list,
625 batch_pool_list) {
626 seq_puts(m, " ");
627 describe_obj(m, obj);
628 seq_putc(m, '\n');
629 count++;
630 }
631
632 seq_printf(m, "total: %d\n", count);
633
634 mutex_unlock(&dev->struct_mutex);
635
636 return 0;
637}
638
2017263e
BG
639static int i915_gem_request_info(struct seq_file *m, void *data)
640{
9f25d007 641 struct drm_info_node *node = m->private;
2017263e 642 struct drm_device *dev = node->minor->dev;
e277a1f8 643 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 644 struct intel_engine_cs *ring;
2017263e 645 struct drm_i915_gem_request *gem_request;
a2c7f6fd 646 int ret, count, i;
de227ef0
CW
647
648 ret = mutex_lock_interruptible(&dev->struct_mutex);
649 if (ret)
650 return ret;
2017263e 651
c2c347a9 652 count = 0;
a2c7f6fd
CW
653 for_each_ring(ring, dev_priv, i) {
654 if (list_empty(&ring->request_list))
655 continue;
656
657 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 658 list_for_each_entry(gem_request,
a2c7f6fd 659 &ring->request_list,
c2c347a9
CW
660 list) {
661 seq_printf(m, " %d @ %d\n",
662 gem_request->seqno,
663 (int) (jiffies - gem_request->emitted_jiffies));
664 }
665 count++;
2017263e 666 }
de227ef0
CW
667 mutex_unlock(&dev->struct_mutex);
668
c2c347a9 669 if (count == 0)
267f0c90 670 seq_puts(m, "No requests\n");
c2c347a9 671
2017263e
BG
672 return 0;
673}
674
b2223497 675static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 676 struct intel_engine_cs *ring)
b2223497
CW
677{
678 if (ring->get_seqno) {
43a7b924 679 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 680 ring->name, ring->get_seqno(ring, false));
b2223497
CW
681 }
682}
683
2017263e
BG
684static int i915_gem_seqno_info(struct seq_file *m, void *data)
685{
9f25d007 686 struct drm_info_node *node = m->private;
2017263e 687 struct drm_device *dev = node->minor->dev;
e277a1f8 688 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 689 struct intel_engine_cs *ring;
1ec14ad3 690 int ret, i;
de227ef0
CW
691
692 ret = mutex_lock_interruptible(&dev->struct_mutex);
693 if (ret)
694 return ret;
c8c8fb33 695 intel_runtime_pm_get(dev_priv);
2017263e 696
a2c7f6fd
CW
697 for_each_ring(ring, dev_priv, i)
698 i915_ring_seqno_info(m, ring);
de227ef0 699
c8c8fb33 700 intel_runtime_pm_put(dev_priv);
de227ef0
CW
701 mutex_unlock(&dev->struct_mutex);
702
2017263e
BG
703 return 0;
704}
705
706
707static int i915_interrupt_info(struct seq_file *m, void *data)
708{
9f25d007 709 struct drm_info_node *node = m->private;
2017263e 710 struct drm_device *dev = node->minor->dev;
e277a1f8 711 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 712 struct intel_engine_cs *ring;
9db4a9c7 713 int ret, i, pipe;
de227ef0
CW
714
715 ret = mutex_lock_interruptible(&dev->struct_mutex);
716 if (ret)
717 return ret;
c8c8fb33 718 intel_runtime_pm_get(dev_priv);
2017263e 719
74e1ca8c 720 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
721 seq_printf(m, "Master Interrupt Control:\t%08x\n",
722 I915_READ(GEN8_MASTER_IRQ));
723
724 seq_printf(m, "Display IER:\t%08x\n",
725 I915_READ(VLV_IER));
726 seq_printf(m, "Display IIR:\t%08x\n",
727 I915_READ(VLV_IIR));
728 seq_printf(m, "Display IIR_RW:\t%08x\n",
729 I915_READ(VLV_IIR_RW));
730 seq_printf(m, "Display IMR:\t%08x\n",
731 I915_READ(VLV_IMR));
055e393f 732 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
733 seq_printf(m, "Pipe %c stat:\t%08x\n",
734 pipe_name(pipe),
735 I915_READ(PIPESTAT(pipe)));
736
737 seq_printf(m, "Port hotplug:\t%08x\n",
738 I915_READ(PORT_HOTPLUG_EN));
739 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
740 I915_READ(VLV_DPFLIPSTAT));
741 seq_printf(m, "DPINVGTT:\t%08x\n",
742 I915_READ(DPINVGTT));
743
744 for (i = 0; i < 4; i++) {
745 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
746 i, I915_READ(GEN8_GT_IMR(i)));
747 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
748 i, I915_READ(GEN8_GT_IIR(i)));
749 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
750 i, I915_READ(GEN8_GT_IER(i)));
751 }
752
753 seq_printf(m, "PCU interrupt mask:\t%08x\n",
754 I915_READ(GEN8_PCU_IMR));
755 seq_printf(m, "PCU interrupt identity:\t%08x\n",
756 I915_READ(GEN8_PCU_IIR));
757 seq_printf(m, "PCU interrupt enable:\t%08x\n",
758 I915_READ(GEN8_PCU_IER));
759 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
760 seq_printf(m, "Master Interrupt Control:\t%08x\n",
761 I915_READ(GEN8_MASTER_IRQ));
762
763 for (i = 0; i < 4; i++) {
764 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
765 i, I915_READ(GEN8_GT_IMR(i)));
766 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
767 i, I915_READ(GEN8_GT_IIR(i)));
768 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
769 i, I915_READ(GEN8_GT_IER(i)));
770 }
771
055e393f 772 for_each_pipe(dev_priv, pipe) {
f458ebbc 773 if (!intel_display_power_is_enabled(dev_priv,
22c59960
PZ
774 POWER_DOMAIN_PIPE(pipe))) {
775 seq_printf(m, "Pipe %c power disabled\n",
776 pipe_name(pipe));
777 continue;
778 }
a123f157 779 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
780 pipe_name(pipe),
781 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 782 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
783 pipe_name(pipe),
784 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 785 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
786 pipe_name(pipe),
787 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
788 }
789
790 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
791 I915_READ(GEN8_DE_PORT_IMR));
792 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
793 I915_READ(GEN8_DE_PORT_IIR));
794 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
795 I915_READ(GEN8_DE_PORT_IER));
796
797 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
798 I915_READ(GEN8_DE_MISC_IMR));
799 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
800 I915_READ(GEN8_DE_MISC_IIR));
801 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
802 I915_READ(GEN8_DE_MISC_IER));
803
804 seq_printf(m, "PCU interrupt mask:\t%08x\n",
805 I915_READ(GEN8_PCU_IMR));
806 seq_printf(m, "PCU interrupt identity:\t%08x\n",
807 I915_READ(GEN8_PCU_IIR));
808 seq_printf(m, "PCU interrupt enable:\t%08x\n",
809 I915_READ(GEN8_PCU_IER));
810 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
811 seq_printf(m, "Display IER:\t%08x\n",
812 I915_READ(VLV_IER));
813 seq_printf(m, "Display IIR:\t%08x\n",
814 I915_READ(VLV_IIR));
815 seq_printf(m, "Display IIR_RW:\t%08x\n",
816 I915_READ(VLV_IIR_RW));
817 seq_printf(m, "Display IMR:\t%08x\n",
818 I915_READ(VLV_IMR));
055e393f 819 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
820 seq_printf(m, "Pipe %c stat:\t%08x\n",
821 pipe_name(pipe),
822 I915_READ(PIPESTAT(pipe)));
823
824 seq_printf(m, "Master IER:\t%08x\n",
825 I915_READ(VLV_MASTER_IER));
826
827 seq_printf(m, "Render IER:\t%08x\n",
828 I915_READ(GTIER));
829 seq_printf(m, "Render IIR:\t%08x\n",
830 I915_READ(GTIIR));
831 seq_printf(m, "Render IMR:\t%08x\n",
832 I915_READ(GTIMR));
833
834 seq_printf(m, "PM IER:\t\t%08x\n",
835 I915_READ(GEN6_PMIER));
836 seq_printf(m, "PM IIR:\t\t%08x\n",
837 I915_READ(GEN6_PMIIR));
838 seq_printf(m, "PM IMR:\t\t%08x\n",
839 I915_READ(GEN6_PMIMR));
840
841 seq_printf(m, "Port hotplug:\t%08x\n",
842 I915_READ(PORT_HOTPLUG_EN));
843 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
844 I915_READ(VLV_DPFLIPSTAT));
845 seq_printf(m, "DPINVGTT:\t%08x\n",
846 I915_READ(DPINVGTT));
847
848 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
849 seq_printf(m, "Interrupt enable: %08x\n",
850 I915_READ(IER));
851 seq_printf(m, "Interrupt identity: %08x\n",
852 I915_READ(IIR));
853 seq_printf(m, "Interrupt mask: %08x\n",
854 I915_READ(IMR));
055e393f 855 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
856 seq_printf(m, "Pipe %c stat: %08x\n",
857 pipe_name(pipe),
858 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
859 } else {
860 seq_printf(m, "North Display Interrupt enable: %08x\n",
861 I915_READ(DEIER));
862 seq_printf(m, "North Display Interrupt identity: %08x\n",
863 I915_READ(DEIIR));
864 seq_printf(m, "North Display Interrupt mask: %08x\n",
865 I915_READ(DEIMR));
866 seq_printf(m, "South Display Interrupt enable: %08x\n",
867 I915_READ(SDEIER));
868 seq_printf(m, "South Display Interrupt identity: %08x\n",
869 I915_READ(SDEIIR));
870 seq_printf(m, "South Display Interrupt mask: %08x\n",
871 I915_READ(SDEIMR));
872 seq_printf(m, "Graphics Interrupt enable: %08x\n",
873 I915_READ(GTIER));
874 seq_printf(m, "Graphics Interrupt identity: %08x\n",
875 I915_READ(GTIIR));
876 seq_printf(m, "Graphics Interrupt mask: %08x\n",
877 I915_READ(GTIMR));
878 }
a2c7f6fd 879 for_each_ring(ring, dev_priv, i) {
a123f157 880 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
881 seq_printf(m,
882 "Graphics Interrupt mask (%s): %08x\n",
883 ring->name, I915_READ_IMR(ring));
9862e600 884 }
a2c7f6fd 885 i915_ring_seqno_info(m, ring);
9862e600 886 }
c8c8fb33 887 intel_runtime_pm_put(dev_priv);
de227ef0
CW
888 mutex_unlock(&dev->struct_mutex);
889
2017263e
BG
890 return 0;
891}
892
a6172a80
CW
893static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
894{
9f25d007 895 struct drm_info_node *node = m->private;
a6172a80 896 struct drm_device *dev = node->minor->dev;
e277a1f8 897 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
898 int i, ret;
899
900 ret = mutex_lock_interruptible(&dev->struct_mutex);
901 if (ret)
902 return ret;
a6172a80
CW
903
904 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
905 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
906 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 907 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 908
6c085a72
CW
909 seq_printf(m, "Fence %d, pin count = %d, object = ",
910 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 911 if (obj == NULL)
267f0c90 912 seq_puts(m, "unused");
c2c347a9 913 else
05394f39 914 describe_obj(m, obj);
267f0c90 915 seq_putc(m, '\n');
a6172a80
CW
916 }
917
05394f39 918 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
919 return 0;
920}
921
2017263e
BG
922static int i915_hws_info(struct seq_file *m, void *data)
923{
9f25d007 924 struct drm_info_node *node = m->private;
2017263e 925 struct drm_device *dev = node->minor->dev;
e277a1f8 926 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 927 struct intel_engine_cs *ring;
1a240d4d 928 const u32 *hws;
4066c0ae
CW
929 int i;
930
1ec14ad3 931 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 932 hws = ring->status_page.page_addr;
2017263e
BG
933 if (hws == NULL)
934 return 0;
935
936 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
937 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
938 i * 4,
939 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
940 }
941 return 0;
942}
943
d5442303
DV
944static ssize_t
945i915_error_state_write(struct file *filp,
946 const char __user *ubuf,
947 size_t cnt,
948 loff_t *ppos)
949{
edc3d884 950 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 951 struct drm_device *dev = error_priv->dev;
22bcfc6a 952 int ret;
d5442303
DV
953
954 DRM_DEBUG_DRIVER("Resetting error state\n");
955
22bcfc6a
DV
956 ret = mutex_lock_interruptible(&dev->struct_mutex);
957 if (ret)
958 return ret;
959
d5442303
DV
960 i915_destroy_error_state(dev);
961 mutex_unlock(&dev->struct_mutex);
962
963 return cnt;
964}
965
966static int i915_error_state_open(struct inode *inode, struct file *file)
967{
968 struct drm_device *dev = inode->i_private;
d5442303 969 struct i915_error_state_file_priv *error_priv;
d5442303
DV
970
971 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
972 if (!error_priv)
973 return -ENOMEM;
974
975 error_priv->dev = dev;
976
95d5bfb3 977 i915_error_state_get(dev, error_priv);
d5442303 978
edc3d884
MK
979 file->private_data = error_priv;
980
981 return 0;
d5442303
DV
982}
983
984static int i915_error_state_release(struct inode *inode, struct file *file)
985{
edc3d884 986 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 987
95d5bfb3 988 i915_error_state_put(error_priv);
d5442303
DV
989 kfree(error_priv);
990
edc3d884
MK
991 return 0;
992}
993
4dc955f7
MK
994static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
995 size_t count, loff_t *pos)
996{
997 struct i915_error_state_file_priv *error_priv = file->private_data;
998 struct drm_i915_error_state_buf error_str;
999 loff_t tmp_pos = 0;
1000 ssize_t ret_count = 0;
1001 int ret;
1002
0a4cd7c8 1003 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1004 if (ret)
1005 return ret;
edc3d884 1006
fc16b48b 1007 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1008 if (ret)
1009 goto out;
1010
edc3d884
MK
1011 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1012 error_str.buf,
1013 error_str.bytes);
1014
1015 if (ret_count < 0)
1016 ret = ret_count;
1017 else
1018 *pos = error_str.start + ret_count;
1019out:
4dc955f7 1020 i915_error_state_buf_release(&error_str);
edc3d884 1021 return ret ?: ret_count;
d5442303
DV
1022}
1023
1024static const struct file_operations i915_error_state_fops = {
1025 .owner = THIS_MODULE,
1026 .open = i915_error_state_open,
edc3d884 1027 .read = i915_error_state_read,
d5442303
DV
1028 .write = i915_error_state_write,
1029 .llseek = default_llseek,
1030 .release = i915_error_state_release,
1031};
1032
647416f9
KC
1033static int
1034i915_next_seqno_get(void *data, u64 *val)
40633219 1035{
647416f9 1036 struct drm_device *dev = data;
e277a1f8 1037 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1038 int ret;
1039
1040 ret = mutex_lock_interruptible(&dev->struct_mutex);
1041 if (ret)
1042 return ret;
1043
647416f9 1044 *val = dev_priv->next_seqno;
40633219
MK
1045 mutex_unlock(&dev->struct_mutex);
1046
647416f9 1047 return 0;
40633219
MK
1048}
1049
647416f9
KC
1050static int
1051i915_next_seqno_set(void *data, u64 val)
1052{
1053 struct drm_device *dev = data;
40633219
MK
1054 int ret;
1055
40633219
MK
1056 ret = mutex_lock_interruptible(&dev->struct_mutex);
1057 if (ret)
1058 return ret;
1059
e94fbaa8 1060 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1061 mutex_unlock(&dev->struct_mutex);
1062
647416f9 1063 return ret;
40633219
MK
1064}
1065
647416f9
KC
1066DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1067 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1068 "0x%llx\n");
40633219 1069
adb4bd12 1070static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1071{
9f25d007 1072 struct drm_info_node *node = m->private;
f97108d1 1073 struct drm_device *dev = node->minor->dev;
e277a1f8 1074 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1075 int ret = 0;
1076
1077 intel_runtime_pm_get(dev_priv);
3b8d8d91 1078
5c9669ce
TR
1079 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1080
3b8d8d91
JB
1081 if (IS_GEN5(dev)) {
1082 u16 rgvswctl = I915_READ16(MEMSWCTL);
1083 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1084
1085 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1086 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1087 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1088 MEMSTAT_VID_SHIFT);
1089 seq_printf(m, "Current P-state: %d\n",
1090 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2
TR
1091 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1092 IS_BROADWELL(dev)) {
3b8d8d91
JB
1093 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1094 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1095 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1096 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1097 u32 rpstat, cagf, reqf;
ccab5c82
JB
1098 u32 rpupei, rpcurup, rpprevup;
1099 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1100 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1101 int max_freq;
1102
1103 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1104 ret = mutex_lock_interruptible(&dev->struct_mutex);
1105 if (ret)
c8c8fb33 1106 goto out;
d1ebd816 1107
59bad947 1108 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1109
8e8c06cd
CW
1110 reqf = I915_READ(GEN6_RPNSWREQ);
1111 reqf &= ~GEN6_TURBO_DISABLE;
daa3afb2 1112 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8e8c06cd
CW
1113 reqf >>= 24;
1114 else
1115 reqf >>= 25;
1116 reqf *= GT_FREQUENCY_MULTIPLIER;
1117
0d8f9491
CW
1118 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1119 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1120 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1121
ccab5c82
JB
1122 rpstat = I915_READ(GEN6_RPSTAT1);
1123 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1124 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1125 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1126 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1127 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1128 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
daa3afb2 1129 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1130 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1131 else
1132 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1133 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1134
59bad947 1135 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1136 mutex_unlock(&dev->struct_mutex);
1137
9dd3c605
PZ
1138 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1139 pm_ier = I915_READ(GEN6_PMIER);
1140 pm_imr = I915_READ(GEN6_PMIMR);
1141 pm_isr = I915_READ(GEN6_PMISR);
1142 pm_iir = I915_READ(GEN6_PMIIR);
1143 pm_mask = I915_READ(GEN6_PMINTRMSK);
1144 } else {
1145 pm_ier = I915_READ(GEN8_GT_IER(2));
1146 pm_imr = I915_READ(GEN8_GT_IMR(2));
1147 pm_isr = I915_READ(GEN8_GT_ISR(2));
1148 pm_iir = I915_READ(GEN8_GT_IIR(2));
1149 pm_mask = I915_READ(GEN6_PMINTRMSK);
1150 }
0d8f9491 1151 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1152 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1153 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91
JB
1154 seq_printf(m, "Render p-state ratio: %d\n",
1155 (gt_perf_status & 0xff00) >> 8);
1156 seq_printf(m, "Render p-state VID: %d\n",
1157 gt_perf_status & 0xff);
1158 seq_printf(m, "Render p-state limit: %d\n",
1159 rp_state_limits & 0xff);
0d8f9491
CW
1160 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1161 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1162 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1163 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1164 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1165 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1166 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1167 GEN6_CURICONT_MASK);
1168 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1169 GEN6_CURBSYTAVG_MASK);
1170 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1171 GEN6_CURBSYTAVG_MASK);
1172 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1173 GEN6_CURIAVG_MASK);
1174 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1175 GEN6_CURBSYTAVG_MASK);
1176 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1177 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1178
1179 max_freq = (rp_state_cap & 0xff0000) >> 16;
1180 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1181 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1182
1183 max_freq = (rp_state_cap & 0xff00) >> 8;
1184 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1185 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1186
1187 max_freq = rp_state_cap & 0xff;
1188 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1189 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1190
1191 seq_printf(m, "Max overclocked frequency: %dMHz\n",
b39fb297 1192 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
0a073b84 1193 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1194 u32 freq_sts;
0a073b84 1195
259bd5d4 1196 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1197 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1198 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1199 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1200
0a073b84 1201 seq_printf(m, "max GPU freq: %d MHz\n",
b2435c94 1202 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1203
0a073b84 1204 seq_printf(m, "min GPU freq: %d MHz\n",
b2435c94 1205 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045
VS
1206
1207 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
b2435c94 1208 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84
JB
1209
1210 seq_printf(m, "current GPU freq: %d MHz\n",
2ec3815f 1211 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
259bd5d4 1212 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1213 } else {
267f0c90 1214 seq_puts(m, "no P-state info available\n");
3b8d8d91 1215 }
f97108d1 1216
c8c8fb33
PZ
1217out:
1218 intel_runtime_pm_put(dev_priv);
1219 return ret;
f97108d1
JB
1220}
1221
4d85529d 1222static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1223{
9f25d007 1224 struct drm_info_node *node = m->private;
f97108d1 1225 struct drm_device *dev = node->minor->dev;
e277a1f8 1226 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1227 u32 rgvmodectl, rstdbyctl;
1228 u16 crstandvid;
1229 int ret;
1230
1231 ret = mutex_lock_interruptible(&dev->struct_mutex);
1232 if (ret)
1233 return ret;
c8c8fb33 1234 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1235
1236 rgvmodectl = I915_READ(MEMMODECTL);
1237 rstdbyctl = I915_READ(RSTDBYCTL);
1238 crstandvid = I915_READ16(CRSTANDVID);
1239
c8c8fb33 1240 intel_runtime_pm_put(dev_priv);
616fdb5a 1241 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1242
1243 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1244 "yes" : "no");
1245 seq_printf(m, "Boost freq: %d\n",
1246 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1247 MEMMODE_BOOST_FREQ_SHIFT);
1248 seq_printf(m, "HW control enabled: %s\n",
1249 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1250 seq_printf(m, "SW control enabled: %s\n",
1251 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1252 seq_printf(m, "Gated voltage change: %s\n",
1253 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1254 seq_printf(m, "Starting frequency: P%d\n",
1255 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1256 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1257 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1258 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1259 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1260 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1261 seq_printf(m, "Render standby enabled: %s\n",
1262 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1263 seq_puts(m, "Current RS state: ");
88271da3
JB
1264 switch (rstdbyctl & RSX_STATUS_MASK) {
1265 case RSX_STATUS_ON:
267f0c90 1266 seq_puts(m, "on\n");
88271da3
JB
1267 break;
1268 case RSX_STATUS_RC1:
267f0c90 1269 seq_puts(m, "RC1\n");
88271da3
JB
1270 break;
1271 case RSX_STATUS_RC1E:
267f0c90 1272 seq_puts(m, "RC1E\n");
88271da3
JB
1273 break;
1274 case RSX_STATUS_RS1:
267f0c90 1275 seq_puts(m, "RS1\n");
88271da3
JB
1276 break;
1277 case RSX_STATUS_RS2:
267f0c90 1278 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1279 break;
1280 case RSX_STATUS_RS3:
267f0c90 1281 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1282 break;
1283 default:
267f0c90 1284 seq_puts(m, "unknown\n");
88271da3
JB
1285 break;
1286 }
f97108d1
JB
1287
1288 return 0;
1289}
1290
f65367b5 1291static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1292{
b2cff0db
CW
1293 struct drm_info_node *node = m->private;
1294 struct drm_device *dev = node->minor->dev;
1295 struct drm_i915_private *dev_priv = dev->dev_private;
1296 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1297 int i;
1298
1299 spin_lock_irq(&dev_priv->uncore.lock);
1300 for_each_fw_domain(fw_domain, dev_priv, i) {
1301 seq_printf(m, "%s.wake_count = %u\n",
05a2fb15 1302 intel_uncore_forcewake_domain_to_str(i),
b2cff0db
CW
1303 fw_domain->wake_count);
1304 }
1305 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1306
b2cff0db
CW
1307 return 0;
1308}
1309
1310static int vlv_drpc_info(struct seq_file *m)
1311{
9f25d007 1312 struct drm_info_node *node = m->private;
669ab5aa
D
1313 struct drm_device *dev = node->minor->dev;
1314 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1315 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1316
d46c0517
ID
1317 intel_runtime_pm_get(dev_priv);
1318
6b312cd3 1319 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1320 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1321 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1322
d46c0517
ID
1323 intel_runtime_pm_put(dev_priv);
1324
669ab5aa
D
1325 seq_printf(m, "Video Turbo Mode: %s\n",
1326 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1327 seq_printf(m, "Turbo enabled: %s\n",
1328 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1329 seq_printf(m, "HW control enabled: %s\n",
1330 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1331 seq_printf(m, "SW control enabled: %s\n",
1332 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1333 GEN6_RP_MEDIA_SW_MODE));
1334 seq_printf(m, "RC6 Enabled: %s\n",
1335 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1336 GEN6_RC_CTL_EI_MODE(1))));
1337 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1338 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1339 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1340 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1341
9cc19be5
ID
1342 seq_printf(m, "Render RC6 residency since boot: %u\n",
1343 I915_READ(VLV_GT_RENDER_RC6));
1344 seq_printf(m, "Media RC6 residency since boot: %u\n",
1345 I915_READ(VLV_GT_MEDIA_RC6));
1346
f65367b5 1347 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1348}
1349
4d85529d
BW
1350static int gen6_drpc_info(struct seq_file *m)
1351{
9f25d007 1352 struct drm_info_node *node = m->private;
4d85529d
BW
1353 struct drm_device *dev = node->minor->dev;
1354 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1355 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1356 unsigned forcewake_count;
aee56cff 1357 int count = 0, ret;
4d85529d
BW
1358
1359 ret = mutex_lock_interruptible(&dev->struct_mutex);
1360 if (ret)
1361 return ret;
c8c8fb33 1362 intel_runtime_pm_get(dev_priv);
4d85529d 1363
907b28c5 1364 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1365 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1366 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1367
1368 if (forcewake_count) {
267f0c90
DL
1369 seq_puts(m, "RC information inaccurate because somebody "
1370 "holds a forcewake reference \n");
4d85529d
BW
1371 } else {
1372 /* NB: we cannot use forcewake, else we read the wrong values */
1373 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1374 udelay(10);
1375 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1376 }
1377
1378 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1379 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1380
1381 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1382 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1383 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1384 mutex_lock(&dev_priv->rps.hw_lock);
1385 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1386 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1387
c8c8fb33
PZ
1388 intel_runtime_pm_put(dev_priv);
1389
4d85529d
BW
1390 seq_printf(m, "Video Turbo Mode: %s\n",
1391 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1392 seq_printf(m, "HW control enabled: %s\n",
1393 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1394 seq_printf(m, "SW control enabled: %s\n",
1395 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1396 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1397 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1398 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1399 seq_printf(m, "RC6 Enabled: %s\n",
1400 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1401 seq_printf(m, "Deep RC6 Enabled: %s\n",
1402 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1403 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1404 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1405 seq_puts(m, "Current RC state: ");
4d85529d
BW
1406 switch (gt_core_status & GEN6_RCn_MASK) {
1407 case GEN6_RC0:
1408 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1409 seq_puts(m, "Core Power Down\n");
4d85529d 1410 else
267f0c90 1411 seq_puts(m, "on\n");
4d85529d
BW
1412 break;
1413 case GEN6_RC3:
267f0c90 1414 seq_puts(m, "RC3\n");
4d85529d
BW
1415 break;
1416 case GEN6_RC6:
267f0c90 1417 seq_puts(m, "RC6\n");
4d85529d
BW
1418 break;
1419 case GEN6_RC7:
267f0c90 1420 seq_puts(m, "RC7\n");
4d85529d
BW
1421 break;
1422 default:
267f0c90 1423 seq_puts(m, "Unknown\n");
4d85529d
BW
1424 break;
1425 }
1426
1427 seq_printf(m, "Core Power Down: %s\n",
1428 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1429
1430 /* Not exactly sure what this is */
1431 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1432 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1433 seq_printf(m, "RC6 residency since boot: %u\n",
1434 I915_READ(GEN6_GT_GFX_RC6));
1435 seq_printf(m, "RC6+ residency since boot: %u\n",
1436 I915_READ(GEN6_GT_GFX_RC6p));
1437 seq_printf(m, "RC6++ residency since boot: %u\n",
1438 I915_READ(GEN6_GT_GFX_RC6pp));
1439
ecd8faea
BW
1440 seq_printf(m, "RC6 voltage: %dmV\n",
1441 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1442 seq_printf(m, "RC6+ voltage: %dmV\n",
1443 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1444 seq_printf(m, "RC6++ voltage: %dmV\n",
1445 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1446 return 0;
1447}
1448
1449static int i915_drpc_info(struct seq_file *m, void *unused)
1450{
9f25d007 1451 struct drm_info_node *node = m->private;
4d85529d
BW
1452 struct drm_device *dev = node->minor->dev;
1453
669ab5aa
D
1454 if (IS_VALLEYVIEW(dev))
1455 return vlv_drpc_info(m);
ac66cf4b 1456 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1457 return gen6_drpc_info(m);
1458 else
1459 return ironlake_drpc_info(m);
1460}
1461
b5e50c3f
JB
1462static int i915_fbc_status(struct seq_file *m, void *unused)
1463{
9f25d007 1464 struct drm_info_node *node = m->private;
b5e50c3f 1465 struct drm_device *dev = node->minor->dev;
e277a1f8 1466 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1467
3a77c4c4 1468 if (!HAS_FBC(dev)) {
267f0c90 1469 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1470 return 0;
1471 }
1472
36623ef8
PZ
1473 intel_runtime_pm_get(dev_priv);
1474
ee5382ae 1475 if (intel_fbc_enabled(dev)) {
267f0c90 1476 seq_puts(m, "FBC enabled\n");
b5e50c3f 1477 } else {
267f0c90 1478 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1479 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1480 case FBC_OK:
1481 seq_puts(m, "FBC actived, but currently disabled in hardware");
1482 break;
1483 case FBC_UNSUPPORTED:
1484 seq_puts(m, "unsupported by this chipset");
1485 break;
bed4a673 1486 case FBC_NO_OUTPUT:
267f0c90 1487 seq_puts(m, "no outputs");
bed4a673 1488 break;
b5e50c3f 1489 case FBC_STOLEN_TOO_SMALL:
267f0c90 1490 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1491 break;
1492 case FBC_UNSUPPORTED_MODE:
267f0c90 1493 seq_puts(m, "mode not supported");
b5e50c3f
JB
1494 break;
1495 case FBC_MODE_TOO_LARGE:
267f0c90 1496 seq_puts(m, "mode too large");
b5e50c3f
JB
1497 break;
1498 case FBC_BAD_PLANE:
267f0c90 1499 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1500 break;
1501 case FBC_NOT_TILED:
267f0c90 1502 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1503 break;
9c928d16 1504 case FBC_MULTIPLE_PIPES:
267f0c90 1505 seq_puts(m, "multiple pipes are enabled");
9c928d16 1506 break;
c1a9f047 1507 case FBC_MODULE_PARAM:
267f0c90 1508 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1509 break;
8a5729a3 1510 case FBC_CHIP_DEFAULT:
267f0c90 1511 seq_puts(m, "disabled per chip default");
8a5729a3 1512 break;
b5e50c3f 1513 default:
267f0c90 1514 seq_puts(m, "unknown reason");
b5e50c3f 1515 }
267f0c90 1516 seq_putc(m, '\n');
b5e50c3f 1517 }
36623ef8
PZ
1518
1519 intel_runtime_pm_put(dev_priv);
1520
b5e50c3f
JB
1521 return 0;
1522}
1523
da46f936
RV
1524static int i915_fbc_fc_get(void *data, u64 *val)
1525{
1526 struct drm_device *dev = data;
1527 struct drm_i915_private *dev_priv = dev->dev_private;
1528
1529 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1530 return -ENODEV;
1531
1532 drm_modeset_lock_all(dev);
1533 *val = dev_priv->fbc.false_color;
1534 drm_modeset_unlock_all(dev);
1535
1536 return 0;
1537}
1538
1539static int i915_fbc_fc_set(void *data, u64 val)
1540{
1541 struct drm_device *dev = data;
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543 u32 reg;
1544
1545 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1546 return -ENODEV;
1547
1548 drm_modeset_lock_all(dev);
1549
1550 reg = I915_READ(ILK_DPFC_CONTROL);
1551 dev_priv->fbc.false_color = val;
1552
1553 I915_WRITE(ILK_DPFC_CONTROL, val ?
1554 (reg | FBC_CTL_FALSE_COLOR) :
1555 (reg & ~FBC_CTL_FALSE_COLOR));
1556
1557 drm_modeset_unlock_all(dev);
1558 return 0;
1559}
1560
1561DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1562 i915_fbc_fc_get, i915_fbc_fc_set,
1563 "%llu\n");
1564
92d44621
PZ
1565static int i915_ips_status(struct seq_file *m, void *unused)
1566{
9f25d007 1567 struct drm_info_node *node = m->private;
92d44621
PZ
1568 struct drm_device *dev = node->minor->dev;
1569 struct drm_i915_private *dev_priv = dev->dev_private;
1570
f5adf94e 1571 if (!HAS_IPS(dev)) {
92d44621
PZ
1572 seq_puts(m, "not supported\n");
1573 return 0;
1574 }
1575
36623ef8
PZ
1576 intel_runtime_pm_get(dev_priv);
1577
0eaa53f0
RV
1578 seq_printf(m, "Enabled by kernel parameter: %s\n",
1579 yesno(i915.enable_ips));
1580
1581 if (INTEL_INFO(dev)->gen >= 8) {
1582 seq_puts(m, "Currently: unknown\n");
1583 } else {
1584 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1585 seq_puts(m, "Currently: enabled\n");
1586 else
1587 seq_puts(m, "Currently: disabled\n");
1588 }
92d44621 1589
36623ef8
PZ
1590 intel_runtime_pm_put(dev_priv);
1591
92d44621
PZ
1592 return 0;
1593}
1594
4a9bef37
JB
1595static int i915_sr_status(struct seq_file *m, void *unused)
1596{
9f25d007 1597 struct drm_info_node *node = m->private;
4a9bef37 1598 struct drm_device *dev = node->minor->dev;
e277a1f8 1599 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1600 bool sr_enabled = false;
1601
36623ef8
PZ
1602 intel_runtime_pm_get(dev_priv);
1603
1398261a 1604 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1605 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1606 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1607 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1608 else if (IS_I915GM(dev))
1609 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1610 else if (IS_PINEVIEW(dev))
1611 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1612
36623ef8
PZ
1613 intel_runtime_pm_put(dev_priv);
1614
5ba2aaaa
CW
1615 seq_printf(m, "self-refresh: %s\n",
1616 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1617
1618 return 0;
1619}
1620
7648fa99
JB
1621static int i915_emon_status(struct seq_file *m, void *unused)
1622{
9f25d007 1623 struct drm_info_node *node = m->private;
7648fa99 1624 struct drm_device *dev = node->minor->dev;
e277a1f8 1625 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1626 unsigned long temp, chipset, gfx;
de227ef0
CW
1627 int ret;
1628
582be6b4
CW
1629 if (!IS_GEN5(dev))
1630 return -ENODEV;
1631
de227ef0
CW
1632 ret = mutex_lock_interruptible(&dev->struct_mutex);
1633 if (ret)
1634 return ret;
7648fa99
JB
1635
1636 temp = i915_mch_val(dev_priv);
1637 chipset = i915_chipset_val(dev_priv);
1638 gfx = i915_gfx_val(dev_priv);
de227ef0 1639 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1640
1641 seq_printf(m, "GMCH temp: %ld\n", temp);
1642 seq_printf(m, "Chipset power: %ld\n", chipset);
1643 seq_printf(m, "GFX power: %ld\n", gfx);
1644 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1645
1646 return 0;
1647}
1648
23b2f8bb
JB
1649static int i915_ring_freq_table(struct seq_file *m, void *unused)
1650{
9f25d007 1651 struct drm_info_node *node = m->private;
23b2f8bb 1652 struct drm_device *dev = node->minor->dev;
e277a1f8 1653 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1654 int ret = 0;
23b2f8bb
JB
1655 int gpu_freq, ia_freq;
1656
1c70c0ce 1657 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1658 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1659 return 0;
1660 }
1661
5bfa0199
PZ
1662 intel_runtime_pm_get(dev_priv);
1663
5c9669ce
TR
1664 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1665
4fc688ce 1666 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1667 if (ret)
5bfa0199 1668 goto out;
23b2f8bb 1669
267f0c90 1670 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1671
b39fb297
BW
1672 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1673 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1674 gpu_freq++) {
42c0526c
BW
1675 ia_freq = gpu_freq;
1676 sandybridge_pcode_read(dev_priv,
1677 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1678 &ia_freq);
3ebecd07
CW
1679 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1680 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1681 ((ia_freq >> 0) & 0xff) * 100,
1682 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1683 }
1684
4fc688ce 1685 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1686
5bfa0199
PZ
1687out:
1688 intel_runtime_pm_put(dev_priv);
1689 return ret;
23b2f8bb
JB
1690}
1691
44834a67
CW
1692static int i915_opregion(struct seq_file *m, void *unused)
1693{
9f25d007 1694 struct drm_info_node *node = m->private;
44834a67 1695 struct drm_device *dev = node->minor->dev;
e277a1f8 1696 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1697 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1698 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1699 int ret;
1700
0d38f009
DV
1701 if (data == NULL)
1702 return -ENOMEM;
1703
44834a67
CW
1704 ret = mutex_lock_interruptible(&dev->struct_mutex);
1705 if (ret)
0d38f009 1706 goto out;
44834a67 1707
0d38f009
DV
1708 if (opregion->header) {
1709 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1710 seq_write(m, data, OPREGION_SIZE);
1711 }
44834a67
CW
1712
1713 mutex_unlock(&dev->struct_mutex);
1714
0d38f009
DV
1715out:
1716 kfree(data);
44834a67
CW
1717 return 0;
1718}
1719
37811fcc
CW
1720static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1721{
9f25d007 1722 struct drm_info_node *node = m->private;
37811fcc 1723 struct drm_device *dev = node->minor->dev;
4520f53a 1724 struct intel_fbdev *ifbdev = NULL;
37811fcc 1725 struct intel_framebuffer *fb;
37811fcc 1726
4520f53a
DV
1727#ifdef CONFIG_DRM_I915_FBDEV
1728 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1729
1730 ifbdev = dev_priv->fbdev;
1731 fb = to_intel_framebuffer(ifbdev->helper.fb);
1732
623f9783 1733 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1734 fb->base.width,
1735 fb->base.height,
1736 fb->base.depth,
623f9783
DV
1737 fb->base.bits_per_pixel,
1738 atomic_read(&fb->base.refcount.refcount));
05394f39 1739 describe_obj(m, fb->obj);
267f0c90 1740 seq_putc(m, '\n');
4520f53a 1741#endif
37811fcc 1742
4b096ac1 1743 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1744 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1745 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1746 continue;
1747
623f9783 1748 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1749 fb->base.width,
1750 fb->base.height,
1751 fb->base.depth,
623f9783
DV
1752 fb->base.bits_per_pixel,
1753 atomic_read(&fb->base.refcount.refcount));
05394f39 1754 describe_obj(m, fb->obj);
267f0c90 1755 seq_putc(m, '\n');
37811fcc 1756 }
4b096ac1 1757 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1758
1759 return 0;
1760}
1761
c9fe99bd
OM
1762static void describe_ctx_ringbuf(struct seq_file *m,
1763 struct intel_ringbuffer *ringbuf)
1764{
1765 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1766 ringbuf->space, ringbuf->head, ringbuf->tail,
1767 ringbuf->last_retired_head);
1768}
1769
e76d3630
BW
1770static int i915_context_status(struct seq_file *m, void *unused)
1771{
9f25d007 1772 struct drm_info_node *node = m->private;
e76d3630 1773 struct drm_device *dev = node->minor->dev;
e277a1f8 1774 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1775 struct intel_engine_cs *ring;
273497e5 1776 struct intel_context *ctx;
a168c293 1777 int ret, i;
e76d3630 1778
f3d28878 1779 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1780 if (ret)
1781 return ret;
1782
3e373948 1783 if (dev_priv->ips.pwrctx) {
267f0c90 1784 seq_puts(m, "power context ");
3e373948 1785 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1786 seq_putc(m, '\n');
dc501fbc 1787 }
e76d3630 1788
3e373948 1789 if (dev_priv->ips.renderctx) {
267f0c90 1790 seq_puts(m, "render context ");
3e373948 1791 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1792 seq_putc(m, '\n');
dc501fbc 1793 }
e76d3630 1794
a33afea5 1795 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1796 if (!i915.enable_execlists &&
1797 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1798 continue;
1799
a33afea5 1800 seq_puts(m, "HW context ");
3ccfd19d 1801 describe_ctx(m, ctx);
c9fe99bd 1802 for_each_ring(ring, dev_priv, i) {
a33afea5 1803 if (ring->default_context == ctx)
c9fe99bd
OM
1804 seq_printf(m, "(default context %s) ",
1805 ring->name);
1806 }
1807
1808 if (i915.enable_execlists) {
1809 seq_putc(m, '\n');
1810 for_each_ring(ring, dev_priv, i) {
1811 struct drm_i915_gem_object *ctx_obj =
1812 ctx->engine[i].state;
1813 struct intel_ringbuffer *ringbuf =
1814 ctx->engine[i].ringbuf;
1815
1816 seq_printf(m, "%s: ", ring->name);
1817 if (ctx_obj)
1818 describe_obj(m, ctx_obj);
1819 if (ringbuf)
1820 describe_ctx_ringbuf(m, ringbuf);
1821 seq_putc(m, '\n');
1822 }
1823 } else {
1824 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1825 }
a33afea5 1826
a33afea5 1827 seq_putc(m, '\n');
a168c293
BW
1828 }
1829
f3d28878 1830 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1831
1832 return 0;
1833}
1834
064ca1d2
TD
1835static void i915_dump_lrc_obj(struct seq_file *m,
1836 struct intel_engine_cs *ring,
1837 struct drm_i915_gem_object *ctx_obj)
1838{
1839 struct page *page;
1840 uint32_t *reg_state;
1841 int j;
1842 unsigned long ggtt_offset = 0;
1843
1844 if (ctx_obj == NULL) {
1845 seq_printf(m, "Context on %s with no gem object\n",
1846 ring->name);
1847 return;
1848 }
1849
1850 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1851 intel_execlists_ctx_id(ctx_obj));
1852
1853 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1854 seq_puts(m, "\tNot bound in GGTT\n");
1855 else
1856 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1857
1858 if (i915_gem_object_get_pages(ctx_obj)) {
1859 seq_puts(m, "\tFailed to get pages for context object\n");
1860 return;
1861 }
1862
1863 page = i915_gem_object_get_page(ctx_obj, 1);
1864 if (!WARN_ON(page == NULL)) {
1865 reg_state = kmap_atomic(page);
1866
1867 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1868 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1869 ggtt_offset + 4096 + (j * 4),
1870 reg_state[j], reg_state[j + 1],
1871 reg_state[j + 2], reg_state[j + 3]);
1872 }
1873 kunmap_atomic(reg_state);
1874 }
1875
1876 seq_putc(m, '\n');
1877}
1878
c0ab1ae9
BW
1879static int i915_dump_lrc(struct seq_file *m, void *unused)
1880{
1881 struct drm_info_node *node = (struct drm_info_node *) m->private;
1882 struct drm_device *dev = node->minor->dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_engine_cs *ring;
1885 struct intel_context *ctx;
1886 int ret, i;
1887
1888 if (!i915.enable_execlists) {
1889 seq_printf(m, "Logical Ring Contexts are disabled\n");
1890 return 0;
1891 }
1892
1893 ret = mutex_lock_interruptible(&dev->struct_mutex);
1894 if (ret)
1895 return ret;
1896
1897 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1898 for_each_ring(ring, dev_priv, i) {
064ca1d2
TD
1899 if (ring->default_context != ctx)
1900 i915_dump_lrc_obj(m, ring,
1901 ctx->engine[i].state);
c0ab1ae9
BW
1902 }
1903 }
1904
1905 mutex_unlock(&dev->struct_mutex);
1906
1907 return 0;
1908}
1909
4ba70e44
OM
1910static int i915_execlists(struct seq_file *m, void *data)
1911{
1912 struct drm_info_node *node = (struct drm_info_node *)m->private;
1913 struct drm_device *dev = node->minor->dev;
1914 struct drm_i915_private *dev_priv = dev->dev_private;
1915 struct intel_engine_cs *ring;
1916 u32 status_pointer;
1917 u8 read_pointer;
1918 u8 write_pointer;
1919 u32 status;
1920 u32 ctx_id;
1921 struct list_head *cursor;
1922 int ring_id, i;
1923 int ret;
1924
1925 if (!i915.enable_execlists) {
1926 seq_puts(m, "Logical Ring Contexts are disabled\n");
1927 return 0;
1928 }
1929
1930 ret = mutex_lock_interruptible(&dev->struct_mutex);
1931 if (ret)
1932 return ret;
1933
fc0412ec
MT
1934 intel_runtime_pm_get(dev_priv);
1935
4ba70e44 1936 for_each_ring(ring, dev_priv, ring_id) {
6d3d8274 1937 struct drm_i915_gem_request *head_req = NULL;
4ba70e44
OM
1938 int count = 0;
1939 unsigned long flags;
1940
1941 seq_printf(m, "%s\n", ring->name);
1942
1943 status = I915_READ(RING_EXECLIST_STATUS(ring));
1944 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1945 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1946 status, ctx_id);
1947
1948 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1949 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1950
1951 read_pointer = ring->next_context_status_buffer;
1952 write_pointer = status_pointer & 0x07;
1953 if (read_pointer > write_pointer)
1954 write_pointer += 6;
1955 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1956 read_pointer, write_pointer);
1957
1958 for (i = 0; i < 6; i++) {
1959 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1960 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1961
1962 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1963 i, status, ctx_id);
1964 }
1965
1966 spin_lock_irqsave(&ring->execlist_lock, flags);
1967 list_for_each(cursor, &ring->execlist_queue)
1968 count++;
1969 head_req = list_first_entry_or_null(&ring->execlist_queue,
6d3d8274 1970 struct drm_i915_gem_request, execlist_link);
4ba70e44
OM
1971 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1972
1973 seq_printf(m, "\t%d requests in queue\n", count);
1974 if (head_req) {
1975 struct drm_i915_gem_object *ctx_obj;
1976
6d3d8274 1977 ctx_obj = head_req->ctx->engine[ring_id].state;
4ba70e44
OM
1978 seq_printf(m, "\tHead request id: %u\n",
1979 intel_execlists_ctx_id(ctx_obj));
1980 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 1981 head_req->tail);
4ba70e44
OM
1982 }
1983
1984 seq_putc(m, '\n');
1985 }
1986
fc0412ec 1987 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
1988 mutex_unlock(&dev->struct_mutex);
1989
1990 return 0;
1991}
1992
ea16a3cd
DV
1993static const char *swizzle_string(unsigned swizzle)
1994{
aee56cff 1995 switch (swizzle) {
ea16a3cd
DV
1996 case I915_BIT_6_SWIZZLE_NONE:
1997 return "none";
1998 case I915_BIT_6_SWIZZLE_9:
1999 return "bit9";
2000 case I915_BIT_6_SWIZZLE_9_10:
2001 return "bit9/bit10";
2002 case I915_BIT_6_SWIZZLE_9_11:
2003 return "bit9/bit11";
2004 case I915_BIT_6_SWIZZLE_9_10_11:
2005 return "bit9/bit10/bit11";
2006 case I915_BIT_6_SWIZZLE_9_17:
2007 return "bit9/bit17";
2008 case I915_BIT_6_SWIZZLE_9_10_17:
2009 return "bit9/bit10/bit17";
2010 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2011 return "unknown";
ea16a3cd
DV
2012 }
2013
2014 return "bug";
2015}
2016
2017static int i915_swizzle_info(struct seq_file *m, void *data)
2018{
9f25d007 2019 struct drm_info_node *node = m->private;
ea16a3cd
DV
2020 struct drm_device *dev = node->minor->dev;
2021 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2022 int ret;
2023
2024 ret = mutex_lock_interruptible(&dev->struct_mutex);
2025 if (ret)
2026 return ret;
c8c8fb33 2027 intel_runtime_pm_get(dev_priv);
ea16a3cd 2028
ea16a3cd
DV
2029 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2030 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2031 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2032 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2033
2034 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2035 seq_printf(m, "DDC = 0x%08x\n",
2036 I915_READ(DCC));
656bfa3a
DV
2037 seq_printf(m, "DDC2 = 0x%08x\n",
2038 I915_READ(DCC2));
ea16a3cd
DV
2039 seq_printf(m, "C0DRB3 = 0x%04x\n",
2040 I915_READ16(C0DRB3));
2041 seq_printf(m, "C1DRB3 = 0x%04x\n",
2042 I915_READ16(C1DRB3));
9d3203e1 2043 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2044 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2045 I915_READ(MAD_DIMM_C0));
2046 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2047 I915_READ(MAD_DIMM_C1));
2048 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2049 I915_READ(MAD_DIMM_C2));
2050 seq_printf(m, "TILECTL = 0x%08x\n",
2051 I915_READ(TILECTL));
5907f5fb 2052 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2053 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2054 I915_READ(GAMTARBMODE));
2055 else
2056 seq_printf(m, "ARB_MODE = 0x%08x\n",
2057 I915_READ(ARB_MODE));
3fa7d235
DV
2058 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2059 I915_READ(DISP_ARB_CTL));
ea16a3cd 2060 }
656bfa3a
DV
2061
2062 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2063 seq_puts(m, "L-shaped memory detected\n");
2064
c8c8fb33 2065 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2066 mutex_unlock(&dev->struct_mutex);
2067
2068 return 0;
2069}
2070
1c60fef5
BW
2071static int per_file_ctx(int id, void *ptr, void *data)
2072{
273497e5 2073 struct intel_context *ctx = ptr;
1c60fef5 2074 struct seq_file *m = data;
ae6c4806
DV
2075 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2076
2077 if (!ppgtt) {
2078 seq_printf(m, " no ppgtt for context %d\n",
2079 ctx->user_handle);
2080 return 0;
2081 }
1c60fef5 2082
f83d6518
OM
2083 if (i915_gem_context_is_default(ctx))
2084 seq_puts(m, " default context:\n");
2085 else
821d66dd 2086 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2087 ppgtt->debug_dump(ppgtt, m);
2088
2089 return 0;
2090}
2091
77df6772 2092static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2093{
3cf17fc5 2094 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2095 struct intel_engine_cs *ring;
77df6772
BW
2096 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2097 int unused, i;
3cf17fc5 2098
77df6772
BW
2099 if (!ppgtt)
2100 return;
2101
2102 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
5abbcca3 2103 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
77df6772
BW
2104 for_each_ring(ring, dev_priv, unused) {
2105 seq_printf(m, "%s\n", ring->name);
2106 for (i = 0; i < 4; i++) {
2107 u32 offset = 0x270 + i * 8;
2108 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2109 pdp <<= 32;
2110 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 2111 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2112 }
2113 }
2114}
2115
2116static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2117{
2118 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2119 struct intel_engine_cs *ring;
1c60fef5 2120 struct drm_file *file;
77df6772 2121 int i;
3cf17fc5 2122
3cf17fc5
DV
2123 if (INTEL_INFO(dev)->gen == 6)
2124 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2125
a2c7f6fd 2126 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2127 seq_printf(m, "%s\n", ring->name);
2128 if (INTEL_INFO(dev)->gen == 7)
2129 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2130 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2131 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2132 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2133 }
2134 if (dev_priv->mm.aliasing_ppgtt) {
2135 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2136
267f0c90 2137 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5 2138 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1c60fef5 2139
87d60b63 2140 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2141 }
1c60fef5
BW
2142
2143 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2144 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 2145
1c60fef5
BW
2146 seq_printf(m, "proc: %s\n",
2147 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 2148 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
2149 }
2150 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2151}
2152
2153static int i915_ppgtt_info(struct seq_file *m, void *data)
2154{
9f25d007 2155 struct drm_info_node *node = m->private;
77df6772 2156 struct drm_device *dev = node->minor->dev;
c8c8fb33 2157 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
2158
2159 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2160 if (ret)
2161 return ret;
c8c8fb33 2162 intel_runtime_pm_get(dev_priv);
77df6772
BW
2163
2164 if (INTEL_INFO(dev)->gen >= 8)
2165 gen8_ppgtt_info(m, dev);
2166 else if (INTEL_INFO(dev)->gen >= 6)
2167 gen6_ppgtt_info(m, dev);
2168
c8c8fb33 2169 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2170 mutex_unlock(&dev->struct_mutex);
2171
2172 return 0;
2173}
2174
63573eb7
BW
2175static int i915_llc(struct seq_file *m, void *data)
2176{
9f25d007 2177 struct drm_info_node *node = m->private;
63573eb7
BW
2178 struct drm_device *dev = node->minor->dev;
2179 struct drm_i915_private *dev_priv = dev->dev_private;
2180
2181 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2182 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2183 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2184
2185 return 0;
2186}
2187
e91fd8c6
RV
2188static int i915_edp_psr_status(struct seq_file *m, void *data)
2189{
2190 struct drm_info_node *node = m->private;
2191 struct drm_device *dev = node->minor->dev;
2192 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2193 u32 psrperf = 0;
a6cbdb8e
RV
2194 u32 stat[3];
2195 enum pipe pipe;
a031d709 2196 bool enabled = false;
e91fd8c6 2197
c8c8fb33
PZ
2198 intel_runtime_pm_get(dev_priv);
2199
fa128fa6 2200 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2201 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2202 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2203 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2204 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2205 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2206 dev_priv->psr.busy_frontbuffer_bits);
2207 seq_printf(m, "Re-enable work scheduled: %s\n",
2208 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2209
a6cbdb8e
RV
2210 if (HAS_PSR(dev)) {
2211 if (HAS_DDI(dev))
2212 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2213 else {
2214 for_each_pipe(dev_priv, pipe) {
2215 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2216 VLV_EDP_PSR_CURR_STATE_MASK;
2217 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2218 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2219 enabled = true;
2220 }
2221 }
2222 }
2223 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2224
2225 if (!HAS_DDI(dev))
2226 for_each_pipe(dev_priv, pipe) {
2227 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2228 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2229 seq_printf(m, " pipe %c", pipe_name(pipe));
2230 }
2231 seq_puts(m, "\n");
e91fd8c6 2232
fb495814
RV
2233 seq_printf(m, "Link standby: %s\n",
2234 yesno((bool)dev_priv->psr.link_standby));
2235
a6cbdb8e
RV
2236 /* CHV PSR has no kind of performance counter */
2237 if (HAS_PSR(dev) && HAS_DDI(dev)) {
a031d709
RV
2238 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2239 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2240
2241 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2242 }
fa128fa6 2243 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2244
c8c8fb33 2245 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2246 return 0;
2247}
2248
d2e216d0
RV
2249static int i915_sink_crc(struct seq_file *m, void *data)
2250{
2251 struct drm_info_node *node = m->private;
2252 struct drm_device *dev = node->minor->dev;
2253 struct intel_encoder *encoder;
2254 struct intel_connector *connector;
2255 struct intel_dp *intel_dp = NULL;
2256 int ret;
2257 u8 crc[6];
2258
2259 drm_modeset_lock_all(dev);
2260 list_for_each_entry(connector, &dev->mode_config.connector_list,
2261 base.head) {
2262
2263 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2264 continue;
2265
b6ae3c7c
PZ
2266 if (!connector->base.encoder)
2267 continue;
2268
d2e216d0
RV
2269 encoder = to_intel_encoder(connector->base.encoder);
2270 if (encoder->type != INTEL_OUTPUT_EDP)
2271 continue;
2272
2273 intel_dp = enc_to_intel_dp(&encoder->base);
2274
2275 ret = intel_dp_sink_crc(intel_dp, crc);
2276 if (ret)
2277 goto out;
2278
2279 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2280 crc[0], crc[1], crc[2],
2281 crc[3], crc[4], crc[5]);
2282 goto out;
2283 }
2284 ret = -ENODEV;
2285out:
2286 drm_modeset_unlock_all(dev);
2287 return ret;
2288}
2289
ec013e7f
JB
2290static int i915_energy_uJ(struct seq_file *m, void *data)
2291{
2292 struct drm_info_node *node = m->private;
2293 struct drm_device *dev = node->minor->dev;
2294 struct drm_i915_private *dev_priv = dev->dev_private;
2295 u64 power;
2296 u32 units;
2297
2298 if (INTEL_INFO(dev)->gen < 6)
2299 return -ENODEV;
2300
36623ef8
PZ
2301 intel_runtime_pm_get(dev_priv);
2302
ec013e7f
JB
2303 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2304 power = (power & 0x1f00) >> 8;
2305 units = 1000000 / (1 << power); /* convert to uJ */
2306 power = I915_READ(MCH_SECP_NRG_STTS);
2307 power *= units;
2308
36623ef8
PZ
2309 intel_runtime_pm_put(dev_priv);
2310
ec013e7f 2311 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2312
2313 return 0;
2314}
2315
2316static int i915_pc8_status(struct seq_file *m, void *unused)
2317{
9f25d007 2318 struct drm_info_node *node = m->private;
371db66a
PZ
2319 struct drm_device *dev = node->minor->dev;
2320 struct drm_i915_private *dev_priv = dev->dev_private;
2321
85b8d5c2 2322 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
371db66a
PZ
2323 seq_puts(m, "not supported\n");
2324 return 0;
2325 }
2326
86c4ec0d 2327 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2328 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2329 yesno(!intel_irqs_enabled(dev_priv)));
371db66a 2330
ec013e7f
JB
2331 return 0;
2332}
2333
1da51581
ID
2334static const char *power_domain_str(enum intel_display_power_domain domain)
2335{
2336 switch (domain) {
2337 case POWER_DOMAIN_PIPE_A:
2338 return "PIPE_A";
2339 case POWER_DOMAIN_PIPE_B:
2340 return "PIPE_B";
2341 case POWER_DOMAIN_PIPE_C:
2342 return "PIPE_C";
2343 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2344 return "PIPE_A_PANEL_FITTER";
2345 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2346 return "PIPE_B_PANEL_FITTER";
2347 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2348 return "PIPE_C_PANEL_FITTER";
2349 case POWER_DOMAIN_TRANSCODER_A:
2350 return "TRANSCODER_A";
2351 case POWER_DOMAIN_TRANSCODER_B:
2352 return "TRANSCODER_B";
2353 case POWER_DOMAIN_TRANSCODER_C:
2354 return "TRANSCODER_C";
2355 case POWER_DOMAIN_TRANSCODER_EDP:
2356 return "TRANSCODER_EDP";
319be8ae
ID
2357 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2358 return "PORT_DDI_A_2_LANES";
2359 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2360 return "PORT_DDI_A_4_LANES";
2361 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2362 return "PORT_DDI_B_2_LANES";
2363 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2364 return "PORT_DDI_B_4_LANES";
2365 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2366 return "PORT_DDI_C_2_LANES";
2367 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2368 return "PORT_DDI_C_4_LANES";
2369 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2370 return "PORT_DDI_D_2_LANES";
2371 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2372 return "PORT_DDI_D_4_LANES";
2373 case POWER_DOMAIN_PORT_DSI:
2374 return "PORT_DSI";
2375 case POWER_DOMAIN_PORT_CRT:
2376 return "PORT_CRT";
2377 case POWER_DOMAIN_PORT_OTHER:
2378 return "PORT_OTHER";
1da51581
ID
2379 case POWER_DOMAIN_VGA:
2380 return "VGA";
2381 case POWER_DOMAIN_AUDIO:
2382 return "AUDIO";
bd2bb1b9
PZ
2383 case POWER_DOMAIN_PLLS:
2384 return "PLLS";
1407121a
S
2385 case POWER_DOMAIN_AUX_A:
2386 return "AUX_A";
2387 case POWER_DOMAIN_AUX_B:
2388 return "AUX_B";
2389 case POWER_DOMAIN_AUX_C:
2390 return "AUX_C";
2391 case POWER_DOMAIN_AUX_D:
2392 return "AUX_D";
1da51581
ID
2393 case POWER_DOMAIN_INIT:
2394 return "INIT";
2395 default:
5f77eeb0 2396 MISSING_CASE(domain);
1da51581
ID
2397 return "?";
2398 }
2399}
2400
2401static int i915_power_domain_info(struct seq_file *m, void *unused)
2402{
9f25d007 2403 struct drm_info_node *node = m->private;
1da51581
ID
2404 struct drm_device *dev = node->minor->dev;
2405 struct drm_i915_private *dev_priv = dev->dev_private;
2406 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2407 int i;
2408
2409 mutex_lock(&power_domains->lock);
2410
2411 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2412 for (i = 0; i < power_domains->power_well_count; i++) {
2413 struct i915_power_well *power_well;
2414 enum intel_display_power_domain power_domain;
2415
2416 power_well = &power_domains->power_wells[i];
2417 seq_printf(m, "%-25s %d\n", power_well->name,
2418 power_well->count);
2419
2420 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2421 power_domain++) {
2422 if (!(BIT(power_domain) & power_well->domains))
2423 continue;
2424
2425 seq_printf(m, " %-23s %d\n",
2426 power_domain_str(power_domain),
2427 power_domains->domain_use_count[power_domain]);
2428 }
2429 }
2430
2431 mutex_unlock(&power_domains->lock);
2432
2433 return 0;
2434}
2435
53f5e3ca
JB
2436static void intel_seq_print_mode(struct seq_file *m, int tabs,
2437 struct drm_display_mode *mode)
2438{
2439 int i;
2440
2441 for (i = 0; i < tabs; i++)
2442 seq_putc(m, '\t');
2443
2444 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2445 mode->base.id, mode->name,
2446 mode->vrefresh, mode->clock,
2447 mode->hdisplay, mode->hsync_start,
2448 mode->hsync_end, mode->htotal,
2449 mode->vdisplay, mode->vsync_start,
2450 mode->vsync_end, mode->vtotal,
2451 mode->type, mode->flags);
2452}
2453
2454static void intel_encoder_info(struct seq_file *m,
2455 struct intel_crtc *intel_crtc,
2456 struct intel_encoder *intel_encoder)
2457{
9f25d007 2458 struct drm_info_node *node = m->private;
53f5e3ca
JB
2459 struct drm_device *dev = node->minor->dev;
2460 struct drm_crtc *crtc = &intel_crtc->base;
2461 struct intel_connector *intel_connector;
2462 struct drm_encoder *encoder;
2463
2464 encoder = &intel_encoder->base;
2465 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2466 encoder->base.id, encoder->name);
53f5e3ca
JB
2467 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2468 struct drm_connector *connector = &intel_connector->base;
2469 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2470 connector->base.id,
c23cc417 2471 connector->name,
53f5e3ca
JB
2472 drm_get_connector_status_name(connector->status));
2473 if (connector->status == connector_status_connected) {
2474 struct drm_display_mode *mode = &crtc->mode;
2475 seq_printf(m, ", mode:\n");
2476 intel_seq_print_mode(m, 2, mode);
2477 } else {
2478 seq_putc(m, '\n');
2479 }
2480 }
2481}
2482
2483static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2484{
9f25d007 2485 struct drm_info_node *node = m->private;
53f5e3ca
JB
2486 struct drm_device *dev = node->minor->dev;
2487 struct drm_crtc *crtc = &intel_crtc->base;
2488 struct intel_encoder *intel_encoder;
2489
5aa8a937
MR
2490 if (crtc->primary->fb)
2491 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2492 crtc->primary->fb->base.id, crtc->x, crtc->y,
2493 crtc->primary->fb->width, crtc->primary->fb->height);
2494 else
2495 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2496 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2497 intel_encoder_info(m, intel_crtc, intel_encoder);
2498}
2499
2500static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2501{
2502 struct drm_display_mode *mode = panel->fixed_mode;
2503
2504 seq_printf(m, "\tfixed mode:\n");
2505 intel_seq_print_mode(m, 2, mode);
2506}
2507
2508static void intel_dp_info(struct seq_file *m,
2509 struct intel_connector *intel_connector)
2510{
2511 struct intel_encoder *intel_encoder = intel_connector->encoder;
2512 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2513
2514 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2515 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2516 "no");
2517 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2518 intel_panel_info(m, &intel_connector->panel);
2519}
2520
2521static void intel_hdmi_info(struct seq_file *m,
2522 struct intel_connector *intel_connector)
2523{
2524 struct intel_encoder *intel_encoder = intel_connector->encoder;
2525 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2526
2527 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2528 "no");
2529}
2530
2531static void intel_lvds_info(struct seq_file *m,
2532 struct intel_connector *intel_connector)
2533{
2534 intel_panel_info(m, &intel_connector->panel);
2535}
2536
2537static void intel_connector_info(struct seq_file *m,
2538 struct drm_connector *connector)
2539{
2540 struct intel_connector *intel_connector = to_intel_connector(connector);
2541 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2542 struct drm_display_mode *mode;
53f5e3ca
JB
2543
2544 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2545 connector->base.id, connector->name,
53f5e3ca
JB
2546 drm_get_connector_status_name(connector->status));
2547 if (connector->status == connector_status_connected) {
2548 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2549 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2550 connector->display_info.width_mm,
2551 connector->display_info.height_mm);
2552 seq_printf(m, "\tsubpixel order: %s\n",
2553 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2554 seq_printf(m, "\tCEA rev: %d\n",
2555 connector->display_info.cea_rev);
2556 }
36cd7444
DA
2557 if (intel_encoder) {
2558 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2559 intel_encoder->type == INTEL_OUTPUT_EDP)
2560 intel_dp_info(m, intel_connector);
2561 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2562 intel_hdmi_info(m, intel_connector);
2563 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2564 intel_lvds_info(m, intel_connector);
2565 }
53f5e3ca 2566
f103fc7d
JB
2567 seq_printf(m, "\tmodes:\n");
2568 list_for_each_entry(mode, &connector->modes, head)
2569 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2570}
2571
065f2ec2
CW
2572static bool cursor_active(struct drm_device *dev, int pipe)
2573{
2574 struct drm_i915_private *dev_priv = dev->dev_private;
2575 u32 state;
2576
2577 if (IS_845G(dev) || IS_I865G(dev))
2578 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2579 else
5efb3e28 2580 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2581
2582 return state;
2583}
2584
2585static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2586{
2587 struct drm_i915_private *dev_priv = dev->dev_private;
2588 u32 pos;
2589
5efb3e28 2590 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2591
2592 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2593 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2594 *x = -*x;
2595
2596 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2597 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2598 *y = -*y;
2599
2600 return cursor_active(dev, pipe);
2601}
2602
53f5e3ca
JB
2603static int i915_display_info(struct seq_file *m, void *unused)
2604{
9f25d007 2605 struct drm_info_node *node = m->private;
53f5e3ca 2606 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2607 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2608 struct intel_crtc *crtc;
53f5e3ca
JB
2609 struct drm_connector *connector;
2610
b0e5ddf3 2611 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2612 drm_modeset_lock_all(dev);
2613 seq_printf(m, "CRTC info\n");
2614 seq_printf(m, "---------\n");
d3fcc808 2615 for_each_intel_crtc(dev, crtc) {
065f2ec2
CW
2616 bool active;
2617 int x, y;
53f5e3ca 2618
57127efa 2619 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2620 crtc->base.base.id, pipe_name(crtc->pipe),
6e3c9717
ACO
2621 yesno(crtc->active), crtc->config->pipe_src_w,
2622 crtc->config->pipe_src_h);
a23dc658 2623 if (crtc->active) {
065f2ec2
CW
2624 intel_crtc_info(m, crtc);
2625
a23dc658 2626 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2627 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2628 yesno(crtc->cursor_base),
57127efa
CW
2629 x, y, crtc->cursor_width, crtc->cursor_height,
2630 crtc->cursor_addr, yesno(active));
a23dc658 2631 }
cace841c
DV
2632
2633 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2634 yesno(!crtc->cpu_fifo_underrun_disabled),
2635 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2636 }
2637
2638 seq_printf(m, "\n");
2639 seq_printf(m, "Connector info\n");
2640 seq_printf(m, "--------------\n");
2641 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2642 intel_connector_info(m, connector);
2643 }
2644 drm_modeset_unlock_all(dev);
b0e5ddf3 2645 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2646
2647 return 0;
2648}
2649
e04934cf
BW
2650static int i915_semaphore_status(struct seq_file *m, void *unused)
2651{
2652 struct drm_info_node *node = (struct drm_info_node *) m->private;
2653 struct drm_device *dev = node->minor->dev;
2654 struct drm_i915_private *dev_priv = dev->dev_private;
2655 struct intel_engine_cs *ring;
2656 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2657 int i, j, ret;
2658
2659 if (!i915_semaphore_is_enabled(dev)) {
2660 seq_puts(m, "Semaphores are disabled\n");
2661 return 0;
2662 }
2663
2664 ret = mutex_lock_interruptible(&dev->struct_mutex);
2665 if (ret)
2666 return ret;
03872064 2667 intel_runtime_pm_get(dev_priv);
e04934cf
BW
2668
2669 if (IS_BROADWELL(dev)) {
2670 struct page *page;
2671 uint64_t *seqno;
2672
2673 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2674
2675 seqno = (uint64_t *)kmap_atomic(page);
2676 for_each_ring(ring, dev_priv, i) {
2677 uint64_t offset;
2678
2679 seq_printf(m, "%s\n", ring->name);
2680
2681 seq_puts(m, " Last signal:");
2682 for (j = 0; j < num_rings; j++) {
2683 offset = i * I915_NUM_RINGS + j;
2684 seq_printf(m, "0x%08llx (0x%02llx) ",
2685 seqno[offset], offset * 8);
2686 }
2687 seq_putc(m, '\n');
2688
2689 seq_puts(m, " Last wait: ");
2690 for (j = 0; j < num_rings; j++) {
2691 offset = i + (j * I915_NUM_RINGS);
2692 seq_printf(m, "0x%08llx (0x%02llx) ",
2693 seqno[offset], offset * 8);
2694 }
2695 seq_putc(m, '\n');
2696
2697 }
2698 kunmap_atomic(seqno);
2699 } else {
2700 seq_puts(m, " Last signal:");
2701 for_each_ring(ring, dev_priv, i)
2702 for (j = 0; j < num_rings; j++)
2703 seq_printf(m, "0x%08x\n",
2704 I915_READ(ring->semaphore.mbox.signal[j]));
2705 seq_putc(m, '\n');
2706 }
2707
2708 seq_puts(m, "\nSync seqno:\n");
2709 for_each_ring(ring, dev_priv, i) {
2710 for (j = 0; j < num_rings; j++) {
2711 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2712 }
2713 seq_putc(m, '\n');
2714 }
2715 seq_putc(m, '\n');
2716
03872064 2717 intel_runtime_pm_put(dev_priv);
e04934cf
BW
2718 mutex_unlock(&dev->struct_mutex);
2719 return 0;
2720}
2721
728e29d7
DV
2722static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2723{
2724 struct drm_info_node *node = (struct drm_info_node *) m->private;
2725 struct drm_device *dev = node->minor->dev;
2726 struct drm_i915_private *dev_priv = dev->dev_private;
2727 int i;
2728
2729 drm_modeset_lock_all(dev);
2730 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2731 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2732
2733 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
1e6f2ddc 2734 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3e369b76 2735 pll->config.crtc_mask, pll->active, yesno(pll->on));
728e29d7 2736 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
2737 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2738 seq_printf(m, " dpll_md: 0x%08x\n",
2739 pll->config.hw_state.dpll_md);
2740 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2741 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2742 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
2743 }
2744 drm_modeset_unlock_all(dev);
2745
2746 return 0;
2747}
2748
1ed1ef9d 2749static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
2750{
2751 int i;
2752 int ret;
2753 struct drm_info_node *node = (struct drm_info_node *) m->private;
2754 struct drm_device *dev = node->minor->dev;
2755 struct drm_i915_private *dev_priv = dev->dev_private;
2756
888b5995
AS
2757 ret = mutex_lock_interruptible(&dev->struct_mutex);
2758 if (ret)
2759 return ret;
2760
2761 intel_runtime_pm_get(dev_priv);
2762
7225342a
MK
2763 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2764 for (i = 0; i < dev_priv->workarounds.count; ++i) {
2fa60f6d
MK
2765 u32 addr, mask, value, read;
2766 bool ok;
888b5995 2767
7225342a
MK
2768 addr = dev_priv->workarounds.reg[i].addr;
2769 mask = dev_priv->workarounds.reg[i].mask;
2fa60f6d
MK
2770 value = dev_priv->workarounds.reg[i].value;
2771 read = I915_READ(addr);
2772 ok = (value & mask) == (read & mask);
2773 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2774 addr, value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
2775 }
2776
2777 intel_runtime_pm_put(dev_priv);
2778 mutex_unlock(&dev->struct_mutex);
2779
2780 return 0;
2781}
2782
c5511e44
DL
2783static int i915_ddb_info(struct seq_file *m, void *unused)
2784{
2785 struct drm_info_node *node = m->private;
2786 struct drm_device *dev = node->minor->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct skl_ddb_allocation *ddb;
2789 struct skl_ddb_entry *entry;
2790 enum pipe pipe;
2791 int plane;
2792
2fcffe19
DL
2793 if (INTEL_INFO(dev)->gen < 9)
2794 return 0;
2795
c5511e44
DL
2796 drm_modeset_lock_all(dev);
2797
2798 ddb = &dev_priv->wm.skl_hw.ddb;
2799
2800 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2801
2802 for_each_pipe(dev_priv, pipe) {
2803 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2804
2805 for_each_plane(pipe, plane) {
2806 entry = &ddb->plane[pipe][plane];
2807 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2808 entry->start, entry->end,
2809 skl_ddb_entry_size(entry));
2810 }
2811
2812 entry = &ddb->cursor[pipe];
2813 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2814 entry->end, skl_ddb_entry_size(entry));
2815 }
2816
2817 drm_modeset_unlock_all(dev);
2818
2819 return 0;
2820}
2821
07144428
DL
2822struct pipe_crc_info {
2823 const char *name;
2824 struct drm_device *dev;
2825 enum pipe pipe;
2826};
2827
11bed958
DA
2828static int i915_dp_mst_info(struct seq_file *m, void *unused)
2829{
2830 struct drm_info_node *node = (struct drm_info_node *) m->private;
2831 struct drm_device *dev = node->minor->dev;
2832 struct drm_encoder *encoder;
2833 struct intel_encoder *intel_encoder;
2834 struct intel_digital_port *intel_dig_port;
2835 drm_modeset_lock_all(dev);
2836 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2837 intel_encoder = to_intel_encoder(encoder);
2838 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2839 continue;
2840 intel_dig_port = enc_to_dig_port(encoder);
2841 if (!intel_dig_port->dp.can_mst)
2842 continue;
2843
2844 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2845 }
2846 drm_modeset_unlock_all(dev);
2847 return 0;
2848}
2849
07144428
DL
2850static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2851{
be5c7a90
DL
2852 struct pipe_crc_info *info = inode->i_private;
2853 struct drm_i915_private *dev_priv = info->dev->dev_private;
2854 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2855
7eb1c496
DV
2856 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2857 return -ENODEV;
2858
d538bbdf
DL
2859 spin_lock_irq(&pipe_crc->lock);
2860
2861 if (pipe_crc->opened) {
2862 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
2863 return -EBUSY; /* already open */
2864 }
2865
d538bbdf 2866 pipe_crc->opened = true;
07144428
DL
2867 filep->private_data = inode->i_private;
2868
d538bbdf
DL
2869 spin_unlock_irq(&pipe_crc->lock);
2870
07144428
DL
2871 return 0;
2872}
2873
2874static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2875{
be5c7a90
DL
2876 struct pipe_crc_info *info = inode->i_private;
2877 struct drm_i915_private *dev_priv = info->dev->dev_private;
2878 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2879
d538bbdf
DL
2880 spin_lock_irq(&pipe_crc->lock);
2881 pipe_crc->opened = false;
2882 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 2883
07144428
DL
2884 return 0;
2885}
2886
2887/* (6 fields, 8 chars each, space separated (5) + '\n') */
2888#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2889/* account for \'0' */
2890#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2891
2892static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 2893{
d538bbdf
DL
2894 assert_spin_locked(&pipe_crc->lock);
2895 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2896 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
2897}
2898
2899static ssize_t
2900i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2901 loff_t *pos)
2902{
2903 struct pipe_crc_info *info = filep->private_data;
2904 struct drm_device *dev = info->dev;
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2907 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 2908 int n_entries;
07144428
DL
2909 ssize_t bytes_read;
2910
2911 /*
2912 * Don't allow user space to provide buffers not big enough to hold
2913 * a line of data.
2914 */
2915 if (count < PIPE_CRC_LINE_LEN)
2916 return -EINVAL;
2917
2918 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 2919 return 0;
07144428
DL
2920
2921 /* nothing to read */
d538bbdf 2922 spin_lock_irq(&pipe_crc->lock);
07144428 2923 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
2924 int ret;
2925
2926 if (filep->f_flags & O_NONBLOCK) {
2927 spin_unlock_irq(&pipe_crc->lock);
07144428 2928 return -EAGAIN;
d538bbdf 2929 }
07144428 2930
d538bbdf
DL
2931 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2932 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2933 if (ret) {
2934 spin_unlock_irq(&pipe_crc->lock);
2935 return ret;
2936 }
8bf1e9f1
SH
2937 }
2938
07144428 2939 /* We now have one or more entries to read */
9ad6d99f 2940 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 2941
07144428 2942 bytes_read = 0;
9ad6d99f
VS
2943 while (n_entries > 0) {
2944 struct intel_pipe_crc_entry *entry =
2945 &pipe_crc->entries[pipe_crc->tail];
07144428 2946 int ret;
8bf1e9f1 2947
9ad6d99f
VS
2948 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2949 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
2950 break;
2951
2952 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2953 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
2954
07144428
DL
2955 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2956 "%8u %8x %8x %8x %8x %8x\n",
2957 entry->frame, entry->crc[0],
2958 entry->crc[1], entry->crc[2],
2959 entry->crc[3], entry->crc[4]);
2960
9ad6d99f
VS
2961 spin_unlock_irq(&pipe_crc->lock);
2962
2963 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
2964 if (ret == PIPE_CRC_LINE_LEN)
2965 return -EFAULT;
b2c88f5b 2966
9ad6d99f
VS
2967 user_buf += PIPE_CRC_LINE_LEN;
2968 n_entries--;
2969
2970 spin_lock_irq(&pipe_crc->lock);
2971 }
8bf1e9f1 2972
d538bbdf
DL
2973 spin_unlock_irq(&pipe_crc->lock);
2974
07144428
DL
2975 return bytes_read;
2976}
2977
2978static const struct file_operations i915_pipe_crc_fops = {
2979 .owner = THIS_MODULE,
2980 .open = i915_pipe_crc_open,
2981 .read = i915_pipe_crc_read,
2982 .release = i915_pipe_crc_release,
2983};
2984
2985static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2986 {
2987 .name = "i915_pipe_A_crc",
2988 .pipe = PIPE_A,
2989 },
2990 {
2991 .name = "i915_pipe_B_crc",
2992 .pipe = PIPE_B,
2993 },
2994 {
2995 .name = "i915_pipe_C_crc",
2996 .pipe = PIPE_C,
2997 },
2998};
2999
3000static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3001 enum pipe pipe)
3002{
3003 struct drm_device *dev = minor->dev;
3004 struct dentry *ent;
3005 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3006
3007 info->dev = dev;
3008 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3009 &i915_pipe_crc_fops);
f3c5fe97
WY
3010 if (!ent)
3011 return -ENOMEM;
07144428
DL
3012
3013 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3014}
3015
e8dfcf78 3016static const char * const pipe_crc_sources[] = {
926321d5
DV
3017 "none",
3018 "plane1",
3019 "plane2",
3020 "pf",
5b3a856b 3021 "pipe",
3d099a05
DV
3022 "TV",
3023 "DP-B",
3024 "DP-C",
3025 "DP-D",
46a19188 3026 "auto",
926321d5
DV
3027};
3028
3029static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3030{
3031 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3032 return pipe_crc_sources[source];
3033}
3034
bd9db02f 3035static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3036{
3037 struct drm_device *dev = m->private;
3038 struct drm_i915_private *dev_priv = dev->dev_private;
3039 int i;
3040
3041 for (i = 0; i < I915_MAX_PIPES; i++)
3042 seq_printf(m, "%c %s\n", pipe_name(i),
3043 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3044
3045 return 0;
3046}
3047
bd9db02f 3048static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3049{
3050 struct drm_device *dev = inode->i_private;
3051
bd9db02f 3052 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3053}
3054
46a19188 3055static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3056 uint32_t *val)
3057{
46a19188
DV
3058 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3059 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3060
3061 switch (*source) {
52f843f6
DV
3062 case INTEL_PIPE_CRC_SOURCE_PIPE:
3063 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3064 break;
3065 case INTEL_PIPE_CRC_SOURCE_NONE:
3066 *val = 0;
3067 break;
3068 default:
3069 return -EINVAL;
3070 }
3071
3072 return 0;
3073}
3074
46a19188
DV
3075static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3076 enum intel_pipe_crc_source *source)
3077{
3078 struct intel_encoder *encoder;
3079 struct intel_crtc *crtc;
26756809 3080 struct intel_digital_port *dig_port;
46a19188
DV
3081 int ret = 0;
3082
3083 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3084
6e9f798d 3085 drm_modeset_lock_all(dev);
b2784e15 3086 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3087 if (!encoder->base.crtc)
3088 continue;
3089
3090 crtc = to_intel_crtc(encoder->base.crtc);
3091
3092 if (crtc->pipe != pipe)
3093 continue;
3094
3095 switch (encoder->type) {
3096 case INTEL_OUTPUT_TVOUT:
3097 *source = INTEL_PIPE_CRC_SOURCE_TV;
3098 break;
3099 case INTEL_OUTPUT_DISPLAYPORT:
3100 case INTEL_OUTPUT_EDP:
26756809
DV
3101 dig_port = enc_to_dig_port(&encoder->base);
3102 switch (dig_port->port) {
3103 case PORT_B:
3104 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3105 break;
3106 case PORT_C:
3107 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3108 break;
3109 case PORT_D:
3110 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3111 break;
3112 default:
3113 WARN(1, "nonexisting DP port %c\n",
3114 port_name(dig_port->port));
3115 break;
3116 }
46a19188 3117 break;
6847d71b
PZ
3118 default:
3119 break;
46a19188
DV
3120 }
3121 }
6e9f798d 3122 drm_modeset_unlock_all(dev);
46a19188
DV
3123
3124 return ret;
3125}
3126
3127static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3128 enum pipe pipe,
3129 enum intel_pipe_crc_source *source,
7ac0129b
DV
3130 uint32_t *val)
3131{
8d2f24ca
DV
3132 struct drm_i915_private *dev_priv = dev->dev_private;
3133 bool need_stable_symbols = false;
3134
46a19188
DV
3135 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3136 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3137 if (ret)
3138 return ret;
3139 }
3140
3141 switch (*source) {
7ac0129b
DV
3142 case INTEL_PIPE_CRC_SOURCE_PIPE:
3143 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3144 break;
3145 case INTEL_PIPE_CRC_SOURCE_DP_B:
3146 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3147 need_stable_symbols = true;
7ac0129b
DV
3148 break;
3149 case INTEL_PIPE_CRC_SOURCE_DP_C:
3150 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3151 need_stable_symbols = true;
7ac0129b 3152 break;
2be57922
VS
3153 case INTEL_PIPE_CRC_SOURCE_DP_D:
3154 if (!IS_CHERRYVIEW(dev))
3155 return -EINVAL;
3156 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3157 need_stable_symbols = true;
3158 break;
7ac0129b
DV
3159 case INTEL_PIPE_CRC_SOURCE_NONE:
3160 *val = 0;
3161 break;
3162 default:
3163 return -EINVAL;
3164 }
3165
8d2f24ca
DV
3166 /*
3167 * When the pipe CRC tap point is after the transcoders we need
3168 * to tweak symbol-level features to produce a deterministic series of
3169 * symbols for a given frame. We need to reset those features only once
3170 * a frame (instead of every nth symbol):
3171 * - DC-balance: used to ensure a better clock recovery from the data
3172 * link (SDVO)
3173 * - DisplayPort scrambling: used for EMI reduction
3174 */
3175 if (need_stable_symbols) {
3176 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3177
8d2f24ca 3178 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3179 switch (pipe) {
3180 case PIPE_A:
8d2f24ca 3181 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3182 break;
3183 case PIPE_B:
8d2f24ca 3184 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3185 break;
3186 case PIPE_C:
3187 tmp |= PIPE_C_SCRAMBLE_RESET;
3188 break;
3189 default:
3190 return -EINVAL;
3191 }
8d2f24ca
DV
3192 I915_WRITE(PORT_DFT2_G4X, tmp);
3193 }
3194
7ac0129b
DV
3195 return 0;
3196}
3197
4b79ebf7 3198static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3199 enum pipe pipe,
3200 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3201 uint32_t *val)
3202{
84093603
DV
3203 struct drm_i915_private *dev_priv = dev->dev_private;
3204 bool need_stable_symbols = false;
3205
46a19188
DV
3206 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3207 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3208 if (ret)
3209 return ret;
3210 }
3211
3212 switch (*source) {
4b79ebf7
DV
3213 case INTEL_PIPE_CRC_SOURCE_PIPE:
3214 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3215 break;
3216 case INTEL_PIPE_CRC_SOURCE_TV:
3217 if (!SUPPORTS_TV(dev))
3218 return -EINVAL;
3219 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3220 break;
3221 case INTEL_PIPE_CRC_SOURCE_DP_B:
3222 if (!IS_G4X(dev))
3223 return -EINVAL;
3224 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3225 need_stable_symbols = true;
4b79ebf7
DV
3226 break;
3227 case INTEL_PIPE_CRC_SOURCE_DP_C:
3228 if (!IS_G4X(dev))
3229 return -EINVAL;
3230 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3231 need_stable_symbols = true;
4b79ebf7
DV
3232 break;
3233 case INTEL_PIPE_CRC_SOURCE_DP_D:
3234 if (!IS_G4X(dev))
3235 return -EINVAL;
3236 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3237 need_stable_symbols = true;
4b79ebf7
DV
3238 break;
3239 case INTEL_PIPE_CRC_SOURCE_NONE:
3240 *val = 0;
3241 break;
3242 default:
3243 return -EINVAL;
3244 }
3245
84093603
DV
3246 /*
3247 * When the pipe CRC tap point is after the transcoders we need
3248 * to tweak symbol-level features to produce a deterministic series of
3249 * symbols for a given frame. We need to reset those features only once
3250 * a frame (instead of every nth symbol):
3251 * - DC-balance: used to ensure a better clock recovery from the data
3252 * link (SDVO)
3253 * - DisplayPort scrambling: used for EMI reduction
3254 */
3255 if (need_stable_symbols) {
3256 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3257
3258 WARN_ON(!IS_G4X(dev));
3259
3260 I915_WRITE(PORT_DFT_I9XX,
3261 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3262
3263 if (pipe == PIPE_A)
3264 tmp |= PIPE_A_SCRAMBLE_RESET;
3265 else
3266 tmp |= PIPE_B_SCRAMBLE_RESET;
3267
3268 I915_WRITE(PORT_DFT2_G4X, tmp);
3269 }
3270
4b79ebf7
DV
3271 return 0;
3272}
3273
8d2f24ca
DV
3274static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3275 enum pipe pipe)
3276{
3277 struct drm_i915_private *dev_priv = dev->dev_private;
3278 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3279
eb736679
VS
3280 switch (pipe) {
3281 case PIPE_A:
8d2f24ca 3282 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3283 break;
3284 case PIPE_B:
8d2f24ca 3285 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3286 break;
3287 case PIPE_C:
3288 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3289 break;
3290 default:
3291 return;
3292 }
8d2f24ca
DV
3293 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3294 tmp &= ~DC_BALANCE_RESET_VLV;
3295 I915_WRITE(PORT_DFT2_G4X, tmp);
3296
3297}
3298
84093603
DV
3299static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3300 enum pipe pipe)
3301{
3302 struct drm_i915_private *dev_priv = dev->dev_private;
3303 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3304
3305 if (pipe == PIPE_A)
3306 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3307 else
3308 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3309 I915_WRITE(PORT_DFT2_G4X, tmp);
3310
3311 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3312 I915_WRITE(PORT_DFT_I9XX,
3313 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3314 }
3315}
3316
46a19188 3317static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3318 uint32_t *val)
3319{
46a19188
DV
3320 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3321 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3322
3323 switch (*source) {
5b3a856b
DV
3324 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3325 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3326 break;
3327 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3328 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3329 break;
5b3a856b
DV
3330 case INTEL_PIPE_CRC_SOURCE_PIPE:
3331 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3332 break;
3d099a05 3333 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3334 *val = 0;
3335 break;
3d099a05
DV
3336 default:
3337 return -EINVAL;
5b3a856b
DV
3338 }
3339
3340 return 0;
3341}
3342
fabf6e51
DV
3343static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3344{
3345 struct drm_i915_private *dev_priv = dev->dev_private;
3346 struct intel_crtc *crtc =
3347 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3348
3349 drm_modeset_lock_all(dev);
3350 /*
3351 * If we use the eDP transcoder we need to make sure that we don't
3352 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3353 * relevant on hsw with pipe A when using the always-on power well
3354 * routing.
3355 */
6e3c9717
ACO
3356 if (crtc->config->cpu_transcoder == TRANSCODER_EDP &&
3357 !crtc->config->pch_pfit.enabled) {
3358 crtc->config->pch_pfit.force_thru = true;
fabf6e51
DV
3359
3360 intel_display_power_get(dev_priv,
3361 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3362
3363 dev_priv->display.crtc_disable(&crtc->base);
3364 dev_priv->display.crtc_enable(&crtc->base);
3365 }
3366 drm_modeset_unlock_all(dev);
3367}
3368
3369static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3370{
3371 struct drm_i915_private *dev_priv = dev->dev_private;
3372 struct intel_crtc *crtc =
3373 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3374
3375 drm_modeset_lock_all(dev);
3376 /*
3377 * If we use the eDP transcoder we need to make sure that we don't
3378 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3379 * relevant on hsw with pipe A when using the always-on power well
3380 * routing.
3381 */
6e3c9717
ACO
3382 if (crtc->config->pch_pfit.force_thru) {
3383 crtc->config->pch_pfit.force_thru = false;
fabf6e51
DV
3384
3385 dev_priv->display.crtc_disable(&crtc->base);
3386 dev_priv->display.crtc_enable(&crtc->base);
3387
3388 intel_display_power_put(dev_priv,
3389 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3390 }
3391 drm_modeset_unlock_all(dev);
3392}
3393
3394static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3395 enum pipe pipe,
3396 enum intel_pipe_crc_source *source,
5b3a856b
DV
3397 uint32_t *val)
3398{
46a19188
DV
3399 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3400 *source = INTEL_PIPE_CRC_SOURCE_PF;
3401
3402 switch (*source) {
5b3a856b
DV
3403 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3404 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3405 break;
3406 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3407 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3408 break;
3409 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51
DV
3410 if (IS_HASWELL(dev) && pipe == PIPE_A)
3411 hsw_trans_edp_pipe_A_crc_wa(dev);
3412
5b3a856b
DV
3413 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3414 break;
3d099a05 3415 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3416 *val = 0;
3417 break;
3d099a05
DV
3418 default:
3419 return -EINVAL;
5b3a856b
DV
3420 }
3421
3422 return 0;
3423}
3424
926321d5
DV
3425static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3426 enum intel_pipe_crc_source source)
3427{
3428 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3429 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
3430 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3431 pipe));
432f3342 3432 u32 val = 0; /* shut up gcc */
5b3a856b 3433 int ret;
926321d5 3434
cc3da175
DL
3435 if (pipe_crc->source == source)
3436 return 0;
3437
ae676fcd
DL
3438 /* forbid changing the source without going back to 'none' */
3439 if (pipe_crc->source && source)
3440 return -EINVAL;
3441
9d8b0588
DV
3442 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3443 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3444 return -EIO;
3445 }
3446
52f843f6 3447 if (IS_GEN2(dev))
46a19188 3448 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3449 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3450 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3451 else if (IS_VALLEYVIEW(dev))
fabf6e51 3452 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3453 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3454 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3455 else
fabf6e51 3456 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3457
3458 if (ret != 0)
3459 return ret;
3460
4b584369
DL
3461 /* none -> real source transition */
3462 if (source) {
4252fbc3
VS
3463 struct intel_pipe_crc_entry *entries;
3464
7cd6ccff
DL
3465 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3466 pipe_name(pipe), pipe_crc_source_name(source));
3467
3cf54b34
VS
3468 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3469 sizeof(pipe_crc->entries[0]),
4252fbc3
VS
3470 GFP_KERNEL);
3471 if (!entries)
e5f75aca
DL
3472 return -ENOMEM;
3473
8c740dce
PZ
3474 /*
3475 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3476 * enabled and disabled dynamically based on package C states,
3477 * user space can't make reliable use of the CRCs, so let's just
3478 * completely disable it.
3479 */
3480 hsw_disable_ips(crtc);
3481
d538bbdf 3482 spin_lock_irq(&pipe_crc->lock);
64387b61 3483 kfree(pipe_crc->entries);
4252fbc3 3484 pipe_crc->entries = entries;
d538bbdf
DL
3485 pipe_crc->head = 0;
3486 pipe_crc->tail = 0;
3487 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3488 }
3489
cc3da175 3490 pipe_crc->source = source;
926321d5 3491
926321d5
DV
3492 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3493 POSTING_READ(PIPE_CRC_CTL(pipe));
3494
e5f75aca
DL
3495 /* real source -> none transition */
3496 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3497 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3498 struct intel_crtc *crtc =
3499 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3500
7cd6ccff
DL
3501 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3502 pipe_name(pipe));
3503
a33d7105
DV
3504 drm_modeset_lock(&crtc->base.mutex, NULL);
3505 if (crtc->active)
3506 intel_wait_for_vblank(dev, pipe);
3507 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3508
d538bbdf
DL
3509 spin_lock_irq(&pipe_crc->lock);
3510 entries = pipe_crc->entries;
e5f75aca 3511 pipe_crc->entries = NULL;
9ad6d99f
VS
3512 pipe_crc->head = 0;
3513 pipe_crc->tail = 0;
d538bbdf
DL
3514 spin_unlock_irq(&pipe_crc->lock);
3515
3516 kfree(entries);
84093603
DV
3517
3518 if (IS_G4X(dev))
3519 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3520 else if (IS_VALLEYVIEW(dev))
3521 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51
DV
3522 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3523 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
8c740dce
PZ
3524
3525 hsw_enable_ips(crtc);
e5f75aca
DL
3526 }
3527
926321d5
DV
3528 return 0;
3529}
3530
3531/*
3532 * Parse pipe CRC command strings:
b94dec87
DL
3533 * command: wsp* object wsp+ name wsp+ source wsp*
3534 * object: 'pipe'
3535 * name: (A | B | C)
926321d5
DV
3536 * source: (none | plane1 | plane2 | pf)
3537 * wsp: (#0x20 | #0x9 | #0xA)+
3538 *
3539 * eg.:
b94dec87
DL
3540 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3541 * "pipe A none" -> Stop CRC
926321d5 3542 */
bd9db02f 3543static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3544{
3545 int n_words = 0;
3546
3547 while (*buf) {
3548 char *end;
3549
3550 /* skip leading white space */
3551 buf = skip_spaces(buf);
3552 if (!*buf)
3553 break; /* end of buffer */
3554
3555 /* find end of word */
3556 for (end = buf; *end && !isspace(*end); end++)
3557 ;
3558
3559 if (n_words == max_words) {
3560 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3561 max_words);
3562 return -EINVAL; /* ran out of words[] before bytes */
3563 }
3564
3565 if (*end)
3566 *end++ = '\0';
3567 words[n_words++] = buf;
3568 buf = end;
3569 }
3570
3571 return n_words;
3572}
3573
b94dec87
DL
3574enum intel_pipe_crc_object {
3575 PIPE_CRC_OBJECT_PIPE,
3576};
3577
e8dfcf78 3578static const char * const pipe_crc_objects[] = {
b94dec87
DL
3579 "pipe",
3580};
3581
3582static int
bd9db02f 3583display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3584{
3585 int i;
3586
3587 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3588 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3589 *o = i;
b94dec87
DL
3590 return 0;
3591 }
3592
3593 return -EINVAL;
3594}
3595
bd9db02f 3596static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3597{
3598 const char name = buf[0];
3599
3600 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3601 return -EINVAL;
3602
3603 *pipe = name - 'A';
3604
3605 return 0;
3606}
3607
3608static int
bd9db02f 3609display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3610{
3611 int i;
3612
3613 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3614 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3615 *s = i;
926321d5
DV
3616 return 0;
3617 }
3618
3619 return -EINVAL;
3620}
3621
bd9db02f 3622static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3623{
b94dec87 3624#define N_WORDS 3
926321d5 3625 int n_words;
b94dec87 3626 char *words[N_WORDS];
926321d5 3627 enum pipe pipe;
b94dec87 3628 enum intel_pipe_crc_object object;
926321d5
DV
3629 enum intel_pipe_crc_source source;
3630
bd9db02f 3631 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3632 if (n_words != N_WORDS) {
3633 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3634 N_WORDS);
3635 return -EINVAL;
3636 }
3637
bd9db02f 3638 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3639 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3640 return -EINVAL;
3641 }
3642
bd9db02f 3643 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3644 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3645 return -EINVAL;
3646 }
3647
bd9db02f 3648 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3649 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3650 return -EINVAL;
3651 }
3652
3653 return pipe_crc_set_source(dev, pipe, source);
3654}
3655
bd9db02f
DL
3656static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3657 size_t len, loff_t *offp)
926321d5
DV
3658{
3659 struct seq_file *m = file->private_data;
3660 struct drm_device *dev = m->private;
3661 char *tmpbuf;
3662 int ret;
3663
3664 if (len == 0)
3665 return 0;
3666
3667 if (len > PAGE_SIZE - 1) {
3668 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3669 PAGE_SIZE);
3670 return -E2BIG;
3671 }
3672
3673 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3674 if (!tmpbuf)
3675 return -ENOMEM;
3676
3677 if (copy_from_user(tmpbuf, ubuf, len)) {
3678 ret = -EFAULT;
3679 goto out;
3680 }
3681 tmpbuf[len] = '\0';
3682
bd9db02f 3683 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3684
3685out:
3686 kfree(tmpbuf);
3687 if (ret < 0)
3688 return ret;
3689
3690 *offp += len;
3691 return len;
3692}
3693
bd9db02f 3694static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3695 .owner = THIS_MODULE,
bd9db02f 3696 .open = display_crc_ctl_open,
926321d5
DV
3697 .read = seq_read,
3698 .llseek = seq_lseek,
3699 .release = single_release,
bd9db02f 3700 .write = display_crc_ctl_write
926321d5
DV
3701};
3702
97e94b22 3703static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
3704{
3705 struct drm_device *dev = m->private;
546c81fd 3706 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3707 int level;
3708
3709 drm_modeset_lock_all(dev);
3710
3711 for (level = 0; level < num_levels; level++) {
3712 unsigned int latency = wm[level];
3713
97e94b22
DL
3714 /*
3715 * - WM1+ latency values in 0.5us units
3716 * - latencies are in us on gen9
3717 */
3718 if (INTEL_INFO(dev)->gen >= 9)
3719 latency *= 10;
3720 else if (level > 0)
369a1342
VS
3721 latency *= 5;
3722
3723 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 3724 level, wm[level], latency / 10, latency % 10);
369a1342
VS
3725 }
3726
3727 drm_modeset_unlock_all(dev);
3728}
3729
3730static int pri_wm_latency_show(struct seq_file *m, void *data)
3731{
3732 struct drm_device *dev = m->private;
97e94b22
DL
3733 struct drm_i915_private *dev_priv = dev->dev_private;
3734 const uint16_t *latencies;
3735
3736 if (INTEL_INFO(dev)->gen >= 9)
3737 latencies = dev_priv->wm.skl_latency;
3738 else
3739 latencies = to_i915(dev)->wm.pri_latency;
369a1342 3740
97e94b22 3741 wm_latency_show(m, latencies);
369a1342
VS
3742
3743 return 0;
3744}
3745
3746static int spr_wm_latency_show(struct seq_file *m, void *data)
3747{
3748 struct drm_device *dev = m->private;
97e94b22
DL
3749 struct drm_i915_private *dev_priv = dev->dev_private;
3750 const uint16_t *latencies;
3751
3752 if (INTEL_INFO(dev)->gen >= 9)
3753 latencies = dev_priv->wm.skl_latency;
3754 else
3755 latencies = to_i915(dev)->wm.spr_latency;
369a1342 3756
97e94b22 3757 wm_latency_show(m, latencies);
369a1342
VS
3758
3759 return 0;
3760}
3761
3762static int cur_wm_latency_show(struct seq_file *m, void *data)
3763{
3764 struct drm_device *dev = m->private;
97e94b22
DL
3765 struct drm_i915_private *dev_priv = dev->dev_private;
3766 const uint16_t *latencies;
3767
3768 if (INTEL_INFO(dev)->gen >= 9)
3769 latencies = dev_priv->wm.skl_latency;
3770 else
3771 latencies = to_i915(dev)->wm.cur_latency;
369a1342 3772
97e94b22 3773 wm_latency_show(m, latencies);
369a1342
VS
3774
3775 return 0;
3776}
3777
3778static int pri_wm_latency_open(struct inode *inode, struct file *file)
3779{
3780 struct drm_device *dev = inode->i_private;
3781
9ad0257c 3782 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3783 return -ENODEV;
3784
3785 return single_open(file, pri_wm_latency_show, dev);
3786}
3787
3788static int spr_wm_latency_open(struct inode *inode, struct file *file)
3789{
3790 struct drm_device *dev = inode->i_private;
3791
9ad0257c 3792 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3793 return -ENODEV;
3794
3795 return single_open(file, spr_wm_latency_show, dev);
3796}
3797
3798static int cur_wm_latency_open(struct inode *inode, struct file *file)
3799{
3800 struct drm_device *dev = inode->i_private;
3801
9ad0257c 3802 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3803 return -ENODEV;
3804
3805 return single_open(file, cur_wm_latency_show, dev);
3806}
3807
3808static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 3809 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
3810{
3811 struct seq_file *m = file->private_data;
3812 struct drm_device *dev = m->private;
97e94b22 3813 uint16_t new[8] = { 0 };
546c81fd 3814 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3815 int level;
3816 int ret;
3817 char tmp[32];
3818
3819 if (len >= sizeof(tmp))
3820 return -EINVAL;
3821
3822 if (copy_from_user(tmp, ubuf, len))
3823 return -EFAULT;
3824
3825 tmp[len] = '\0';
3826
97e94b22
DL
3827 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3828 &new[0], &new[1], &new[2], &new[3],
3829 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
3830 if (ret != num_levels)
3831 return -EINVAL;
3832
3833 drm_modeset_lock_all(dev);
3834
3835 for (level = 0; level < num_levels; level++)
3836 wm[level] = new[level];
3837
3838 drm_modeset_unlock_all(dev);
3839
3840 return len;
3841}
3842
3843
3844static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3845 size_t len, loff_t *offp)
3846{
3847 struct seq_file *m = file->private_data;
3848 struct drm_device *dev = m->private;
97e94b22
DL
3849 struct drm_i915_private *dev_priv = dev->dev_private;
3850 uint16_t *latencies;
369a1342 3851
97e94b22
DL
3852 if (INTEL_INFO(dev)->gen >= 9)
3853 latencies = dev_priv->wm.skl_latency;
3854 else
3855 latencies = to_i915(dev)->wm.pri_latency;
3856
3857 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
3858}
3859
3860static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3861 size_t len, loff_t *offp)
3862{
3863 struct seq_file *m = file->private_data;
3864 struct drm_device *dev = m->private;
97e94b22
DL
3865 struct drm_i915_private *dev_priv = dev->dev_private;
3866 uint16_t *latencies;
369a1342 3867
97e94b22
DL
3868 if (INTEL_INFO(dev)->gen >= 9)
3869 latencies = dev_priv->wm.skl_latency;
3870 else
3871 latencies = to_i915(dev)->wm.spr_latency;
3872
3873 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
3874}
3875
3876static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3877 size_t len, loff_t *offp)
3878{
3879 struct seq_file *m = file->private_data;
3880 struct drm_device *dev = m->private;
97e94b22
DL
3881 struct drm_i915_private *dev_priv = dev->dev_private;
3882 uint16_t *latencies;
3883
3884 if (INTEL_INFO(dev)->gen >= 9)
3885 latencies = dev_priv->wm.skl_latency;
3886 else
3887 latencies = to_i915(dev)->wm.cur_latency;
369a1342 3888
97e94b22 3889 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
3890}
3891
3892static const struct file_operations i915_pri_wm_latency_fops = {
3893 .owner = THIS_MODULE,
3894 .open = pri_wm_latency_open,
3895 .read = seq_read,
3896 .llseek = seq_lseek,
3897 .release = single_release,
3898 .write = pri_wm_latency_write
3899};
3900
3901static const struct file_operations i915_spr_wm_latency_fops = {
3902 .owner = THIS_MODULE,
3903 .open = spr_wm_latency_open,
3904 .read = seq_read,
3905 .llseek = seq_lseek,
3906 .release = single_release,
3907 .write = spr_wm_latency_write
3908};
3909
3910static const struct file_operations i915_cur_wm_latency_fops = {
3911 .owner = THIS_MODULE,
3912 .open = cur_wm_latency_open,
3913 .read = seq_read,
3914 .llseek = seq_lseek,
3915 .release = single_release,
3916 .write = cur_wm_latency_write
3917};
3918
647416f9
KC
3919static int
3920i915_wedged_get(void *data, u64 *val)
f3cd474b 3921{
647416f9 3922 struct drm_device *dev = data;
e277a1f8 3923 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 3924
647416f9 3925 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 3926
647416f9 3927 return 0;
f3cd474b
CW
3928}
3929
647416f9
KC
3930static int
3931i915_wedged_set(void *data, u64 val)
f3cd474b 3932{
647416f9 3933 struct drm_device *dev = data;
d46c0517
ID
3934 struct drm_i915_private *dev_priv = dev->dev_private;
3935
3936 intel_runtime_pm_get(dev_priv);
f3cd474b 3937
58174462
MK
3938 i915_handle_error(dev, val,
3939 "Manually setting wedged to %llu", val);
d46c0517
ID
3940
3941 intel_runtime_pm_put(dev_priv);
3942
647416f9 3943 return 0;
f3cd474b
CW
3944}
3945
647416f9
KC
3946DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3947 i915_wedged_get, i915_wedged_set,
3a3b4f98 3948 "%llu\n");
f3cd474b 3949
647416f9
KC
3950static int
3951i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 3952{
647416f9 3953 struct drm_device *dev = data;
e277a1f8 3954 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 3955
647416f9 3956 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 3957
647416f9 3958 return 0;
e5eb3d63
DV
3959}
3960
647416f9
KC
3961static int
3962i915_ring_stop_set(void *data, u64 val)
e5eb3d63 3963{
647416f9 3964 struct drm_device *dev = data;
e5eb3d63 3965 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3966 int ret;
e5eb3d63 3967
647416f9 3968 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 3969
22bcfc6a
DV
3970 ret = mutex_lock_interruptible(&dev->struct_mutex);
3971 if (ret)
3972 return ret;
3973
99584db3 3974 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
3975 mutex_unlock(&dev->struct_mutex);
3976
647416f9 3977 return 0;
e5eb3d63
DV
3978}
3979
647416f9
KC
3980DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3981 i915_ring_stop_get, i915_ring_stop_set,
3982 "0x%08llx\n");
d5442303 3983
094f9a54
CW
3984static int
3985i915_ring_missed_irq_get(void *data, u64 *val)
3986{
3987 struct drm_device *dev = data;
3988 struct drm_i915_private *dev_priv = dev->dev_private;
3989
3990 *val = dev_priv->gpu_error.missed_irq_rings;
3991 return 0;
3992}
3993
3994static int
3995i915_ring_missed_irq_set(void *data, u64 val)
3996{
3997 struct drm_device *dev = data;
3998 struct drm_i915_private *dev_priv = dev->dev_private;
3999 int ret;
4000
4001 /* Lock against concurrent debugfs callers */
4002 ret = mutex_lock_interruptible(&dev->struct_mutex);
4003 if (ret)
4004 return ret;
4005 dev_priv->gpu_error.missed_irq_rings = val;
4006 mutex_unlock(&dev->struct_mutex);
4007
4008 return 0;
4009}
4010
4011DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4012 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4013 "0x%08llx\n");
4014
4015static int
4016i915_ring_test_irq_get(void *data, u64 *val)
4017{
4018 struct drm_device *dev = data;
4019 struct drm_i915_private *dev_priv = dev->dev_private;
4020
4021 *val = dev_priv->gpu_error.test_irq_rings;
4022
4023 return 0;
4024}
4025
4026static int
4027i915_ring_test_irq_set(void *data, u64 val)
4028{
4029 struct drm_device *dev = data;
4030 struct drm_i915_private *dev_priv = dev->dev_private;
4031 int ret;
4032
4033 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4034
4035 /* Lock against concurrent debugfs callers */
4036 ret = mutex_lock_interruptible(&dev->struct_mutex);
4037 if (ret)
4038 return ret;
4039
4040 dev_priv->gpu_error.test_irq_rings = val;
4041 mutex_unlock(&dev->struct_mutex);
4042
4043 return 0;
4044}
4045
4046DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4047 i915_ring_test_irq_get, i915_ring_test_irq_set,
4048 "0x%08llx\n");
4049
dd624afd
CW
4050#define DROP_UNBOUND 0x1
4051#define DROP_BOUND 0x2
4052#define DROP_RETIRE 0x4
4053#define DROP_ACTIVE 0x8
4054#define DROP_ALL (DROP_UNBOUND | \
4055 DROP_BOUND | \
4056 DROP_RETIRE | \
4057 DROP_ACTIVE)
647416f9
KC
4058static int
4059i915_drop_caches_get(void *data, u64 *val)
dd624afd 4060{
647416f9 4061 *val = DROP_ALL;
dd624afd 4062
647416f9 4063 return 0;
dd624afd
CW
4064}
4065
647416f9
KC
4066static int
4067i915_drop_caches_set(void *data, u64 val)
dd624afd 4068{
647416f9 4069 struct drm_device *dev = data;
dd624afd 4070 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4071 int ret;
dd624afd 4072
2f9fe5ff 4073 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4074
4075 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4076 * on ioctls on -EAGAIN. */
4077 ret = mutex_lock_interruptible(&dev->struct_mutex);
4078 if (ret)
4079 return ret;
4080
4081 if (val & DROP_ACTIVE) {
4082 ret = i915_gpu_idle(dev);
4083 if (ret)
4084 goto unlock;
4085 }
4086
4087 if (val & (DROP_RETIRE | DROP_ACTIVE))
4088 i915_gem_retire_requests(dev);
4089
21ab4e74
CW
4090 if (val & DROP_BOUND)
4091 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4092
21ab4e74
CW
4093 if (val & DROP_UNBOUND)
4094 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4095
4096unlock:
4097 mutex_unlock(&dev->struct_mutex);
4098
647416f9 4099 return ret;
dd624afd
CW
4100}
4101
647416f9
KC
4102DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4103 i915_drop_caches_get, i915_drop_caches_set,
4104 "0x%08llx\n");
dd624afd 4105
647416f9
KC
4106static int
4107i915_max_freq_get(void *data, u64 *val)
358733e9 4108{
647416f9 4109 struct drm_device *dev = data;
e277a1f8 4110 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4111 int ret;
004777cb 4112
daa3afb2 4113 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4114 return -ENODEV;
4115
5c9669ce
TR
4116 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4117
4fc688ce 4118 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4119 if (ret)
4120 return ret;
358733e9 4121
0a073b84 4122 if (IS_VALLEYVIEW(dev))
b39fb297 4123 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
0a073b84 4124 else
b39fb297 4125 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 4126 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4127
647416f9 4128 return 0;
358733e9
JB
4129}
4130
647416f9
KC
4131static int
4132i915_max_freq_set(void *data, u64 val)
358733e9 4133{
647416f9 4134 struct drm_device *dev = data;
358733e9 4135 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 4136 u32 rp_state_cap, hw_max, hw_min;
647416f9 4137 int ret;
004777cb 4138
daa3afb2 4139 if (INTEL_INFO(dev)->gen < 6)
004777cb 4140 return -ENODEV;
358733e9 4141
5c9669ce
TR
4142 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4143
647416f9 4144 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4145
4fc688ce 4146 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4147 if (ret)
4148 return ret;
4149
358733e9
JB
4150 /*
4151 * Turbo will still be enabled, but won't go above the set value.
4152 */
0a073b84 4153 if (IS_VALLEYVIEW(dev)) {
2ec3815f 4154 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 4155
03af2045
VS
4156 hw_max = dev_priv->rps.max_freq;
4157 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
4158 } else {
4159 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
4160
4161 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 4162 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
4163 hw_min = (rp_state_cap >> 16) & 0xff;
4164 }
4165
b39fb297 4166 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4167 mutex_unlock(&dev_priv->rps.hw_lock);
4168 return -EINVAL;
0a073b84
JB
4169 }
4170
b39fb297 4171 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1
JM
4172
4173 if (IS_VALLEYVIEW(dev))
4174 valleyview_set_rps(dev, val);
4175 else
4176 gen6_set_rps(dev, val);
4177
4fc688ce 4178 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4179
647416f9 4180 return 0;
358733e9
JB
4181}
4182
647416f9
KC
4183DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4184 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4185 "%llu\n");
358733e9 4186
647416f9
KC
4187static int
4188i915_min_freq_get(void *data, u64 *val)
1523c310 4189{
647416f9 4190 struct drm_device *dev = data;
e277a1f8 4191 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4192 int ret;
004777cb 4193
daa3afb2 4194 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4195 return -ENODEV;
4196
5c9669ce
TR
4197 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4198
4fc688ce 4199 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4200 if (ret)
4201 return ret;
1523c310 4202
0a073b84 4203 if (IS_VALLEYVIEW(dev))
b39fb297 4204 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
0a073b84 4205 else
b39fb297 4206 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 4207 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4208
647416f9 4209 return 0;
1523c310
JB
4210}
4211
647416f9
KC
4212static int
4213i915_min_freq_set(void *data, u64 val)
1523c310 4214{
647416f9 4215 struct drm_device *dev = data;
1523c310 4216 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 4217 u32 rp_state_cap, hw_max, hw_min;
647416f9 4218 int ret;
004777cb 4219
daa3afb2 4220 if (INTEL_INFO(dev)->gen < 6)
004777cb 4221 return -ENODEV;
1523c310 4222
5c9669ce
TR
4223 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4224
647416f9 4225 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 4226
4fc688ce 4227 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4228 if (ret)
4229 return ret;
4230
1523c310
JB
4231 /*
4232 * Turbo will still be enabled, but won't go below the set value.
4233 */
0a073b84 4234 if (IS_VALLEYVIEW(dev)) {
2ec3815f 4235 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 4236
03af2045
VS
4237 hw_max = dev_priv->rps.max_freq;
4238 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
4239 } else {
4240 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
4241
4242 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 4243 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
4244 hw_min = (rp_state_cap >> 16) & 0xff;
4245 }
4246
b39fb297 4247 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
4248 mutex_unlock(&dev_priv->rps.hw_lock);
4249 return -EINVAL;
0a073b84 4250 }
dd0a1aa1 4251
b39fb297 4252 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1
JM
4253
4254 if (IS_VALLEYVIEW(dev))
4255 valleyview_set_rps(dev, val);
4256 else
4257 gen6_set_rps(dev, val);
4258
4fc688ce 4259 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4260
647416f9 4261 return 0;
1523c310
JB
4262}
4263
647416f9
KC
4264DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4265 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 4266 "%llu\n");
1523c310 4267
647416f9
KC
4268static int
4269i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 4270{
647416f9 4271 struct drm_device *dev = data;
e277a1f8 4272 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4273 u32 snpcr;
647416f9 4274 int ret;
07b7ddd9 4275
004777cb
DV
4276 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4277 return -ENODEV;
4278
22bcfc6a
DV
4279 ret = mutex_lock_interruptible(&dev->struct_mutex);
4280 if (ret)
4281 return ret;
c8c8fb33 4282 intel_runtime_pm_get(dev_priv);
22bcfc6a 4283
07b7ddd9 4284 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
4285
4286 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
4287 mutex_unlock(&dev_priv->dev->struct_mutex);
4288
647416f9 4289 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 4290
647416f9 4291 return 0;
07b7ddd9
JB
4292}
4293
647416f9
KC
4294static int
4295i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 4296{
647416f9 4297 struct drm_device *dev = data;
07b7ddd9 4298 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4299 u32 snpcr;
07b7ddd9 4300
004777cb
DV
4301 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4302 return -ENODEV;
4303
647416f9 4304 if (val > 3)
07b7ddd9
JB
4305 return -EINVAL;
4306
c8c8fb33 4307 intel_runtime_pm_get(dev_priv);
647416f9 4308 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
4309
4310 /* Update the cache sharing policy here as well */
4311 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4312 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4313 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4314 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4315
c8c8fb33 4316 intel_runtime_pm_put(dev_priv);
647416f9 4317 return 0;
07b7ddd9
JB
4318}
4319
647416f9
KC
4320DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4321 i915_cache_sharing_get, i915_cache_sharing_set,
4322 "%llu\n");
07b7ddd9 4323
6d794d42
BW
4324static int i915_forcewake_open(struct inode *inode, struct file *file)
4325{
4326 struct drm_device *dev = inode->i_private;
4327 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 4328
075edca4 4329 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4330 return 0;
4331
6daccb0b 4332 intel_runtime_pm_get(dev_priv);
59bad947 4333 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4334
4335 return 0;
4336}
4337
c43b5634 4338static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
4339{
4340 struct drm_device *dev = inode->i_private;
4341 struct drm_i915_private *dev_priv = dev->dev_private;
4342
075edca4 4343 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4344 return 0;
4345
59bad947 4346 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 4347 intel_runtime_pm_put(dev_priv);
6d794d42
BW
4348
4349 return 0;
4350}
4351
4352static const struct file_operations i915_forcewake_fops = {
4353 .owner = THIS_MODULE,
4354 .open = i915_forcewake_open,
4355 .release = i915_forcewake_release,
4356};
4357
4358static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4359{
4360 struct drm_device *dev = minor->dev;
4361 struct dentry *ent;
4362
4363 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 4364 S_IRUSR,
6d794d42
BW
4365 root, dev,
4366 &i915_forcewake_fops);
f3c5fe97
WY
4367 if (!ent)
4368 return -ENOMEM;
6d794d42 4369
8eb57294 4370 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
4371}
4372
6a9c308d
DV
4373static int i915_debugfs_create(struct dentry *root,
4374 struct drm_minor *minor,
4375 const char *name,
4376 const struct file_operations *fops)
07b7ddd9
JB
4377{
4378 struct drm_device *dev = minor->dev;
4379 struct dentry *ent;
4380
6a9c308d 4381 ent = debugfs_create_file(name,
07b7ddd9
JB
4382 S_IRUGO | S_IWUSR,
4383 root, dev,
6a9c308d 4384 fops);
f3c5fe97
WY
4385 if (!ent)
4386 return -ENOMEM;
07b7ddd9 4387
6a9c308d 4388 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
4389}
4390
06c5bf8c 4391static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 4392 {"i915_capabilities", i915_capabilities, 0},
73aa808f 4393 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 4394 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 4395 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 4396 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 4397 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 4398 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 4399 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
4400 {"i915_gem_request", i915_gem_request_info, 0},
4401 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 4402 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 4403 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
4404 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4405 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4406 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 4407 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 4408 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
adb4bd12 4409 {"i915_frequency_info", i915_frequency_info, 0},
f97108d1 4410 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 4411 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 4412 {"i915_ring_freq_table", i915_ring_freq_table, 0},
b5e50c3f 4413 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 4414 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 4415 {"i915_sr_status", i915_sr_status, 0},
44834a67 4416 {"i915_opregion", i915_opregion, 0},
37811fcc 4417 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 4418 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 4419 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 4420 {"i915_execlists", i915_execlists, 0},
f65367b5 4421 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 4422 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 4423 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 4424 {"i915_llc", i915_llc, 0},
e91fd8c6 4425 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 4426 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 4427 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 4428 {"i915_pc8_status", i915_pc8_status, 0},
1da51581 4429 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 4430 {"i915_display_info", i915_display_info, 0},
e04934cf 4431 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 4432 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 4433 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 4434 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 4435 {"i915_ddb_info", i915_ddb_info, 0},
2017263e 4436};
27c202ad 4437#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 4438
06c5bf8c 4439static const struct i915_debugfs_files {
34b9674c
DV
4440 const char *name;
4441 const struct file_operations *fops;
4442} i915_debugfs_files[] = {
4443 {"i915_wedged", &i915_wedged_fops},
4444 {"i915_max_freq", &i915_max_freq_fops},
4445 {"i915_min_freq", &i915_min_freq_fops},
4446 {"i915_cache_sharing", &i915_cache_sharing_fops},
4447 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
4448 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4449 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
4450 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4451 {"i915_error_state", &i915_error_state_fops},
4452 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 4453 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
4454 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4455 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4456 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 4457 {"i915_fbc_false_color", &i915_fbc_fc_fops},
34b9674c
DV
4458};
4459
07144428
DL
4460void intel_display_crc_init(struct drm_device *dev)
4461{
4462 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 4463 enum pipe pipe;
07144428 4464
055e393f 4465 for_each_pipe(dev_priv, pipe) {
b378360e 4466 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 4467
d538bbdf
DL
4468 pipe_crc->opened = false;
4469 spin_lock_init(&pipe_crc->lock);
07144428
DL
4470 init_waitqueue_head(&pipe_crc->wq);
4471 }
4472}
4473
27c202ad 4474int i915_debugfs_init(struct drm_minor *minor)
2017263e 4475{
34b9674c 4476 int ret, i;
f3cd474b 4477
6d794d42 4478 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
4479 if (ret)
4480 return ret;
6a9c308d 4481
07144428
DL
4482 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4483 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4484 if (ret)
4485 return ret;
4486 }
4487
34b9674c
DV
4488 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4489 ret = i915_debugfs_create(minor->debugfs_root, minor,
4490 i915_debugfs_files[i].name,
4491 i915_debugfs_files[i].fops);
4492 if (ret)
4493 return ret;
4494 }
40633219 4495
27c202ad
BG
4496 return drm_debugfs_create_files(i915_debugfs_list,
4497 I915_DEBUGFS_ENTRIES,
2017263e
BG
4498 minor->debugfs_root, minor);
4499}
4500
27c202ad 4501void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 4502{
34b9674c
DV
4503 int i;
4504
27c202ad
BG
4505 drm_debugfs_remove_files(i915_debugfs_list,
4506 I915_DEBUGFS_ENTRIES, minor);
07144428 4507
6d794d42
BW
4508 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4509 1, minor);
07144428 4510
e309a997 4511 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
4512 struct drm_info_list *info_list =
4513 (struct drm_info_list *)&i915_pipe_crc_data[i];
4514
4515 drm_debugfs_remove_files(info_list, 1, minor);
4516 }
4517
34b9674c
DV
4518 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4519 struct drm_info_list *info_list =
4520 (struct drm_info_list *) i915_debugfs_files[i].fops;
4521
4522 drm_debugfs_remove_files(info_list, 1, minor);
4523 }
2017263e 4524}