drm: Change create block to reserve node
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
f3cd474b 30#include <linux/debugfs.h>
5a0e3ad6 31#include <linux/slab.h>
2d1a8a48 32#include <linux/export.h>
4518f611 33#include <generated/utsrelease.h>
760285e7 34#include <drm/drmP.h>
4e5359cd 35#include "intel_drv.h"
e5c65260 36#include "intel_ringbuffer.h"
760285e7 37#include <drm/i915_drm.h>
2017263e
BG
38#include "i915_drv.h"
39
40#define DRM_I915_RING_DEBUG 1
41
42
43#if defined(CONFIG_DEBUG_FS)
44
f13d3f73 45enum {
69dc4987 46 ACTIVE_LIST,
f13d3f73 47 INACTIVE_LIST,
d21d5975 48 PINNED_LIST,
f13d3f73 49};
2017263e 50
70d39fe4
CW
51static const char *yesno(int v)
52{
53 return v ? "yes" : "no";
54}
55
56static int i915_capabilities(struct seq_file *m, void *data)
57{
58 struct drm_info_node *node = (struct drm_info_node *) m->private;
59 struct drm_device *dev = node->minor->dev;
60 const struct intel_device_info *info = INTEL_INFO(dev);
61
62 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 63 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
64#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
65#define SEP_SEMICOLON ;
66 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
67#undef PRINT_FLAG
68#undef SEP_SEMICOLON
70d39fe4
CW
69
70 return 0;
71}
2017263e 72
05394f39 73static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 74{
05394f39 75 if (obj->user_pin_count > 0)
a6172a80 76 return "P";
05394f39 77 else if (obj->pin_count > 0)
a6172a80
CW
78 return "p";
79 else
80 return " ";
81}
82
05394f39 83static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 84{
0206e353
AJ
85 switch (obj->tiling_mode) {
86 default:
87 case I915_TILING_NONE: return " ";
88 case I915_TILING_X: return "X";
89 case I915_TILING_Y: return "Y";
90 }
a6172a80
CW
91}
92
93dfb40c 93static const char *cache_level_str(int type)
08c18323
CW
94{
95 switch (type) {
93dfb40c
CW
96 case I915_CACHE_NONE: return " uncached";
97 case I915_CACHE_LLC: return " snooped (LLC)";
98 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
08c18323
CW
99 default: return "";
100 }
101}
102
37811fcc
CW
103static void
104describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
105{
2563a452 106 seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
37811fcc
CW
107 &obj->base,
108 get_pin_flag(obj),
109 get_tiling_flag(obj),
a05a5862 110 obj->base.size / 1024,
37811fcc
CW
111 obj->base.read_domains,
112 obj->base.write_domain,
0201f1ec
CW
113 obj->last_read_seqno,
114 obj->last_write_seqno,
caea7476 115 obj->last_fenced_seqno,
93dfb40c 116 cache_level_str(obj->cache_level),
37811fcc
CW
117 obj->dirty ? " dirty" : "",
118 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
119 if (obj->base.name)
120 seq_printf(m, " (name: %d)", obj->base.name);
c110a6d7
CW
121 if (obj->pin_count)
122 seq_printf(m, " (pinned x %d)", obj->pin_count);
37811fcc
CW
123 if (obj->fence_reg != I915_FENCE_REG_NONE)
124 seq_printf(m, " (fence: %d)", obj->fence_reg);
125 if (obj->gtt_space != NULL)
a00b10c3
CW
126 seq_printf(m, " (gtt offset: %08x, size: %08x)",
127 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
c1ad11fc
CW
128 if (obj->stolen)
129 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
130 if (obj->pin_mappable || obj->fault_mappable) {
131 char s[3], *t = s;
132 if (obj->pin_mappable)
133 *t++ = 'p';
134 if (obj->fault_mappable)
135 *t++ = 'f';
136 *t = '\0';
137 seq_printf(m, " (%s mappable)", s);
138 }
69dc4987
CW
139 if (obj->ring != NULL)
140 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
141}
142
433e12f7 143static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
144{
145 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
146 uintptr_t list = (uintptr_t) node->info_ent->data;
147 struct list_head *head;
2017263e
BG
148 struct drm_device *dev = node->minor->dev;
149 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 150 struct drm_i915_gem_object *obj;
8f2480fb
CW
151 size_t total_obj_size, total_gtt_size;
152 int count, ret;
de227ef0
CW
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
2017263e 157
433e12f7
BG
158 switch (list) {
159 case ACTIVE_LIST:
267f0c90 160 seq_puts(m, "Active:\n");
69dc4987 161 head = &dev_priv->mm.active_list;
433e12f7
BG
162 break;
163 case INACTIVE_LIST:
267f0c90 164 seq_puts(m, "Inactive:\n");
433e12f7
BG
165 head = &dev_priv->mm.inactive_list;
166 break;
433e12f7 167 default:
de227ef0
CW
168 mutex_unlock(&dev->struct_mutex);
169 return -EINVAL;
2017263e 170 }
2017263e 171
8f2480fb 172 total_obj_size = total_gtt_size = count = 0;
05394f39 173 list_for_each_entry(obj, head, mm_list) {
267f0c90 174 seq_puts(m, " ");
05394f39 175 describe_obj(m, obj);
267f0c90 176 seq_putc(m, '\n');
05394f39
CW
177 total_obj_size += obj->base.size;
178 total_gtt_size += obj->gtt_space->size;
8f2480fb 179 count++;
2017263e 180 }
de227ef0 181 mutex_unlock(&dev->struct_mutex);
5e118f41 182
8f2480fb
CW
183 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
184 count, total_obj_size, total_gtt_size);
2017263e
BG
185 return 0;
186}
187
6299f992
CW
188#define count_objects(list, member) do { \
189 list_for_each_entry(obj, list, member) { \
190 size += obj->gtt_space->size; \
191 ++count; \
192 if (obj->map_and_fenceable) { \
193 mappable_size += obj->gtt_space->size; \
194 ++mappable_count; \
195 } \
196 } \
0206e353 197} while (0)
6299f992 198
2db8e9d6
CW
199struct file_stats {
200 int count;
201 size_t total, active, inactive, unbound;
202};
203
204static int per_file_stats(int id, void *ptr, void *data)
205{
206 struct drm_i915_gem_object *obj = ptr;
207 struct file_stats *stats = data;
208
209 stats->count++;
210 stats->total += obj->base.size;
211
212 if (obj->gtt_space) {
213 if (!list_empty(&obj->ring_list))
214 stats->active += obj->base.size;
215 else
216 stats->inactive += obj->base.size;
217 } else {
218 if (!list_empty(&obj->global_list))
219 stats->unbound += obj->base.size;
220 }
221
222 return 0;
223}
224
aee56cff 225static int i915_gem_object_info(struct seq_file *m, void *data)
73aa808f
CW
226{
227 struct drm_info_node *node = (struct drm_info_node *) m->private;
228 struct drm_device *dev = node->minor->dev;
229 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
230 u32 count, mappable_count, purgeable_count;
231 size_t size, mappable_size, purgeable_size;
6299f992 232 struct drm_i915_gem_object *obj;
2db8e9d6 233 struct drm_file *file;
73aa808f
CW
234 int ret;
235
236 ret = mutex_lock_interruptible(&dev->struct_mutex);
237 if (ret)
238 return ret;
239
6299f992
CW
240 seq_printf(m, "%u objects, %zu bytes\n",
241 dev_priv->mm.object_count,
242 dev_priv->mm.object_memory);
243
244 size = count = mappable_size = mappable_count = 0;
35c20a60 245 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
246 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
247 count, mappable_count, size, mappable_size);
248
249 size = count = mappable_size = mappable_count = 0;
250 count_objects(&dev_priv->mm.active_list, mm_list);
6299f992
CW
251 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
252 count, mappable_count, size, mappable_size);
253
6299f992
CW
254 size = count = mappable_size = mappable_count = 0;
255 count_objects(&dev_priv->mm.inactive_list, mm_list);
256 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
257 count, mappable_count, size, mappable_size);
258
b7abb714 259 size = count = purgeable_size = purgeable_count = 0;
35c20a60 260 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 261 size += obj->base.size, ++count;
b7abb714
CW
262 if (obj->madv == I915_MADV_DONTNEED)
263 purgeable_size += obj->base.size, ++purgeable_count;
264 }
6c085a72
CW
265 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
266
6299f992 267 size = count = mappable_size = mappable_count = 0;
35c20a60 268 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992
CW
269 if (obj->fault_mappable) {
270 size += obj->gtt_space->size;
271 ++count;
272 }
273 if (obj->pin_mappable) {
274 mappable_size += obj->gtt_space->size;
275 ++mappable_count;
276 }
b7abb714
CW
277 if (obj->madv == I915_MADV_DONTNEED) {
278 purgeable_size += obj->base.size;
279 ++purgeable_count;
280 }
6299f992 281 }
b7abb714
CW
282 seq_printf(m, "%u purgeable objects, %zu bytes\n",
283 purgeable_count, purgeable_size);
6299f992
CW
284 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
285 mappable_count, mappable_size);
286 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
287 count, size);
288
93d18799 289 seq_printf(m, "%zu [%lu] gtt total\n",
5d4545ae
BW
290 dev_priv->gtt.total,
291 dev_priv->gtt.mappable_end - dev_priv->gtt.start);
73aa808f 292
267f0c90 293 seq_putc(m, '\n');
2db8e9d6
CW
294 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
295 struct file_stats stats;
296
297 memset(&stats, 0, sizeof(stats));
298 idr_for_each(&file->object_idr, per_file_stats, &stats);
299 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
300 get_pid_task(file->pid, PIDTYPE_PID)->comm,
301 stats.count,
302 stats.total,
303 stats.active,
304 stats.inactive,
305 stats.unbound);
306 }
307
73aa808f
CW
308 mutex_unlock(&dev->struct_mutex);
309
310 return 0;
311}
312
aee56cff 313static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323
CW
314{
315 struct drm_info_node *node = (struct drm_info_node *) m->private;
316 struct drm_device *dev = node->minor->dev;
1b50247a 317 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
318 struct drm_i915_private *dev_priv = dev->dev_private;
319 struct drm_i915_gem_object *obj;
320 size_t total_obj_size, total_gtt_size;
321 int count, ret;
322
323 ret = mutex_lock_interruptible(&dev->struct_mutex);
324 if (ret)
325 return ret;
326
327 total_obj_size = total_gtt_size = count = 0;
35c20a60 328 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1b50247a
CW
329 if (list == PINNED_LIST && obj->pin_count == 0)
330 continue;
331
267f0c90 332 seq_puts(m, " ");
08c18323 333 describe_obj(m, obj);
267f0c90 334 seq_putc(m, '\n');
08c18323
CW
335 total_obj_size += obj->base.size;
336 total_gtt_size += obj->gtt_space->size;
337 count++;
338 }
339
340 mutex_unlock(&dev->struct_mutex);
341
342 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
343 count, total_obj_size, total_gtt_size);
344
345 return 0;
346}
347
4e5359cd
SF
348static int i915_gem_pageflip_info(struct seq_file *m, void *data)
349{
350 struct drm_info_node *node = (struct drm_info_node *) m->private;
351 struct drm_device *dev = node->minor->dev;
352 unsigned long flags;
353 struct intel_crtc *crtc;
354
355 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9db4a9c7
JB
356 const char pipe = pipe_name(crtc->pipe);
357 const char plane = plane_name(crtc->plane);
4e5359cd
SF
358 struct intel_unpin_work *work;
359
360 spin_lock_irqsave(&dev->event_lock, flags);
361 work = crtc->unpin_work;
362 if (work == NULL) {
9db4a9c7 363 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
364 pipe, plane);
365 } else {
e7d841ca 366 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 367 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
368 pipe, plane);
369 } else {
9db4a9c7 370 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
371 pipe, plane);
372 }
373 if (work->enable_stall_check)
267f0c90 374 seq_puts(m, "Stall check enabled, ");
4e5359cd 375 else
267f0c90 376 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 377 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
378
379 if (work->old_fb_obj) {
05394f39
CW
380 struct drm_i915_gem_object *obj = work->old_fb_obj;
381 if (obj)
382 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
383 }
384 if (work->pending_flip_obj) {
05394f39
CW
385 struct drm_i915_gem_object *obj = work->pending_flip_obj;
386 if (obj)
387 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
388 }
389 }
390 spin_unlock_irqrestore(&dev->event_lock, flags);
391 }
392
393 return 0;
394}
395
2017263e
BG
396static int i915_gem_request_info(struct seq_file *m, void *data)
397{
398 struct drm_info_node *node = (struct drm_info_node *) m->private;
399 struct drm_device *dev = node->minor->dev;
400 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 401 struct intel_ring_buffer *ring;
2017263e 402 struct drm_i915_gem_request *gem_request;
a2c7f6fd 403 int ret, count, i;
de227ef0
CW
404
405 ret = mutex_lock_interruptible(&dev->struct_mutex);
406 if (ret)
407 return ret;
2017263e 408
c2c347a9 409 count = 0;
a2c7f6fd
CW
410 for_each_ring(ring, dev_priv, i) {
411 if (list_empty(&ring->request_list))
412 continue;
413
414 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 415 list_for_each_entry(gem_request,
a2c7f6fd 416 &ring->request_list,
c2c347a9
CW
417 list) {
418 seq_printf(m, " %d @ %d\n",
419 gem_request->seqno,
420 (int) (jiffies - gem_request->emitted_jiffies));
421 }
422 count++;
2017263e 423 }
de227ef0
CW
424 mutex_unlock(&dev->struct_mutex);
425
c2c347a9 426 if (count == 0)
267f0c90 427 seq_puts(m, "No requests\n");
c2c347a9 428
2017263e
BG
429 return 0;
430}
431
b2223497
CW
432static void i915_ring_seqno_info(struct seq_file *m,
433 struct intel_ring_buffer *ring)
434{
435 if (ring->get_seqno) {
43a7b924 436 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 437 ring->name, ring->get_seqno(ring, false));
b2223497
CW
438 }
439}
440
2017263e
BG
441static int i915_gem_seqno_info(struct seq_file *m, void *data)
442{
443 struct drm_info_node *node = (struct drm_info_node *) m->private;
444 struct drm_device *dev = node->minor->dev;
445 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 446 struct intel_ring_buffer *ring;
1ec14ad3 447 int ret, i;
de227ef0
CW
448
449 ret = mutex_lock_interruptible(&dev->struct_mutex);
450 if (ret)
451 return ret;
2017263e 452
a2c7f6fd
CW
453 for_each_ring(ring, dev_priv, i)
454 i915_ring_seqno_info(m, ring);
de227ef0
CW
455
456 mutex_unlock(&dev->struct_mutex);
457
2017263e
BG
458 return 0;
459}
460
461
462static int i915_interrupt_info(struct seq_file *m, void *data)
463{
464 struct drm_info_node *node = (struct drm_info_node *) m->private;
465 struct drm_device *dev = node->minor->dev;
466 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 467 struct intel_ring_buffer *ring;
9db4a9c7 468 int ret, i, pipe;
de227ef0
CW
469
470 ret = mutex_lock_interruptible(&dev->struct_mutex);
471 if (ret)
472 return ret;
2017263e 473
7e231dbe
JB
474 if (IS_VALLEYVIEW(dev)) {
475 seq_printf(m, "Display IER:\t%08x\n",
476 I915_READ(VLV_IER));
477 seq_printf(m, "Display IIR:\t%08x\n",
478 I915_READ(VLV_IIR));
479 seq_printf(m, "Display IIR_RW:\t%08x\n",
480 I915_READ(VLV_IIR_RW));
481 seq_printf(m, "Display IMR:\t%08x\n",
482 I915_READ(VLV_IMR));
483 for_each_pipe(pipe)
484 seq_printf(m, "Pipe %c stat:\t%08x\n",
485 pipe_name(pipe),
486 I915_READ(PIPESTAT(pipe)));
487
488 seq_printf(m, "Master IER:\t%08x\n",
489 I915_READ(VLV_MASTER_IER));
490
491 seq_printf(m, "Render IER:\t%08x\n",
492 I915_READ(GTIER));
493 seq_printf(m, "Render IIR:\t%08x\n",
494 I915_READ(GTIIR));
495 seq_printf(m, "Render IMR:\t%08x\n",
496 I915_READ(GTIMR));
497
498 seq_printf(m, "PM IER:\t\t%08x\n",
499 I915_READ(GEN6_PMIER));
500 seq_printf(m, "PM IIR:\t\t%08x\n",
501 I915_READ(GEN6_PMIIR));
502 seq_printf(m, "PM IMR:\t\t%08x\n",
503 I915_READ(GEN6_PMIMR));
504
505 seq_printf(m, "Port hotplug:\t%08x\n",
506 I915_READ(PORT_HOTPLUG_EN));
507 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
508 I915_READ(VLV_DPFLIPSTAT));
509 seq_printf(m, "DPINVGTT:\t%08x\n",
510 I915_READ(DPINVGTT));
511
512 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
513 seq_printf(m, "Interrupt enable: %08x\n",
514 I915_READ(IER));
515 seq_printf(m, "Interrupt identity: %08x\n",
516 I915_READ(IIR));
517 seq_printf(m, "Interrupt mask: %08x\n",
518 I915_READ(IMR));
9db4a9c7
JB
519 for_each_pipe(pipe)
520 seq_printf(m, "Pipe %c stat: %08x\n",
521 pipe_name(pipe),
522 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
523 } else {
524 seq_printf(m, "North Display Interrupt enable: %08x\n",
525 I915_READ(DEIER));
526 seq_printf(m, "North Display Interrupt identity: %08x\n",
527 I915_READ(DEIIR));
528 seq_printf(m, "North Display Interrupt mask: %08x\n",
529 I915_READ(DEIMR));
530 seq_printf(m, "South Display Interrupt enable: %08x\n",
531 I915_READ(SDEIER));
532 seq_printf(m, "South Display Interrupt identity: %08x\n",
533 I915_READ(SDEIIR));
534 seq_printf(m, "South Display Interrupt mask: %08x\n",
535 I915_READ(SDEIMR));
536 seq_printf(m, "Graphics Interrupt enable: %08x\n",
537 I915_READ(GTIER));
538 seq_printf(m, "Graphics Interrupt identity: %08x\n",
539 I915_READ(GTIIR));
540 seq_printf(m, "Graphics Interrupt mask: %08x\n",
541 I915_READ(GTIMR));
542 }
2017263e
BG
543 seq_printf(m, "Interrupts received: %d\n",
544 atomic_read(&dev_priv->irq_received));
a2c7f6fd 545 for_each_ring(ring, dev_priv, i) {
da64c6fc 546 if (IS_GEN6(dev) || IS_GEN7(dev)) {
a2c7f6fd
CW
547 seq_printf(m,
548 "Graphics Interrupt mask (%s): %08x\n",
549 ring->name, I915_READ_IMR(ring));
9862e600 550 }
a2c7f6fd 551 i915_ring_seqno_info(m, ring);
9862e600 552 }
de227ef0
CW
553 mutex_unlock(&dev->struct_mutex);
554
2017263e
BG
555 return 0;
556}
557
a6172a80
CW
558static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
559{
560 struct drm_info_node *node = (struct drm_info_node *) m->private;
561 struct drm_device *dev = node->minor->dev;
562 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
563 int i, ret;
564
565 ret = mutex_lock_interruptible(&dev->struct_mutex);
566 if (ret)
567 return ret;
a6172a80
CW
568
569 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
570 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
571 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 572 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 573
6c085a72
CW
574 seq_printf(m, "Fence %d, pin count = %d, object = ",
575 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 576 if (obj == NULL)
267f0c90 577 seq_puts(m, "unused");
c2c347a9 578 else
05394f39 579 describe_obj(m, obj);
267f0c90 580 seq_putc(m, '\n');
a6172a80
CW
581 }
582
05394f39 583 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
584 return 0;
585}
586
2017263e
BG
587static int i915_hws_info(struct seq_file *m, void *data)
588{
589 struct drm_info_node *node = (struct drm_info_node *) m->private;
590 struct drm_device *dev = node->minor->dev;
591 drm_i915_private_t *dev_priv = dev->dev_private;
4066c0ae 592 struct intel_ring_buffer *ring;
1a240d4d 593 const u32 *hws;
4066c0ae
CW
594 int i;
595
1ec14ad3 596 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 597 hws = ring->status_page.page_addr;
2017263e
BG
598 if (hws == NULL)
599 return 0;
600
601 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
602 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
603 i * 4,
604 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
605 }
606 return 0;
607}
608
e5c65260
CW
609static const char *ring_str(int ring)
610{
611 switch (ring) {
96154f2f
DV
612 case RCS: return "render";
613 case VCS: return "bsd";
614 case BCS: return "blt";
9010ebfd 615 case VECS: return "vebox";
e5c65260
CW
616 default: return "";
617 }
618}
619
9df30794
CW
620static const char *pin_flag(int pinned)
621{
622 if (pinned > 0)
623 return " P";
624 else if (pinned < 0)
625 return " p";
626 else
627 return "";
628}
629
630static const char *tiling_flag(int tiling)
631{
632 switch (tiling) {
633 default:
634 case I915_TILING_NONE: return "";
635 case I915_TILING_X: return " X";
636 case I915_TILING_Y: return " Y";
637 }
638}
639
640static const char *dirty_flag(int dirty)
641{
642 return dirty ? " dirty" : "";
643}
644
645static const char *purgeable_flag(int purgeable)
646{
647 return purgeable ? " purgeable" : "";
648}
649
baf27f9b 650static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
edc3d884 651{
edc3d884
MK
652
653 if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
654 e->err = -ENOSPC;
baf27f9b 655 return false;
edc3d884
MK
656 }
657
658 if (e->bytes == e->size - 1 || e->err)
baf27f9b 659 return false;
edc3d884 660
baf27f9b
CW
661 return true;
662}
edc3d884 663
baf27f9b
CW
664static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
665 unsigned len)
666{
667 if (e->pos + len <= e->start) {
668 e->pos += len;
669 return false;
edc3d884
MK
670 }
671
baf27f9b
CW
672 /* First vsnprintf needs to fit in its entirety for memmove */
673 if (len >= e->size) {
674 e->err = -EIO;
675 return false;
676 }
edc3d884 677
baf27f9b
CW
678 return true;
679}
680
681static void __i915_error_advance(struct drm_i915_error_state_buf *e,
682 unsigned len)
683{
edc3d884
MK
684 /* If this is first printf in this window, adjust it so that
685 * start position matches start of the buffer
686 */
baf27f9b 687
edc3d884
MK
688 if (e->pos < e->start) {
689 const size_t off = e->start - e->pos;
690
691 /* Should not happen but be paranoid */
692 if (off > len || e->bytes) {
693 e->err = -EIO;
694 return;
695 }
696
697 memmove(e->buf, e->buf + off, len - off);
698 e->bytes = len - off;
699 e->pos = e->start;
700 return;
701 }
702
703 e->bytes += len;
704 e->pos += len;
705}
706
baf27f9b
CW
707static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
708 const char *f, va_list args)
709{
710 unsigned len;
711
712 if (!__i915_error_ok(e))
713 return;
714
715 /* Seek the first printf which is hits start position */
716 if (e->pos < e->start) {
717 len = vsnprintf(NULL, 0, f, args);
718 if (!__i915_error_seek(e, len))
719 return;
720 }
721
722 len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
723 if (len >= e->size - e->bytes)
724 len = e->size - e->bytes - 1;
725
726 __i915_error_advance(e, len);
727}
728
729static void i915_error_puts(struct drm_i915_error_state_buf *e,
730 const char *str)
731{
732 unsigned len;
733
734 if (!__i915_error_ok(e))
735 return;
736
737 len = strlen(str);
738
739 /* Seek the first printf which is hits start position */
740 if (e->pos < e->start) {
741 if (!__i915_error_seek(e, len))
742 return;
743 }
744
745 if (len >= e->size - e->bytes)
746 len = e->size - e->bytes - 1;
747 memcpy(e->buf + e->bytes, str, len);
748
749 __i915_error_advance(e, len);
750}
751
edc3d884
MK
752void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
753{
754 va_list args;
755
756 va_start(args, f);
757 i915_error_vprintf(e, f, args);
758 va_end(args);
759}
760
761#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
baf27f9b 762#define err_puts(e, s) i915_error_puts(e, s)
edc3d884
MK
763
764static void print_error_buffers(struct drm_i915_error_state_buf *m,
c724e8a9
CW
765 const char *name,
766 struct drm_i915_error_buffer *err,
767 int count)
768{
edc3d884 769 err_printf(m, "%s [%d]:\n", name, count);
c724e8a9
CW
770
771 while (count--) {
baf27f9b 772 err_printf(m, " %08x %8u %02x %02x %x %x",
c724e8a9
CW
773 err->gtt_offset,
774 err->size,
775 err->read_domains,
776 err->write_domain,
baf27f9b
CW
777 err->rseqno, err->wseqno);
778 err_puts(m, pin_flag(err->pinned));
779 err_puts(m, tiling_flag(err->tiling));
780 err_puts(m, dirty_flag(err->dirty));
781 err_puts(m, purgeable_flag(err->purgeable));
782 err_puts(m, err->ring != -1 ? " " : "");
783 err_puts(m, ring_str(err->ring));
784 err_puts(m, cache_level_str(err->cache_level));
c724e8a9
CW
785
786 if (err->name)
edc3d884 787 err_printf(m, " (name: %d)", err->name);
c724e8a9 788 if (err->fence_reg != I915_FENCE_REG_NONE)
edc3d884 789 err_printf(m, " (fence: %d)", err->fence_reg);
c724e8a9 790
baf27f9b 791 err_puts(m, "\n");
c724e8a9
CW
792 err++;
793 }
794}
795
edc3d884 796static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
d27b1e0e
DV
797 struct drm_device *dev,
798 struct drm_i915_error_state *error,
799 unsigned ring)
800{
ec34a01d 801 BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
edc3d884
MK
802 err_printf(m, "%s command stream:\n", ring_str(ring));
803 err_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
804 err_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
805 err_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
806 err_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
807 err_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
808 err_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
809 err_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
050ee91f 810 if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
edc3d884 811 err_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
050ee91f 812
c1cd90ed 813 if (INTEL_INFO(dev)->gen >= 4)
edc3d884
MK
814 err_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
815 err_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
816 err_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
33f3f518 817 if (INTEL_INFO(dev)->gen >= 6) {
edc3d884
MK
818 err_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
819 err_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
820 err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
df2b23d9
CW
821 error->semaphore_mboxes[ring][0],
822 error->semaphore_seqno[ring][0]);
edc3d884 823 err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
df2b23d9
CW
824 error->semaphore_mboxes[ring][1],
825 error->semaphore_seqno[ring][1]);
33f3f518 826 }
edc3d884
MK
827 err_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
828 err_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
829 err_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
830 err_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
d27b1e0e
DV
831}
832
fc16b48b
MK
833int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
834 const struct i915_error_state_file_priv *error_priv)
63eeaf38 835{
d5442303 836 struct drm_device *dev = error_priv->dev;
63eeaf38 837 drm_i915_private_t *dev_priv = dev->dev_private;
d5442303 838 struct drm_i915_error_state *error = error_priv->error;
b4519513 839 struct intel_ring_buffer *ring;
52d39a21 840 int i, j, page, offset, elt;
63eeaf38 841
742cbee8 842 if (!error) {
edc3d884 843 err_printf(m, "no error state collected\n");
fc16b48b 844 goto out;
63eeaf38
JB
845 }
846
edc3d884 847 err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
8a905236 848 error->time.tv_usec);
edc3d884
MK
849 err_printf(m, "Kernel: " UTS_RELEASE "\n");
850 err_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
851 err_printf(m, "EIR: 0x%08x\n", error->eir);
852 err_printf(m, "IER: 0x%08x\n", error->ier);
853 err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
854 err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
855 err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
856 err_printf(m, "CCID: 0x%08x\n", error->ccid);
9df30794 857
bf3301ab 858 for (i = 0; i < dev_priv->num_fence_regs; i++)
edc3d884 859 err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
748ebc60 860
050ee91f 861 for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
edc3d884
MK
862 err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
863 error->extra_instdone[i]);
050ee91f 864
33f3f518 865 if (INTEL_INFO(dev)->gen >= 6) {
edc3d884
MK
866 err_printf(m, "ERROR: 0x%08x\n", error->error);
867 err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
33f3f518 868 }
d27b1e0e 869
71e172e8 870 if (INTEL_INFO(dev)->gen == 7)
edc3d884 871 err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
71e172e8 872
b4519513
CW
873 for_each_ring(ring, dev_priv, i)
874 i915_ring_error_state(m, dev, error, i);
d27b1e0e 875
c724e8a9
CW
876 if (error->active_bo)
877 print_error_buffers(m, "Active",
878 error->active_bo,
879 error->active_bo_count);
880
881 if (error->pinned_bo)
882 print_error_buffers(m, "Pinned",
883 error->pinned_bo,
884 error->pinned_bo_count);
9df30794 885
52d39a21
CW
886 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
887 struct drm_i915_error_object *obj;
9df30794 888
52d39a21 889 if ((obj = error->ring[i].batchbuffer)) {
edc3d884 890 err_printf(m, "%s --- gtt_offset = 0x%08x\n",
bcfb2e28
CW
891 dev_priv->ring[i].name,
892 obj->gtt_offset);
9df30794
CW
893 offset = 0;
894 for (page = 0; page < obj->page_count; page++) {
895 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
edc3d884
MK
896 err_printf(m, "%08x : %08x\n", offset,
897 obj->pages[page][elt]);
9df30794
CW
898 offset += 4;
899 }
900 }
901 }
9df30794 902
52d39a21 903 if (error->ring[i].num_requests) {
edc3d884 904 err_printf(m, "%s --- %d requests\n",
52d39a21
CW
905 dev_priv->ring[i].name,
906 error->ring[i].num_requests);
907 for (j = 0; j < error->ring[i].num_requests; j++) {
edc3d884 908 err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
52d39a21 909 error->ring[i].requests[j].seqno,
ee4f42b1
CW
910 error->ring[i].requests[j].jiffies,
911 error->ring[i].requests[j].tail);
52d39a21
CW
912 }
913 }
914
915 if ((obj = error->ring[i].ringbuffer)) {
edc3d884 916 err_printf(m, "%s --- ringbuffer = 0x%08x\n",
e2f973d5
CW
917 dev_priv->ring[i].name,
918 obj->gtt_offset);
919 offset = 0;
920 for (page = 0; page < obj->page_count; page++) {
921 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
edc3d884 922 err_printf(m, "%08x : %08x\n",
e2f973d5
CW
923 offset,
924 obj->pages[page][elt]);
925 offset += 4;
926 }
9df30794
CW
927 }
928 }
8c123e54
BW
929
930 obj = error->ring[i].ctx;
931 if (obj) {
edc3d884 932 err_printf(m, "%s --- HW Context = 0x%08x\n",
8c123e54
BW
933 dev_priv->ring[i].name,
934 obj->gtt_offset);
935 offset = 0;
936 for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
edc3d884 937 err_printf(m, "[%04x] %08x %08x %08x %08x\n",
8c123e54
BW
938 offset,
939 obj->pages[0][elt],
940 obj->pages[0][elt+1],
941 obj->pages[0][elt+2],
942 obj->pages[0][elt+3]);
943 offset += 16;
944 }
945 }
9df30794 946 }
63eeaf38 947
6ef3d427
CW
948 if (error->overlay)
949 intel_overlay_print_error_state(m, error->overlay);
950
c4a1d9e4
CW
951 if (error->display)
952 intel_display_print_error_state(m, dev, error->display);
953
fc16b48b
MK
954out:
955 if (m->bytes == 0 && m->err)
956 return m->err;
957
63eeaf38
JB
958 return 0;
959}
6911a9b8 960
d5442303
DV
961static ssize_t
962i915_error_state_write(struct file *filp,
963 const char __user *ubuf,
964 size_t cnt,
965 loff_t *ppos)
966{
edc3d884 967 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 968 struct drm_device *dev = error_priv->dev;
22bcfc6a 969 int ret;
d5442303
DV
970
971 DRM_DEBUG_DRIVER("Resetting error state\n");
972
22bcfc6a
DV
973 ret = mutex_lock_interruptible(&dev->struct_mutex);
974 if (ret)
975 return ret;
976
d5442303
DV
977 i915_destroy_error_state(dev);
978 mutex_unlock(&dev->struct_mutex);
979
980 return cnt;
981}
982
95d5bfb3
MK
983void i915_error_state_get(struct drm_device *dev,
984 struct i915_error_state_file_priv *error_priv)
985{
986 struct drm_i915_private *dev_priv = dev->dev_private;
987 unsigned long flags;
988
989 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
990 error_priv->error = dev_priv->gpu_error.first_error;
991 if (error_priv->error)
992 kref_get(&error_priv->error->ref);
993 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
994
995}
996
997void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
998{
999 if (error_priv->error)
1000 kref_put(&error_priv->error->ref, i915_error_state_free);
1001}
1002
d5442303
DV
1003static int i915_error_state_open(struct inode *inode, struct file *file)
1004{
1005 struct drm_device *dev = inode->i_private;
d5442303 1006 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1007
1008 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1009 if (!error_priv)
1010 return -ENOMEM;
1011
1012 error_priv->dev = dev;
1013
95d5bfb3 1014 i915_error_state_get(dev, error_priv);
d5442303 1015
edc3d884
MK
1016 file->private_data = error_priv;
1017
1018 return 0;
d5442303
DV
1019}
1020
1021static int i915_error_state_release(struct inode *inode, struct file *file)
1022{
edc3d884 1023 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1024
95d5bfb3 1025 i915_error_state_put(error_priv);
d5442303
DV
1026 kfree(error_priv);
1027
edc3d884
MK
1028 return 0;
1029}
1030
4dc955f7
MK
1031int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
1032 size_t count, loff_t pos)
edc3d884 1033{
4dc955f7 1034 memset(ebuf, 0, sizeof(*ebuf));
edc3d884
MK
1035
1036 /* We need to have enough room to store any i915_error_state printf
1037 * so that we can move it to start position.
1038 */
4dc955f7
MK
1039 ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
1040 ebuf->buf = kmalloc(ebuf->size,
edc3d884
MK
1041 GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
1042
4dc955f7
MK
1043 if (ebuf->buf == NULL) {
1044 ebuf->size = PAGE_SIZE;
1045 ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
edc3d884
MK
1046 }
1047
4dc955f7
MK
1048 if (ebuf->buf == NULL) {
1049 ebuf->size = 128;
1050 ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
edc3d884
MK
1051 }
1052
4dc955f7 1053 if (ebuf->buf == NULL)
edc3d884
MK
1054 return -ENOMEM;
1055
4dc955f7
MK
1056 ebuf->start = pos;
1057
1058 return 0;
1059}
1060
1061static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1062 size_t count, loff_t *pos)
1063{
1064 struct i915_error_state_file_priv *error_priv = file->private_data;
1065 struct drm_i915_error_state_buf error_str;
1066 loff_t tmp_pos = 0;
1067 ssize_t ret_count = 0;
1068 int ret;
1069
1070 ret = i915_error_state_buf_init(&error_str, count, *pos);
1071 if (ret)
1072 return ret;
edc3d884 1073
fc16b48b 1074 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1075 if (ret)
1076 goto out;
1077
edc3d884
MK
1078 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1079 error_str.buf,
1080 error_str.bytes);
1081
1082 if (ret_count < 0)
1083 ret = ret_count;
1084 else
1085 *pos = error_str.start + ret_count;
1086out:
4dc955f7 1087 i915_error_state_buf_release(&error_str);
edc3d884 1088 return ret ?: ret_count;
d5442303
DV
1089}
1090
1091static const struct file_operations i915_error_state_fops = {
1092 .owner = THIS_MODULE,
1093 .open = i915_error_state_open,
edc3d884 1094 .read = i915_error_state_read,
d5442303
DV
1095 .write = i915_error_state_write,
1096 .llseek = default_llseek,
1097 .release = i915_error_state_release,
1098};
1099
647416f9
KC
1100static int
1101i915_next_seqno_get(void *data, u64 *val)
40633219 1102{
647416f9 1103 struct drm_device *dev = data;
40633219 1104 drm_i915_private_t *dev_priv = dev->dev_private;
40633219
MK
1105 int ret;
1106
1107 ret = mutex_lock_interruptible(&dev->struct_mutex);
1108 if (ret)
1109 return ret;
1110
647416f9 1111 *val = dev_priv->next_seqno;
40633219
MK
1112 mutex_unlock(&dev->struct_mutex);
1113
647416f9 1114 return 0;
40633219
MK
1115}
1116
647416f9
KC
1117static int
1118i915_next_seqno_set(void *data, u64 val)
1119{
1120 struct drm_device *dev = data;
40633219
MK
1121 int ret;
1122
40633219
MK
1123 ret = mutex_lock_interruptible(&dev->struct_mutex);
1124 if (ret)
1125 return ret;
1126
e94fbaa8 1127 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1128 mutex_unlock(&dev->struct_mutex);
1129
647416f9 1130 return ret;
40633219
MK
1131}
1132
647416f9
KC
1133DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1134 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1135 "0x%llx\n");
40633219 1136
f97108d1
JB
1137static int i915_rstdby_delays(struct seq_file *m, void *unused)
1138{
1139 struct drm_info_node *node = (struct drm_info_node *) m->private;
1140 struct drm_device *dev = node->minor->dev;
1141 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1142 u16 crstanddelay;
1143 int ret;
1144
1145 ret = mutex_lock_interruptible(&dev->struct_mutex);
1146 if (ret)
1147 return ret;
1148
1149 crstanddelay = I915_READ16(CRSTANDVID);
1150
1151 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1152
1153 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
1154
1155 return 0;
1156}
1157
1158static int i915_cur_delayinfo(struct seq_file *m, void *unused)
1159{
1160 struct drm_info_node *node = (struct drm_info_node *) m->private;
1161 struct drm_device *dev = node->minor->dev;
1162 drm_i915_private_t *dev_priv = dev->dev_private;
d1ebd816 1163 int ret;
3b8d8d91
JB
1164
1165 if (IS_GEN5(dev)) {
1166 u16 rgvswctl = I915_READ16(MEMSWCTL);
1167 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1168
1169 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1170 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1171 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1172 MEMSTAT_VID_SHIFT);
1173 seq_printf(m, "Current P-state: %d\n",
1174 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
0a073b84 1175 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
3b8d8d91
JB
1176 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1177 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1178 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
f82855d3 1179 u32 rpstat, cagf;
ccab5c82
JB
1180 u32 rpupei, rpcurup, rpprevup;
1181 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
1182 int max_freq;
1183
1184 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1185 ret = mutex_lock_interruptible(&dev->struct_mutex);
1186 if (ret)
1187 return ret;
1188
fcca7926 1189 gen6_gt_force_wake_get(dev_priv);
3b8d8d91 1190
ccab5c82
JB
1191 rpstat = I915_READ(GEN6_RPSTAT1);
1192 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1193 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1194 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1195 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1196 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1197 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
f82855d3
BW
1198 if (IS_HASWELL(dev))
1199 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1200 else
1201 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1202 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1203
d1ebd816
BW
1204 gen6_gt_force_wake_put(dev_priv);
1205 mutex_unlock(&dev->struct_mutex);
1206
3b8d8d91 1207 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
ccab5c82 1208 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
3b8d8d91
JB
1209 seq_printf(m, "Render p-state ratio: %d\n",
1210 (gt_perf_status & 0xff00) >> 8);
1211 seq_printf(m, "Render p-state VID: %d\n",
1212 gt_perf_status & 0xff);
1213 seq_printf(m, "Render p-state limit: %d\n",
1214 rp_state_limits & 0xff);
f82855d3 1215 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1216 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1217 GEN6_CURICONT_MASK);
1218 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1219 GEN6_CURBSYTAVG_MASK);
1220 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1221 GEN6_CURBSYTAVG_MASK);
1222 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1223 GEN6_CURIAVG_MASK);
1224 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1225 GEN6_CURBSYTAVG_MASK);
1226 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1227 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1228
1229 max_freq = (rp_state_cap & 0xff0000) >> 16;
1230 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1231 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1232
1233 max_freq = (rp_state_cap & 0xff00) >> 8;
1234 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1235 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1236
1237 max_freq = rp_state_cap & 0xff;
1238 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1239 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1240
1241 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1242 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
0a073b84
JB
1243 } else if (IS_VALLEYVIEW(dev)) {
1244 u32 freq_sts, val;
1245
259bd5d4 1246 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1247 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1248 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1249 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1250
64936258 1251 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
0a073b84
JB
1252 seq_printf(m, "max GPU freq: %d MHz\n",
1253 vlv_gpu_freq(dev_priv->mem_freq, val));
1254
64936258 1255 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
0a073b84
JB
1256 seq_printf(m, "min GPU freq: %d MHz\n",
1257 vlv_gpu_freq(dev_priv->mem_freq, val));
1258
1259 seq_printf(m, "current GPU freq: %d MHz\n",
1260 vlv_gpu_freq(dev_priv->mem_freq,
1261 (freq_sts >> 8) & 0xff));
259bd5d4 1262 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1263 } else {
267f0c90 1264 seq_puts(m, "no P-state info available\n");
3b8d8d91 1265 }
f97108d1
JB
1266
1267 return 0;
1268}
1269
1270static int i915_delayfreq_table(struct seq_file *m, void *unused)
1271{
1272 struct drm_info_node *node = (struct drm_info_node *) m->private;
1273 struct drm_device *dev = node->minor->dev;
1274 drm_i915_private_t *dev_priv = dev->dev_private;
1275 u32 delayfreq;
616fdb5a
BW
1276 int ret, i;
1277
1278 ret = mutex_lock_interruptible(&dev->struct_mutex);
1279 if (ret)
1280 return ret;
f97108d1
JB
1281
1282 for (i = 0; i < 16; i++) {
1283 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
1284 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1285 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
1286 }
1287
616fdb5a
BW
1288 mutex_unlock(&dev->struct_mutex);
1289
f97108d1
JB
1290 return 0;
1291}
1292
1293static inline int MAP_TO_MV(int map)
1294{
1295 return 1250 - (map * 25);
1296}
1297
1298static int i915_inttoext_table(struct seq_file *m, void *unused)
1299{
1300 struct drm_info_node *node = (struct drm_info_node *) m->private;
1301 struct drm_device *dev = node->minor->dev;
1302 drm_i915_private_t *dev_priv = dev->dev_private;
1303 u32 inttoext;
616fdb5a
BW
1304 int ret, i;
1305
1306 ret = mutex_lock_interruptible(&dev->struct_mutex);
1307 if (ret)
1308 return ret;
f97108d1
JB
1309
1310 for (i = 1; i <= 32; i++) {
1311 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1312 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1313 }
1314
616fdb5a
BW
1315 mutex_unlock(&dev->struct_mutex);
1316
f97108d1
JB
1317 return 0;
1318}
1319
4d85529d 1320static int ironlake_drpc_info(struct seq_file *m)
f97108d1
JB
1321{
1322 struct drm_info_node *node = (struct drm_info_node *) m->private;
1323 struct drm_device *dev = node->minor->dev;
1324 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1325 u32 rgvmodectl, rstdbyctl;
1326 u16 crstandvid;
1327 int ret;
1328
1329 ret = mutex_lock_interruptible(&dev->struct_mutex);
1330 if (ret)
1331 return ret;
1332
1333 rgvmodectl = I915_READ(MEMMODECTL);
1334 rstdbyctl = I915_READ(RSTDBYCTL);
1335 crstandvid = I915_READ16(CRSTANDVID);
1336
1337 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1338
1339 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1340 "yes" : "no");
1341 seq_printf(m, "Boost freq: %d\n",
1342 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1343 MEMMODE_BOOST_FREQ_SHIFT);
1344 seq_printf(m, "HW control enabled: %s\n",
1345 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1346 seq_printf(m, "SW control enabled: %s\n",
1347 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1348 seq_printf(m, "Gated voltage change: %s\n",
1349 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1350 seq_printf(m, "Starting frequency: P%d\n",
1351 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1352 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1353 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1354 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1355 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1356 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1357 seq_printf(m, "Render standby enabled: %s\n",
1358 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1359 seq_puts(m, "Current RS state: ");
88271da3
JB
1360 switch (rstdbyctl & RSX_STATUS_MASK) {
1361 case RSX_STATUS_ON:
267f0c90 1362 seq_puts(m, "on\n");
88271da3
JB
1363 break;
1364 case RSX_STATUS_RC1:
267f0c90 1365 seq_puts(m, "RC1\n");
88271da3
JB
1366 break;
1367 case RSX_STATUS_RC1E:
267f0c90 1368 seq_puts(m, "RC1E\n");
88271da3
JB
1369 break;
1370 case RSX_STATUS_RS1:
267f0c90 1371 seq_puts(m, "RS1\n");
88271da3
JB
1372 break;
1373 case RSX_STATUS_RS2:
267f0c90 1374 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1375 break;
1376 case RSX_STATUS_RS3:
267f0c90 1377 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1378 break;
1379 default:
267f0c90 1380 seq_puts(m, "unknown\n");
88271da3
JB
1381 break;
1382 }
f97108d1
JB
1383
1384 return 0;
1385}
1386
4d85529d
BW
1387static int gen6_drpc_info(struct seq_file *m)
1388{
1389
1390 struct drm_info_node *node = (struct drm_info_node *) m->private;
1391 struct drm_device *dev = node->minor->dev;
1392 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1393 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1394 unsigned forcewake_count;
aee56cff 1395 int count = 0, ret;
4d85529d
BW
1396
1397 ret = mutex_lock_interruptible(&dev->struct_mutex);
1398 if (ret)
1399 return ret;
1400
93b525dc
DV
1401 spin_lock_irq(&dev_priv->gt_lock);
1402 forcewake_count = dev_priv->forcewake_count;
1403 spin_unlock_irq(&dev_priv->gt_lock);
1404
1405 if (forcewake_count) {
267f0c90
DL
1406 seq_puts(m, "RC information inaccurate because somebody "
1407 "holds a forcewake reference \n");
4d85529d
BW
1408 } else {
1409 /* NB: we cannot use forcewake, else we read the wrong values */
1410 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1411 udelay(10);
1412 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1413 }
1414
1415 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1416 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1417
1418 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1419 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1420 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1421 mutex_lock(&dev_priv->rps.hw_lock);
1422 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1423 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d
BW
1424
1425 seq_printf(m, "Video Turbo Mode: %s\n",
1426 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1427 seq_printf(m, "HW control enabled: %s\n",
1428 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1429 seq_printf(m, "SW control enabled: %s\n",
1430 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1431 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1432 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1433 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1434 seq_printf(m, "RC6 Enabled: %s\n",
1435 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1436 seq_printf(m, "Deep RC6 Enabled: %s\n",
1437 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1438 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1439 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1440 seq_puts(m, "Current RC state: ");
4d85529d
BW
1441 switch (gt_core_status & GEN6_RCn_MASK) {
1442 case GEN6_RC0:
1443 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1444 seq_puts(m, "Core Power Down\n");
4d85529d 1445 else
267f0c90 1446 seq_puts(m, "on\n");
4d85529d
BW
1447 break;
1448 case GEN6_RC3:
267f0c90 1449 seq_puts(m, "RC3\n");
4d85529d
BW
1450 break;
1451 case GEN6_RC6:
267f0c90 1452 seq_puts(m, "RC6\n");
4d85529d
BW
1453 break;
1454 case GEN6_RC7:
267f0c90 1455 seq_puts(m, "RC7\n");
4d85529d
BW
1456 break;
1457 default:
267f0c90 1458 seq_puts(m, "Unknown\n");
4d85529d
BW
1459 break;
1460 }
1461
1462 seq_printf(m, "Core Power Down: %s\n",
1463 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1464
1465 /* Not exactly sure what this is */
1466 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1467 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1468 seq_printf(m, "RC6 residency since boot: %u\n",
1469 I915_READ(GEN6_GT_GFX_RC6));
1470 seq_printf(m, "RC6+ residency since boot: %u\n",
1471 I915_READ(GEN6_GT_GFX_RC6p));
1472 seq_printf(m, "RC6++ residency since boot: %u\n",
1473 I915_READ(GEN6_GT_GFX_RC6pp));
1474
ecd8faea
BW
1475 seq_printf(m, "RC6 voltage: %dmV\n",
1476 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1477 seq_printf(m, "RC6+ voltage: %dmV\n",
1478 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1479 seq_printf(m, "RC6++ voltage: %dmV\n",
1480 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1481 return 0;
1482}
1483
1484static int i915_drpc_info(struct seq_file *m, void *unused)
1485{
1486 struct drm_info_node *node = (struct drm_info_node *) m->private;
1487 struct drm_device *dev = node->minor->dev;
1488
1489 if (IS_GEN6(dev) || IS_GEN7(dev))
1490 return gen6_drpc_info(m);
1491 else
1492 return ironlake_drpc_info(m);
1493}
1494
b5e50c3f
JB
1495static int i915_fbc_status(struct seq_file *m, void *unused)
1496{
1497 struct drm_info_node *node = (struct drm_info_node *) m->private;
1498 struct drm_device *dev = node->minor->dev;
b5e50c3f 1499 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 1500
ee5382ae 1501 if (!I915_HAS_FBC(dev)) {
267f0c90 1502 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1503 return 0;
1504 }
1505
ee5382ae 1506 if (intel_fbc_enabled(dev)) {
267f0c90 1507 seq_puts(m, "FBC enabled\n");
b5e50c3f 1508 } else {
267f0c90 1509 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1510 switch (dev_priv->fbc.no_fbc_reason) {
bed4a673 1511 case FBC_NO_OUTPUT:
267f0c90 1512 seq_puts(m, "no outputs");
bed4a673 1513 break;
b5e50c3f 1514 case FBC_STOLEN_TOO_SMALL:
267f0c90 1515 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1516 break;
1517 case FBC_UNSUPPORTED_MODE:
267f0c90 1518 seq_puts(m, "mode not supported");
b5e50c3f
JB
1519 break;
1520 case FBC_MODE_TOO_LARGE:
267f0c90 1521 seq_puts(m, "mode too large");
b5e50c3f
JB
1522 break;
1523 case FBC_BAD_PLANE:
267f0c90 1524 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1525 break;
1526 case FBC_NOT_TILED:
267f0c90 1527 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1528 break;
9c928d16 1529 case FBC_MULTIPLE_PIPES:
267f0c90 1530 seq_puts(m, "multiple pipes are enabled");
9c928d16 1531 break;
c1a9f047 1532 case FBC_MODULE_PARAM:
267f0c90 1533 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1534 break;
8a5729a3 1535 case FBC_CHIP_DEFAULT:
267f0c90 1536 seq_puts(m, "disabled per chip default");
8a5729a3 1537 break;
b5e50c3f 1538 default:
267f0c90 1539 seq_puts(m, "unknown reason");
b5e50c3f 1540 }
267f0c90 1541 seq_putc(m, '\n');
b5e50c3f
JB
1542 }
1543 return 0;
1544}
1545
92d44621
PZ
1546static int i915_ips_status(struct seq_file *m, void *unused)
1547{
1548 struct drm_info_node *node = (struct drm_info_node *) m->private;
1549 struct drm_device *dev = node->minor->dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551
f5adf94e 1552 if (!HAS_IPS(dev)) {
92d44621
PZ
1553 seq_puts(m, "not supported\n");
1554 return 0;
1555 }
1556
1557 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1558 seq_puts(m, "enabled\n");
1559 else
1560 seq_puts(m, "disabled\n");
1561
1562 return 0;
1563}
1564
4a9bef37
JB
1565static int i915_sr_status(struct seq_file *m, void *unused)
1566{
1567 struct drm_info_node *node = (struct drm_info_node *) m->private;
1568 struct drm_device *dev = node->minor->dev;
1569 drm_i915_private_t *dev_priv = dev->dev_private;
1570 bool sr_enabled = false;
1571
1398261a 1572 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1573 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1574 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1575 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1576 else if (IS_I915GM(dev))
1577 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1578 else if (IS_PINEVIEW(dev))
1579 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1580
5ba2aaaa
CW
1581 seq_printf(m, "self-refresh: %s\n",
1582 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1583
1584 return 0;
1585}
1586
7648fa99
JB
1587static int i915_emon_status(struct seq_file *m, void *unused)
1588{
1589 struct drm_info_node *node = (struct drm_info_node *) m->private;
1590 struct drm_device *dev = node->minor->dev;
1591 drm_i915_private_t *dev_priv = dev->dev_private;
1592 unsigned long temp, chipset, gfx;
de227ef0
CW
1593 int ret;
1594
582be6b4
CW
1595 if (!IS_GEN5(dev))
1596 return -ENODEV;
1597
de227ef0
CW
1598 ret = mutex_lock_interruptible(&dev->struct_mutex);
1599 if (ret)
1600 return ret;
7648fa99
JB
1601
1602 temp = i915_mch_val(dev_priv);
1603 chipset = i915_chipset_val(dev_priv);
1604 gfx = i915_gfx_val(dev_priv);
de227ef0 1605 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1606
1607 seq_printf(m, "GMCH temp: %ld\n", temp);
1608 seq_printf(m, "Chipset power: %ld\n", chipset);
1609 seq_printf(m, "GFX power: %ld\n", gfx);
1610 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1611
1612 return 0;
1613}
1614
23b2f8bb
JB
1615static int i915_ring_freq_table(struct seq_file *m, void *unused)
1616{
1617 struct drm_info_node *node = (struct drm_info_node *) m->private;
1618 struct drm_device *dev = node->minor->dev;
1619 drm_i915_private_t *dev_priv = dev->dev_private;
1620 int ret;
1621 int gpu_freq, ia_freq;
1622
1c70c0ce 1623 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1624 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1625 return 0;
1626 }
1627
4fc688ce 1628 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb
JB
1629 if (ret)
1630 return ret;
1631
267f0c90 1632 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1633
c6a828d3
DV
1634 for (gpu_freq = dev_priv->rps.min_delay;
1635 gpu_freq <= dev_priv->rps.max_delay;
23b2f8bb 1636 gpu_freq++) {
42c0526c
BW
1637 ia_freq = gpu_freq;
1638 sandybridge_pcode_read(dev_priv,
1639 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1640 &ia_freq);
3ebecd07
CW
1641 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1642 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1643 ((ia_freq >> 0) & 0xff) * 100,
1644 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1645 }
1646
4fc688ce 1647 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb
JB
1648
1649 return 0;
1650}
1651
7648fa99
JB
1652static int i915_gfxec(struct seq_file *m, void *unused)
1653{
1654 struct drm_info_node *node = (struct drm_info_node *) m->private;
1655 struct drm_device *dev = node->minor->dev;
1656 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1657 int ret;
1658
1659 ret = mutex_lock_interruptible(&dev->struct_mutex);
1660 if (ret)
1661 return ret;
7648fa99
JB
1662
1663 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1664
616fdb5a
BW
1665 mutex_unlock(&dev->struct_mutex);
1666
7648fa99
JB
1667 return 0;
1668}
1669
44834a67
CW
1670static int i915_opregion(struct seq_file *m, void *unused)
1671{
1672 struct drm_info_node *node = (struct drm_info_node *) m->private;
1673 struct drm_device *dev = node->minor->dev;
1674 drm_i915_private_t *dev_priv = dev->dev_private;
1675 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1676 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1677 int ret;
1678
0d38f009
DV
1679 if (data == NULL)
1680 return -ENOMEM;
1681
44834a67
CW
1682 ret = mutex_lock_interruptible(&dev->struct_mutex);
1683 if (ret)
0d38f009 1684 goto out;
44834a67 1685
0d38f009
DV
1686 if (opregion->header) {
1687 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1688 seq_write(m, data, OPREGION_SIZE);
1689 }
44834a67
CW
1690
1691 mutex_unlock(&dev->struct_mutex);
1692
0d38f009
DV
1693out:
1694 kfree(data);
44834a67
CW
1695 return 0;
1696}
1697
37811fcc
CW
1698static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1699{
1700 struct drm_info_node *node = (struct drm_info_node *) m->private;
1701 struct drm_device *dev = node->minor->dev;
1702 drm_i915_private_t *dev_priv = dev->dev_private;
1703 struct intel_fbdev *ifbdev;
1704 struct intel_framebuffer *fb;
1705 int ret;
1706
1707 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1708 if (ret)
1709 return ret;
1710
1711 ifbdev = dev_priv->fbdev;
1712 fb = to_intel_framebuffer(ifbdev->helper.fb);
1713
623f9783 1714 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1715 fb->base.width,
1716 fb->base.height,
1717 fb->base.depth,
623f9783
DV
1718 fb->base.bits_per_pixel,
1719 atomic_read(&fb->base.refcount.refcount));
05394f39 1720 describe_obj(m, fb->obj);
267f0c90 1721 seq_putc(m, '\n');
4b096ac1 1722 mutex_unlock(&dev->mode_config.mutex);
37811fcc 1723
4b096ac1 1724 mutex_lock(&dev->mode_config.fb_lock);
37811fcc
CW
1725 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1726 if (&fb->base == ifbdev->helper.fb)
1727 continue;
1728
623f9783 1729 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1730 fb->base.width,
1731 fb->base.height,
1732 fb->base.depth,
623f9783
DV
1733 fb->base.bits_per_pixel,
1734 atomic_read(&fb->base.refcount.refcount));
05394f39 1735 describe_obj(m, fb->obj);
267f0c90 1736 seq_putc(m, '\n');
37811fcc 1737 }
4b096ac1 1738 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1739
1740 return 0;
1741}
1742
e76d3630
BW
1743static int i915_context_status(struct seq_file *m, void *unused)
1744{
1745 struct drm_info_node *node = (struct drm_info_node *) m->private;
1746 struct drm_device *dev = node->minor->dev;
1747 drm_i915_private_t *dev_priv = dev->dev_private;
a168c293
BW
1748 struct intel_ring_buffer *ring;
1749 int ret, i;
e76d3630
BW
1750
1751 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1752 if (ret)
1753 return ret;
1754
3e373948 1755 if (dev_priv->ips.pwrctx) {
267f0c90 1756 seq_puts(m, "power context ");
3e373948 1757 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1758 seq_putc(m, '\n');
dc501fbc 1759 }
e76d3630 1760
3e373948 1761 if (dev_priv->ips.renderctx) {
267f0c90 1762 seq_puts(m, "render context ");
3e373948 1763 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1764 seq_putc(m, '\n');
dc501fbc 1765 }
e76d3630 1766
a168c293
BW
1767 for_each_ring(ring, dev_priv, i) {
1768 if (ring->default_context) {
1769 seq_printf(m, "HW default context %s ring ", ring->name);
1770 describe_obj(m, ring->default_context->obj);
267f0c90 1771 seq_putc(m, '\n');
a168c293
BW
1772 }
1773 }
1774
e76d3630
BW
1775 mutex_unlock(&dev->mode_config.mutex);
1776
1777 return 0;
1778}
1779
6d794d42
BW
1780static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1781{
1782 struct drm_info_node *node = (struct drm_info_node *) m->private;
1783 struct drm_device *dev = node->minor->dev;
1784 struct drm_i915_private *dev_priv = dev->dev_private;
9f1f46a4 1785 unsigned forcewake_count;
6d794d42 1786
9f1f46a4
DV
1787 spin_lock_irq(&dev_priv->gt_lock);
1788 forcewake_count = dev_priv->forcewake_count;
1789 spin_unlock_irq(&dev_priv->gt_lock);
6d794d42 1790
9f1f46a4 1791 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1792
1793 return 0;
1794}
1795
ea16a3cd
DV
1796static const char *swizzle_string(unsigned swizzle)
1797{
aee56cff 1798 switch (swizzle) {
ea16a3cd
DV
1799 case I915_BIT_6_SWIZZLE_NONE:
1800 return "none";
1801 case I915_BIT_6_SWIZZLE_9:
1802 return "bit9";
1803 case I915_BIT_6_SWIZZLE_9_10:
1804 return "bit9/bit10";
1805 case I915_BIT_6_SWIZZLE_9_11:
1806 return "bit9/bit11";
1807 case I915_BIT_6_SWIZZLE_9_10_11:
1808 return "bit9/bit10/bit11";
1809 case I915_BIT_6_SWIZZLE_9_17:
1810 return "bit9/bit17";
1811 case I915_BIT_6_SWIZZLE_9_10_17:
1812 return "bit9/bit10/bit17";
1813 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1814 return "unknown";
ea16a3cd
DV
1815 }
1816
1817 return "bug";
1818}
1819
1820static int i915_swizzle_info(struct seq_file *m, void *data)
1821{
1822 struct drm_info_node *node = (struct drm_info_node *) m->private;
1823 struct drm_device *dev = node->minor->dev;
1824 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1825 int ret;
1826
1827 ret = mutex_lock_interruptible(&dev->struct_mutex);
1828 if (ret)
1829 return ret;
ea16a3cd 1830
ea16a3cd
DV
1831 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1832 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1833 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1834 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1835
1836 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1837 seq_printf(m, "DDC = 0x%08x\n",
1838 I915_READ(DCC));
1839 seq_printf(m, "C0DRB3 = 0x%04x\n",
1840 I915_READ16(C0DRB3));
1841 seq_printf(m, "C1DRB3 = 0x%04x\n",
1842 I915_READ16(C1DRB3));
3fa7d235
DV
1843 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1844 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1845 I915_READ(MAD_DIMM_C0));
1846 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1847 I915_READ(MAD_DIMM_C1));
1848 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1849 I915_READ(MAD_DIMM_C2));
1850 seq_printf(m, "TILECTL = 0x%08x\n",
1851 I915_READ(TILECTL));
1852 seq_printf(m, "ARB_MODE = 0x%08x\n",
1853 I915_READ(ARB_MODE));
1854 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1855 I915_READ(DISP_ARB_CTL));
ea16a3cd
DV
1856 }
1857 mutex_unlock(&dev->struct_mutex);
1858
1859 return 0;
1860}
1861
3cf17fc5
DV
1862static int i915_ppgtt_info(struct seq_file *m, void *data)
1863{
1864 struct drm_info_node *node = (struct drm_info_node *) m->private;
1865 struct drm_device *dev = node->minor->dev;
1866 struct drm_i915_private *dev_priv = dev->dev_private;
1867 struct intel_ring_buffer *ring;
1868 int i, ret;
1869
1870
1871 ret = mutex_lock_interruptible(&dev->struct_mutex);
1872 if (ret)
1873 return ret;
1874 if (INTEL_INFO(dev)->gen == 6)
1875 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1876
a2c7f6fd 1877 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1878 seq_printf(m, "%s\n", ring->name);
1879 if (INTEL_INFO(dev)->gen == 7)
1880 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1881 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1882 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1883 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1884 }
1885 if (dev_priv->mm.aliasing_ppgtt) {
1886 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1887
267f0c90 1888 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5
DV
1889 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1890 }
1891 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1892 mutex_unlock(&dev->struct_mutex);
1893
1894 return 0;
1895}
1896
57f350b6
JB
1897static int i915_dpio_info(struct seq_file *m, void *data)
1898{
1899 struct drm_info_node *node = (struct drm_info_node *) m->private;
1900 struct drm_device *dev = node->minor->dev;
1901 struct drm_i915_private *dev_priv = dev->dev_private;
1902 int ret;
1903
1904
1905 if (!IS_VALLEYVIEW(dev)) {
267f0c90 1906 seq_puts(m, "unsupported\n");
57f350b6
JB
1907 return 0;
1908 }
1909
09153000 1910 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
57f350b6
JB
1911 if (ret)
1912 return ret;
1913
1914 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1915
1916 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
ae99258f 1917 vlv_dpio_read(dev_priv, _DPIO_DIV_A));
57f350b6 1918 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
ae99258f 1919 vlv_dpio_read(dev_priv, _DPIO_DIV_B));
57f350b6
JB
1920
1921 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
ae99258f 1922 vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
57f350b6 1923 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
ae99258f 1924 vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
57f350b6
JB
1925
1926 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
ae99258f 1927 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
57f350b6 1928 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
ae99258f 1929 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
57f350b6 1930
4abb2c39
VS
1931 seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
1932 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
1933 seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
1934 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
57f350b6
JB
1935
1936 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
ae99258f 1937 vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
57f350b6 1938
09153000 1939 mutex_unlock(&dev_priv->dpio_lock);
57f350b6
JB
1940
1941 return 0;
1942}
1943
647416f9
KC
1944static int
1945i915_wedged_get(void *data, u64 *val)
f3cd474b 1946{
647416f9 1947 struct drm_device *dev = data;
f3cd474b 1948 drm_i915_private_t *dev_priv = dev->dev_private;
f3cd474b 1949
647416f9 1950 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 1951
647416f9 1952 return 0;
f3cd474b
CW
1953}
1954
647416f9
KC
1955static int
1956i915_wedged_set(void *data, u64 val)
f3cd474b 1957{
647416f9 1958 struct drm_device *dev = data;
f3cd474b 1959
647416f9 1960 DRM_INFO("Manually setting wedged to %llu\n", val);
527f9e90 1961 i915_handle_error(dev, val);
f3cd474b 1962
647416f9 1963 return 0;
f3cd474b
CW
1964}
1965
647416f9
KC
1966DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1967 i915_wedged_get, i915_wedged_set,
3a3b4f98 1968 "%llu\n");
f3cd474b 1969
647416f9
KC
1970static int
1971i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 1972{
647416f9 1973 struct drm_device *dev = data;
e5eb3d63 1974 drm_i915_private_t *dev_priv = dev->dev_private;
e5eb3d63 1975
647416f9 1976 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 1977
647416f9 1978 return 0;
e5eb3d63
DV
1979}
1980
647416f9
KC
1981static int
1982i915_ring_stop_set(void *data, u64 val)
e5eb3d63 1983{
647416f9 1984 struct drm_device *dev = data;
e5eb3d63 1985 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 1986 int ret;
e5eb3d63 1987
647416f9 1988 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 1989
22bcfc6a
DV
1990 ret = mutex_lock_interruptible(&dev->struct_mutex);
1991 if (ret)
1992 return ret;
1993
99584db3 1994 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
1995 mutex_unlock(&dev->struct_mutex);
1996
647416f9 1997 return 0;
e5eb3d63
DV
1998}
1999
647416f9
KC
2000DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
2001 i915_ring_stop_get, i915_ring_stop_set,
2002 "0x%08llx\n");
d5442303 2003
dd624afd
CW
2004#define DROP_UNBOUND 0x1
2005#define DROP_BOUND 0x2
2006#define DROP_RETIRE 0x4
2007#define DROP_ACTIVE 0x8
2008#define DROP_ALL (DROP_UNBOUND | \
2009 DROP_BOUND | \
2010 DROP_RETIRE | \
2011 DROP_ACTIVE)
647416f9
KC
2012static int
2013i915_drop_caches_get(void *data, u64 *val)
dd624afd 2014{
647416f9 2015 *val = DROP_ALL;
dd624afd 2016
647416f9 2017 return 0;
dd624afd
CW
2018}
2019
647416f9
KC
2020static int
2021i915_drop_caches_set(void *data, u64 val)
dd624afd 2022{
647416f9 2023 struct drm_device *dev = data;
dd624afd
CW
2024 struct drm_i915_private *dev_priv = dev->dev_private;
2025 struct drm_i915_gem_object *obj, *next;
647416f9 2026 int ret;
dd624afd 2027
647416f9 2028 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
2029
2030 /* No need to check and wait for gpu resets, only libdrm auto-restarts
2031 * on ioctls on -EAGAIN. */
2032 ret = mutex_lock_interruptible(&dev->struct_mutex);
2033 if (ret)
2034 return ret;
2035
2036 if (val & DROP_ACTIVE) {
2037 ret = i915_gpu_idle(dev);
2038 if (ret)
2039 goto unlock;
2040 }
2041
2042 if (val & (DROP_RETIRE | DROP_ACTIVE))
2043 i915_gem_retire_requests(dev);
2044
2045 if (val & DROP_BOUND) {
2046 list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
2047 if (obj->pin_count == 0) {
2048 ret = i915_gem_object_unbind(obj);
2049 if (ret)
2050 goto unlock;
2051 }
2052 }
2053
2054 if (val & DROP_UNBOUND) {
35c20a60
BW
2055 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
2056 global_list)
dd624afd
CW
2057 if (obj->pages_pin_count == 0) {
2058 ret = i915_gem_object_put_pages(obj);
2059 if (ret)
2060 goto unlock;
2061 }
2062 }
2063
2064unlock:
2065 mutex_unlock(&dev->struct_mutex);
2066
647416f9 2067 return ret;
dd624afd
CW
2068}
2069
647416f9
KC
2070DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
2071 i915_drop_caches_get, i915_drop_caches_set,
2072 "0x%08llx\n");
dd624afd 2073
647416f9
KC
2074static int
2075i915_max_freq_get(void *data, u64 *val)
358733e9 2076{
647416f9 2077 struct drm_device *dev = data;
358733e9 2078 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 2079 int ret;
004777cb
DV
2080
2081 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2082 return -ENODEV;
2083
4fc688ce 2084 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2085 if (ret)
2086 return ret;
358733e9 2087
0a073b84
JB
2088 if (IS_VALLEYVIEW(dev))
2089 *val = vlv_gpu_freq(dev_priv->mem_freq,
2090 dev_priv->rps.max_delay);
2091 else
2092 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
4fc688ce 2093 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 2094
647416f9 2095 return 0;
358733e9
JB
2096}
2097
647416f9
KC
2098static int
2099i915_max_freq_set(void *data, u64 val)
358733e9 2100{
647416f9 2101 struct drm_device *dev = data;
358733e9 2102 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 2103 int ret;
004777cb
DV
2104
2105 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2106 return -ENODEV;
358733e9 2107
647416f9 2108 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 2109
4fc688ce 2110 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2111 if (ret)
2112 return ret;
2113
358733e9
JB
2114 /*
2115 * Turbo will still be enabled, but won't go above the set value.
2116 */
0a073b84
JB
2117 if (IS_VALLEYVIEW(dev)) {
2118 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2119 dev_priv->rps.max_delay = val;
2120 gen6_set_rps(dev, val);
2121 } else {
2122 do_div(val, GT_FREQUENCY_MULTIPLIER);
2123 dev_priv->rps.max_delay = val;
2124 gen6_set_rps(dev, val);
2125 }
2126
4fc688ce 2127 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 2128
647416f9 2129 return 0;
358733e9
JB
2130}
2131
647416f9
KC
2132DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2133 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 2134 "%llu\n");
358733e9 2135
647416f9
KC
2136static int
2137i915_min_freq_get(void *data, u64 *val)
1523c310 2138{
647416f9 2139 struct drm_device *dev = data;
1523c310 2140 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 2141 int ret;
004777cb
DV
2142
2143 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2144 return -ENODEV;
2145
4fc688ce 2146 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2147 if (ret)
2148 return ret;
1523c310 2149
0a073b84
JB
2150 if (IS_VALLEYVIEW(dev))
2151 *val = vlv_gpu_freq(dev_priv->mem_freq,
2152 dev_priv->rps.min_delay);
2153 else
2154 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
4fc688ce 2155 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 2156
647416f9 2157 return 0;
1523c310
JB
2158}
2159
647416f9
KC
2160static int
2161i915_min_freq_set(void *data, u64 val)
1523c310 2162{
647416f9 2163 struct drm_device *dev = data;
1523c310 2164 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 2165 int ret;
004777cb
DV
2166
2167 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2168 return -ENODEV;
1523c310 2169
647416f9 2170 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 2171
4fc688ce 2172 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
2173 if (ret)
2174 return ret;
2175
1523c310
JB
2176 /*
2177 * Turbo will still be enabled, but won't go below the set value.
2178 */
0a073b84
JB
2179 if (IS_VALLEYVIEW(dev)) {
2180 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2181 dev_priv->rps.min_delay = val;
2182 valleyview_set_rps(dev, val);
2183 } else {
2184 do_div(val, GT_FREQUENCY_MULTIPLIER);
2185 dev_priv->rps.min_delay = val;
2186 gen6_set_rps(dev, val);
2187 }
4fc688ce 2188 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 2189
647416f9 2190 return 0;
1523c310
JB
2191}
2192
647416f9
KC
2193DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
2194 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 2195 "%llu\n");
1523c310 2196
647416f9
KC
2197static int
2198i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 2199{
647416f9 2200 struct drm_device *dev = data;
07b7ddd9 2201 drm_i915_private_t *dev_priv = dev->dev_private;
07b7ddd9 2202 u32 snpcr;
647416f9 2203 int ret;
07b7ddd9 2204
004777cb
DV
2205 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2206 return -ENODEV;
2207
22bcfc6a
DV
2208 ret = mutex_lock_interruptible(&dev->struct_mutex);
2209 if (ret)
2210 return ret;
2211
07b7ddd9
JB
2212 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2213 mutex_unlock(&dev_priv->dev->struct_mutex);
2214
647416f9 2215 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 2216
647416f9 2217 return 0;
07b7ddd9
JB
2218}
2219
647416f9
KC
2220static int
2221i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 2222{
647416f9 2223 struct drm_device *dev = data;
07b7ddd9 2224 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 2225 u32 snpcr;
07b7ddd9 2226
004777cb
DV
2227 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2228 return -ENODEV;
2229
647416f9 2230 if (val > 3)
07b7ddd9
JB
2231 return -EINVAL;
2232
647416f9 2233 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
2234
2235 /* Update the cache sharing policy here as well */
2236 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2237 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2238 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2239 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2240
647416f9 2241 return 0;
07b7ddd9
JB
2242}
2243
647416f9
KC
2244DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2245 i915_cache_sharing_get, i915_cache_sharing_set,
2246 "%llu\n");
07b7ddd9 2247
f3cd474b
CW
2248/* As the drm_debugfs_init() routines are called before dev->dev_private is
2249 * allocated we need to hook into the minor for release. */
2250static int
2251drm_add_fake_info_node(struct drm_minor *minor,
2252 struct dentry *ent,
2253 const void *key)
2254{
2255 struct drm_info_node *node;
2256
2257 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
2258 if (node == NULL) {
2259 debugfs_remove(ent);
2260 return -ENOMEM;
2261 }
2262
2263 node->minor = minor;
2264 node->dent = ent;
2265 node->info_ent = (void *) key;
b3e067c0
MS
2266
2267 mutex_lock(&minor->debugfs_lock);
2268 list_add(&node->list, &minor->debugfs_list);
2269 mutex_unlock(&minor->debugfs_lock);
f3cd474b
CW
2270
2271 return 0;
2272}
2273
6d794d42
BW
2274static int i915_forcewake_open(struct inode *inode, struct file *file)
2275{
2276 struct drm_device *dev = inode->i_private;
2277 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 2278
075edca4 2279 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
2280 return 0;
2281
6d794d42 2282 gen6_gt_force_wake_get(dev_priv);
6d794d42
BW
2283
2284 return 0;
2285}
2286
c43b5634 2287static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
2288{
2289 struct drm_device *dev = inode->i_private;
2290 struct drm_i915_private *dev_priv = dev->dev_private;
2291
075edca4 2292 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
2293 return 0;
2294
6d794d42 2295 gen6_gt_force_wake_put(dev_priv);
6d794d42
BW
2296
2297 return 0;
2298}
2299
2300static const struct file_operations i915_forcewake_fops = {
2301 .owner = THIS_MODULE,
2302 .open = i915_forcewake_open,
2303 .release = i915_forcewake_release,
2304};
2305
2306static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2307{
2308 struct drm_device *dev = minor->dev;
2309 struct dentry *ent;
2310
2311 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 2312 S_IRUSR,
6d794d42
BW
2313 root, dev,
2314 &i915_forcewake_fops);
2315 if (IS_ERR(ent))
2316 return PTR_ERR(ent);
2317
8eb57294 2318 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
2319}
2320
6a9c308d
DV
2321static int i915_debugfs_create(struct dentry *root,
2322 struct drm_minor *minor,
2323 const char *name,
2324 const struct file_operations *fops)
07b7ddd9
JB
2325{
2326 struct drm_device *dev = minor->dev;
2327 struct dentry *ent;
2328
6a9c308d 2329 ent = debugfs_create_file(name,
07b7ddd9
JB
2330 S_IRUGO | S_IWUSR,
2331 root, dev,
6a9c308d 2332 fops);
07b7ddd9
JB
2333 if (IS_ERR(ent))
2334 return PTR_ERR(ent);
2335
6a9c308d 2336 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
2337}
2338
27c202ad 2339static struct drm_info_list i915_debugfs_list[] = {
311bd68e 2340 {"i915_capabilities", i915_capabilities, 0},
73aa808f 2341 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 2342 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 2343 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 2344 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 2345 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4e5359cd 2346 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
2347 {"i915_gem_request", i915_gem_request_info, 0},
2348 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 2349 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 2350 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
2351 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2352 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2353 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 2354 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
f97108d1
JB
2355 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2356 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2357 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2358 {"i915_inttoext_table", i915_inttoext_table, 0},
2359 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 2360 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 2361 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 2362 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 2363 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 2364 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 2365 {"i915_sr_status", i915_sr_status, 0},
44834a67 2366 {"i915_opregion", i915_opregion, 0},
37811fcc 2367 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 2368 {"i915_context_status", i915_context_status, 0},
6d794d42 2369 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 2370 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 2371 {"i915_ppgtt_info", i915_ppgtt_info, 0},
57f350b6 2372 {"i915_dpio", i915_dpio_info, 0},
2017263e 2373};
27c202ad 2374#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 2375
27c202ad 2376int i915_debugfs_init(struct drm_minor *minor)
2017263e 2377{
f3cd474b
CW
2378 int ret;
2379
6a9c308d
DV
2380 ret = i915_debugfs_create(minor->debugfs_root, minor,
2381 "i915_wedged",
2382 &i915_wedged_fops);
f3cd474b
CW
2383 if (ret)
2384 return ret;
2385
6d794d42 2386 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
2387 if (ret)
2388 return ret;
6a9c308d
DV
2389
2390 ret = i915_debugfs_create(minor->debugfs_root, minor,
2391 "i915_max_freq",
2392 &i915_max_freq_fops);
07b7ddd9
JB
2393 if (ret)
2394 return ret;
6a9c308d 2395
1523c310
JB
2396 ret = i915_debugfs_create(minor->debugfs_root, minor,
2397 "i915_min_freq",
2398 &i915_min_freq_fops);
2399 if (ret)
2400 return ret;
2401
6a9c308d
DV
2402 ret = i915_debugfs_create(minor->debugfs_root, minor,
2403 "i915_cache_sharing",
2404 &i915_cache_sharing_fops);
6d794d42
BW
2405 if (ret)
2406 return ret;
004777cb 2407
e5eb3d63
DV
2408 ret = i915_debugfs_create(minor->debugfs_root, minor,
2409 "i915_ring_stop",
2410 &i915_ring_stop_fops);
2411 if (ret)
2412 return ret;
6d794d42 2413
dd624afd
CW
2414 ret = i915_debugfs_create(minor->debugfs_root, minor,
2415 "i915_gem_drop_caches",
2416 &i915_drop_caches_fops);
2417 if (ret)
2418 return ret;
2419
d5442303
DV
2420 ret = i915_debugfs_create(minor->debugfs_root, minor,
2421 "i915_error_state",
2422 &i915_error_state_fops);
2423 if (ret)
2424 return ret;
2425
40633219
MK
2426 ret = i915_debugfs_create(minor->debugfs_root, minor,
2427 "i915_next_seqno",
2428 &i915_next_seqno_fops);
2429 if (ret)
2430 return ret;
2431
27c202ad
BG
2432 return drm_debugfs_create_files(i915_debugfs_list,
2433 I915_DEBUGFS_ENTRIES,
2017263e
BG
2434 minor->debugfs_root, minor);
2435}
2436
27c202ad 2437void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 2438{
27c202ad
BG
2439 drm_debugfs_remove_files(i915_debugfs_list,
2440 I915_DEBUGFS_ENTRIES, minor);
6d794d42
BW
2441 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2442 1, minor);
33db679b
KH
2443 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
2444 1, minor);
358733e9
JB
2445 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
2446 1, minor);
1523c310
JB
2447 drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
2448 1, minor);
07b7ddd9
JB
2449 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
2450 1, minor);
dd624afd
CW
2451 drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
2452 1, minor);
e5eb3d63
DV
2453 drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
2454 1, minor);
6bd459df
DV
2455 drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
2456 1, minor);
40633219
MK
2457 drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
2458 1, minor);
2017263e
BG
2459}
2460
2461#endif /* CONFIG_DEBUG_FS */