drm/i915: Mask PM/RPS interrupt generation based on activity
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
82 struct drm_info_node *node = (struct drm_info_node *) m->private;
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
05394f39 99 if (obj->user_pin_count > 0)
a6172a80 100 return "P";
d7f46fc4 101 else if (i915_gem_obj_is_pinned(obj))
a6172a80
CW
102 return "p";
103 else
104 return " ";
105}
106
05394f39 107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 108{
0206e353
AJ
109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
a6172a80
CW
115}
116
1d693bcc
BW
117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
1d693bcc 125 struct i915_vma *vma;
d7f46fc4
BW
126 int pin_count = 0;
127
fb1ae911 128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
1d693bcc 132 get_global_flag(obj),
a05a5862 133 obj->base.size / 1024,
37811fcc
CW
134 obj->base.read_domains,
135 obj->base.write_domain,
0201f1ec
CW
136 obj->last_read_seqno,
137 obj->last_write_seqno,
caea7476 138 obj->last_fenced_seqno,
84734a04 139 i915_cache_level_str(obj->cache_level),
37811fcc
CW
140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
d7f46fc4
BW
144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
148 if (obj->pin_display)
149 seq_printf(m, " (display)");
37811fcc
CW
150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
c1ad11fc
CW
160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
69dc4987
CW
171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
173}
174
3ccfd19d
BW
175static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
176{
177 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
178 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
179 seq_putc(m, ' ');
180}
181
433e12f7 182static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
183{
184 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
185 uintptr_t list = (uintptr_t) node->info_ent->data;
186 struct list_head *head;
2017263e 187 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
188 struct drm_i915_private *dev_priv = dev->dev_private;
189 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 190 struct i915_vma *vma;
8f2480fb
CW
191 size_t total_obj_size, total_gtt_size;
192 int count, ret;
de227ef0
CW
193
194 ret = mutex_lock_interruptible(&dev->struct_mutex);
195 if (ret)
196 return ret;
2017263e 197
ca191b13 198 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
199 switch (list) {
200 case ACTIVE_LIST:
267f0c90 201 seq_puts(m, "Active:\n");
5cef07e1 202 head = &vm->active_list;
433e12f7
BG
203 break;
204 case INACTIVE_LIST:
267f0c90 205 seq_puts(m, "Inactive:\n");
5cef07e1 206 head = &vm->inactive_list;
433e12f7 207 break;
433e12f7 208 default:
de227ef0
CW
209 mutex_unlock(&dev->struct_mutex);
210 return -EINVAL;
2017263e 211 }
2017263e 212
8f2480fb 213 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
214 list_for_each_entry(vma, head, mm_list) {
215 seq_printf(m, " ");
216 describe_obj(m, vma->obj);
217 seq_printf(m, "\n");
218 total_obj_size += vma->obj->base.size;
219 total_gtt_size += vma->node.size;
8f2480fb 220 count++;
2017263e 221 }
de227ef0 222 mutex_unlock(&dev->struct_mutex);
5e118f41 223
8f2480fb
CW
224 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
225 count, total_obj_size, total_gtt_size);
2017263e
BG
226 return 0;
227}
228
6d2b8885
CW
229static int obj_rank_by_stolen(void *priv,
230 struct list_head *A, struct list_head *B)
231{
232 struct drm_i915_gem_object *a =
b25cb2f8 233 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 234 struct drm_i915_gem_object *b =
b25cb2f8 235 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
236
237 return a->stolen->start - b->stolen->start;
238}
239
240static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
241{
242 struct drm_info_node *node = (struct drm_info_node *) m->private;
243 struct drm_device *dev = node->minor->dev;
244 struct drm_i915_private *dev_priv = dev->dev_private;
245 struct drm_i915_gem_object *obj;
246 size_t total_obj_size, total_gtt_size;
247 LIST_HEAD(stolen);
248 int count, ret;
249
250 ret = mutex_lock_interruptible(&dev->struct_mutex);
251 if (ret)
252 return ret;
253
254 total_obj_size = total_gtt_size = count = 0;
255 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
256 if (obj->stolen == NULL)
257 continue;
258
b25cb2f8 259 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
260
261 total_obj_size += obj->base.size;
262 total_gtt_size += i915_gem_obj_ggtt_size(obj);
263 count++;
264 }
265 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
b25cb2f8 269 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
270
271 total_obj_size += obj->base.size;
272 count++;
273 }
274 list_sort(NULL, &stolen, obj_rank_by_stolen);
275 seq_puts(m, "Stolen:\n");
276 while (!list_empty(&stolen)) {
b25cb2f8 277 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
278 seq_puts(m, " ");
279 describe_obj(m, obj);
280 seq_putc(m, '\n');
b25cb2f8 281 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
282 }
283 mutex_unlock(&dev->struct_mutex);
284
285 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
286 count, total_obj_size, total_gtt_size);
287 return 0;
288}
289
6299f992
CW
290#define count_objects(list, member) do { \
291 list_for_each_entry(obj, list, member) { \
f343c5f6 292 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
293 ++count; \
294 if (obj->map_and_fenceable) { \
f343c5f6 295 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
296 ++mappable_count; \
297 } \
298 } \
0206e353 299} while (0)
6299f992 300
2db8e9d6 301struct file_stats {
6313c204 302 struct drm_i915_file_private *file_priv;
2db8e9d6 303 int count;
c67a17e9
CW
304 size_t total, unbound;
305 size_t global, shared;
306 size_t active, inactive;
2db8e9d6
CW
307};
308
309static int per_file_stats(int id, void *ptr, void *data)
310{
311 struct drm_i915_gem_object *obj = ptr;
312 struct file_stats *stats = data;
6313c204 313 struct i915_vma *vma;
2db8e9d6
CW
314
315 stats->count++;
316 stats->total += obj->base.size;
317
c67a17e9
CW
318 if (obj->base.name || obj->base.dma_buf)
319 stats->shared += obj->base.size;
320
6313c204
CW
321 if (USES_FULL_PPGTT(obj->base.dev)) {
322 list_for_each_entry(vma, &obj->vma_list, vma_link) {
323 struct i915_hw_ppgtt *ppgtt;
324
325 if (!drm_mm_node_allocated(&vma->node))
326 continue;
327
328 if (i915_is_ggtt(vma->vm)) {
329 stats->global += obj->base.size;
330 continue;
331 }
332
333 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
334 if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
335 continue;
336
337 if (obj->ring) /* XXX per-vma statistic */
338 stats->active += obj->base.size;
339 else
340 stats->inactive += obj->base.size;
341
342 return 0;
343 }
2db8e9d6 344 } else {
6313c204
CW
345 if (i915_gem_obj_ggtt_bound(obj)) {
346 stats->global += obj->base.size;
347 if (obj->ring)
348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351 return 0;
352 }
2db8e9d6
CW
353 }
354
6313c204
CW
355 if (!list_empty(&obj->global_list))
356 stats->unbound += obj->base.size;
357
2db8e9d6
CW
358 return 0;
359}
360
ca191b13
BW
361#define count_vmas(list, member) do { \
362 list_for_each_entry(vma, list, member) { \
363 size += i915_gem_obj_ggtt_size(vma->obj); \
364 ++count; \
365 if (vma->obj->map_and_fenceable) { \
366 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
367 ++mappable_count; \
368 } \
369 } \
370} while (0)
371
372static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f
CW
373{
374 struct drm_info_node *node = (struct drm_info_node *) m->private;
375 struct drm_device *dev = node->minor->dev;
376 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
377 u32 count, mappable_count, purgeable_count;
378 size_t size, mappable_size, purgeable_size;
6299f992 379 struct drm_i915_gem_object *obj;
5cef07e1 380 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 381 struct drm_file *file;
ca191b13 382 struct i915_vma *vma;
73aa808f
CW
383 int ret;
384
385 ret = mutex_lock_interruptible(&dev->struct_mutex);
386 if (ret)
387 return ret;
388
6299f992
CW
389 seq_printf(m, "%u objects, %zu bytes\n",
390 dev_priv->mm.object_count,
391 dev_priv->mm.object_memory);
392
393 size = count = mappable_size = mappable_count = 0;
35c20a60 394 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
395 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
396 count, mappable_count, size, mappable_size);
397
398 size = count = mappable_size = mappable_count = 0;
ca191b13 399 count_vmas(&vm->active_list, mm_list);
6299f992
CW
400 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
401 count, mappable_count, size, mappable_size);
402
6299f992 403 size = count = mappable_size = mappable_count = 0;
ca191b13 404 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
405 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
406 count, mappable_count, size, mappable_size);
407
b7abb714 408 size = count = purgeable_size = purgeable_count = 0;
35c20a60 409 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 410 size += obj->base.size, ++count;
b7abb714
CW
411 if (obj->madv == I915_MADV_DONTNEED)
412 purgeable_size += obj->base.size, ++purgeable_count;
413 }
6c085a72
CW
414 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
415
6299f992 416 size = count = mappable_size = mappable_count = 0;
35c20a60 417 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 418 if (obj->fault_mappable) {
f343c5f6 419 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
420 ++count;
421 }
422 if (obj->pin_mappable) {
f343c5f6 423 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
424 ++mappable_count;
425 }
b7abb714
CW
426 if (obj->madv == I915_MADV_DONTNEED) {
427 purgeable_size += obj->base.size;
428 ++purgeable_count;
429 }
6299f992 430 }
b7abb714
CW
431 seq_printf(m, "%u purgeable objects, %zu bytes\n",
432 purgeable_count, purgeable_size);
6299f992
CW
433 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
434 mappable_count, mappable_size);
435 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
436 count, size);
437
93d18799 438 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
439 dev_priv->gtt.base.total,
440 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 441
267f0c90 442 seq_putc(m, '\n');
2db8e9d6
CW
443 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
444 struct file_stats stats;
3ec2f427 445 struct task_struct *task;
2db8e9d6
CW
446
447 memset(&stats, 0, sizeof(stats));
6313c204 448 stats.file_priv = file->driver_priv;
2db8e9d6 449 idr_for_each(&file->object_idr, per_file_stats, &stats);
3ec2f427
TH
450 /*
451 * Although we have a valid reference on file->pid, that does
452 * not guarantee that the task_struct who called get_pid() is
453 * still alive (e.g. get_pid(current) => fork() => exit()).
454 * Therefore, we need to protect this ->comm access using RCU.
455 */
456 rcu_read_lock();
457 task = pid_task(file->pid, PIDTYPE_PID);
c67a17e9 458 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
3ec2f427 459 task ? task->comm : "<unknown>",
2db8e9d6
CW
460 stats.count,
461 stats.total,
462 stats.active,
463 stats.inactive,
6313c204 464 stats.global,
c67a17e9 465 stats.shared,
2db8e9d6 466 stats.unbound);
3ec2f427 467 rcu_read_unlock();
2db8e9d6
CW
468 }
469
73aa808f
CW
470 mutex_unlock(&dev->struct_mutex);
471
472 return 0;
473}
474
aee56cff 475static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323
CW
476{
477 struct drm_info_node *node = (struct drm_info_node *) m->private;
478 struct drm_device *dev = node->minor->dev;
1b50247a 479 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
480 struct drm_i915_private *dev_priv = dev->dev_private;
481 struct drm_i915_gem_object *obj;
482 size_t total_obj_size, total_gtt_size;
483 int count, ret;
484
485 ret = mutex_lock_interruptible(&dev->struct_mutex);
486 if (ret)
487 return ret;
488
489 total_obj_size = total_gtt_size = count = 0;
35c20a60 490 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 491 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
492 continue;
493
267f0c90 494 seq_puts(m, " ");
08c18323 495 describe_obj(m, obj);
267f0c90 496 seq_putc(m, '\n');
08c18323 497 total_obj_size += obj->base.size;
f343c5f6 498 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
499 count++;
500 }
501
502 mutex_unlock(&dev->struct_mutex);
503
504 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
505 count, total_obj_size, total_gtt_size);
506
507 return 0;
508}
509
4e5359cd
SF
510static int i915_gem_pageflip_info(struct seq_file *m, void *data)
511{
512 struct drm_info_node *node = (struct drm_info_node *) m->private;
513 struct drm_device *dev = node->minor->dev;
514 unsigned long flags;
515 struct intel_crtc *crtc;
516
517 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9db4a9c7
JB
518 const char pipe = pipe_name(crtc->pipe);
519 const char plane = plane_name(crtc->plane);
4e5359cd
SF
520 struct intel_unpin_work *work;
521
522 spin_lock_irqsave(&dev->event_lock, flags);
523 work = crtc->unpin_work;
524 if (work == NULL) {
9db4a9c7 525 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
526 pipe, plane);
527 } else {
e7d841ca 528 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 529 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
530 pipe, plane);
531 } else {
9db4a9c7 532 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
533 pipe, plane);
534 }
535 if (work->enable_stall_check)
267f0c90 536 seq_puts(m, "Stall check enabled, ");
4e5359cd 537 else
267f0c90 538 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 539 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
540
541 if (work->old_fb_obj) {
05394f39
CW
542 struct drm_i915_gem_object *obj = work->old_fb_obj;
543 if (obj)
f343c5f6
BW
544 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
545 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
546 }
547 if (work->pending_flip_obj) {
05394f39
CW
548 struct drm_i915_gem_object *obj = work->pending_flip_obj;
549 if (obj)
f343c5f6
BW
550 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
551 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
552 }
553 }
554 spin_unlock_irqrestore(&dev->event_lock, flags);
555 }
556
557 return 0;
558}
559
2017263e
BG
560static int i915_gem_request_info(struct seq_file *m, void *data)
561{
562 struct drm_info_node *node = (struct drm_info_node *) m->private;
563 struct drm_device *dev = node->minor->dev;
564 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 565 struct intel_ring_buffer *ring;
2017263e 566 struct drm_i915_gem_request *gem_request;
a2c7f6fd 567 int ret, count, i;
de227ef0
CW
568
569 ret = mutex_lock_interruptible(&dev->struct_mutex);
570 if (ret)
571 return ret;
2017263e 572
c2c347a9 573 count = 0;
a2c7f6fd
CW
574 for_each_ring(ring, dev_priv, i) {
575 if (list_empty(&ring->request_list))
576 continue;
577
578 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 579 list_for_each_entry(gem_request,
a2c7f6fd 580 &ring->request_list,
c2c347a9
CW
581 list) {
582 seq_printf(m, " %d @ %d\n",
583 gem_request->seqno,
584 (int) (jiffies - gem_request->emitted_jiffies));
585 }
586 count++;
2017263e 587 }
de227ef0
CW
588 mutex_unlock(&dev->struct_mutex);
589
c2c347a9 590 if (count == 0)
267f0c90 591 seq_puts(m, "No requests\n");
c2c347a9 592
2017263e
BG
593 return 0;
594}
595
b2223497
CW
596static void i915_ring_seqno_info(struct seq_file *m,
597 struct intel_ring_buffer *ring)
598{
599 if (ring->get_seqno) {
43a7b924 600 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 601 ring->name, ring->get_seqno(ring, false));
b2223497
CW
602 }
603}
604
2017263e
BG
605static int i915_gem_seqno_info(struct seq_file *m, void *data)
606{
607 struct drm_info_node *node = (struct drm_info_node *) m->private;
608 struct drm_device *dev = node->minor->dev;
609 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 610 struct intel_ring_buffer *ring;
1ec14ad3 611 int ret, i;
de227ef0
CW
612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
c8c8fb33 616 intel_runtime_pm_get(dev_priv);
2017263e 617
a2c7f6fd
CW
618 for_each_ring(ring, dev_priv, i)
619 i915_ring_seqno_info(m, ring);
de227ef0 620
c8c8fb33 621 intel_runtime_pm_put(dev_priv);
de227ef0
CW
622 mutex_unlock(&dev->struct_mutex);
623
2017263e
BG
624 return 0;
625}
626
627
628static int i915_interrupt_info(struct seq_file *m, void *data)
629{
630 struct drm_info_node *node = (struct drm_info_node *) m->private;
631 struct drm_device *dev = node->minor->dev;
632 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 633 struct intel_ring_buffer *ring;
9db4a9c7 634 int ret, i, pipe;
de227ef0
CW
635
636 ret = mutex_lock_interruptible(&dev->struct_mutex);
637 if (ret)
638 return ret;
c8c8fb33 639 intel_runtime_pm_get(dev_priv);
2017263e 640
a123f157 641 if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
642 seq_printf(m, "Master Interrupt Control:\t%08x\n",
643 I915_READ(GEN8_MASTER_IRQ));
644
645 for (i = 0; i < 4; i++) {
646 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
647 i, I915_READ(GEN8_GT_IMR(i)));
648 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
649 i, I915_READ(GEN8_GT_IIR(i)));
650 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
651 i, I915_READ(GEN8_GT_IER(i)));
652 }
653
07d27e20 654 for_each_pipe(pipe) {
a123f157 655 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
656 pipe_name(pipe),
657 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 658 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
659 pipe_name(pipe),
660 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 661 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
662 pipe_name(pipe),
663 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
664 }
665
666 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
667 I915_READ(GEN8_DE_PORT_IMR));
668 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
669 I915_READ(GEN8_DE_PORT_IIR));
670 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
671 I915_READ(GEN8_DE_PORT_IER));
672
673 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
674 I915_READ(GEN8_DE_MISC_IMR));
675 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
676 I915_READ(GEN8_DE_MISC_IIR));
677 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
678 I915_READ(GEN8_DE_MISC_IER));
679
680 seq_printf(m, "PCU interrupt mask:\t%08x\n",
681 I915_READ(GEN8_PCU_IMR));
682 seq_printf(m, "PCU interrupt identity:\t%08x\n",
683 I915_READ(GEN8_PCU_IIR));
684 seq_printf(m, "PCU interrupt enable:\t%08x\n",
685 I915_READ(GEN8_PCU_IER));
686 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
687 seq_printf(m, "Display IER:\t%08x\n",
688 I915_READ(VLV_IER));
689 seq_printf(m, "Display IIR:\t%08x\n",
690 I915_READ(VLV_IIR));
691 seq_printf(m, "Display IIR_RW:\t%08x\n",
692 I915_READ(VLV_IIR_RW));
693 seq_printf(m, "Display IMR:\t%08x\n",
694 I915_READ(VLV_IMR));
695 for_each_pipe(pipe)
696 seq_printf(m, "Pipe %c stat:\t%08x\n",
697 pipe_name(pipe),
698 I915_READ(PIPESTAT(pipe)));
699
700 seq_printf(m, "Master IER:\t%08x\n",
701 I915_READ(VLV_MASTER_IER));
702
703 seq_printf(m, "Render IER:\t%08x\n",
704 I915_READ(GTIER));
705 seq_printf(m, "Render IIR:\t%08x\n",
706 I915_READ(GTIIR));
707 seq_printf(m, "Render IMR:\t%08x\n",
708 I915_READ(GTIMR));
709
710 seq_printf(m, "PM IER:\t\t%08x\n",
711 I915_READ(GEN6_PMIER));
712 seq_printf(m, "PM IIR:\t\t%08x\n",
713 I915_READ(GEN6_PMIIR));
714 seq_printf(m, "PM IMR:\t\t%08x\n",
715 I915_READ(GEN6_PMIMR));
716
717 seq_printf(m, "Port hotplug:\t%08x\n",
718 I915_READ(PORT_HOTPLUG_EN));
719 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
720 I915_READ(VLV_DPFLIPSTAT));
721 seq_printf(m, "DPINVGTT:\t%08x\n",
722 I915_READ(DPINVGTT));
723
724 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
725 seq_printf(m, "Interrupt enable: %08x\n",
726 I915_READ(IER));
727 seq_printf(m, "Interrupt identity: %08x\n",
728 I915_READ(IIR));
729 seq_printf(m, "Interrupt mask: %08x\n",
730 I915_READ(IMR));
9db4a9c7
JB
731 for_each_pipe(pipe)
732 seq_printf(m, "Pipe %c stat: %08x\n",
733 pipe_name(pipe),
734 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
735 } else {
736 seq_printf(m, "North Display Interrupt enable: %08x\n",
737 I915_READ(DEIER));
738 seq_printf(m, "North Display Interrupt identity: %08x\n",
739 I915_READ(DEIIR));
740 seq_printf(m, "North Display Interrupt mask: %08x\n",
741 I915_READ(DEIMR));
742 seq_printf(m, "South Display Interrupt enable: %08x\n",
743 I915_READ(SDEIER));
744 seq_printf(m, "South Display Interrupt identity: %08x\n",
745 I915_READ(SDEIIR));
746 seq_printf(m, "South Display Interrupt mask: %08x\n",
747 I915_READ(SDEIMR));
748 seq_printf(m, "Graphics Interrupt enable: %08x\n",
749 I915_READ(GTIER));
750 seq_printf(m, "Graphics Interrupt identity: %08x\n",
751 I915_READ(GTIIR));
752 seq_printf(m, "Graphics Interrupt mask: %08x\n",
753 I915_READ(GTIMR));
754 }
a2c7f6fd 755 for_each_ring(ring, dev_priv, i) {
a123f157 756 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
757 seq_printf(m,
758 "Graphics Interrupt mask (%s): %08x\n",
759 ring->name, I915_READ_IMR(ring));
9862e600 760 }
a2c7f6fd 761 i915_ring_seqno_info(m, ring);
9862e600 762 }
c8c8fb33 763 intel_runtime_pm_put(dev_priv);
de227ef0
CW
764 mutex_unlock(&dev->struct_mutex);
765
2017263e
BG
766 return 0;
767}
768
a6172a80
CW
769static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
770{
771 struct drm_info_node *node = (struct drm_info_node *) m->private;
772 struct drm_device *dev = node->minor->dev;
773 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
774 int i, ret;
775
776 ret = mutex_lock_interruptible(&dev->struct_mutex);
777 if (ret)
778 return ret;
a6172a80
CW
779
780 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
781 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
782 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 783 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 784
6c085a72
CW
785 seq_printf(m, "Fence %d, pin count = %d, object = ",
786 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 787 if (obj == NULL)
267f0c90 788 seq_puts(m, "unused");
c2c347a9 789 else
05394f39 790 describe_obj(m, obj);
267f0c90 791 seq_putc(m, '\n');
a6172a80
CW
792 }
793
05394f39 794 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
795 return 0;
796}
797
2017263e
BG
798static int i915_hws_info(struct seq_file *m, void *data)
799{
800 struct drm_info_node *node = (struct drm_info_node *) m->private;
801 struct drm_device *dev = node->minor->dev;
802 drm_i915_private_t *dev_priv = dev->dev_private;
4066c0ae 803 struct intel_ring_buffer *ring;
1a240d4d 804 const u32 *hws;
4066c0ae
CW
805 int i;
806
1ec14ad3 807 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 808 hws = ring->status_page.page_addr;
2017263e
BG
809 if (hws == NULL)
810 return 0;
811
812 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
813 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
814 i * 4,
815 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
816 }
817 return 0;
818}
819
d5442303
DV
820static ssize_t
821i915_error_state_write(struct file *filp,
822 const char __user *ubuf,
823 size_t cnt,
824 loff_t *ppos)
825{
edc3d884 826 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 827 struct drm_device *dev = error_priv->dev;
22bcfc6a 828 int ret;
d5442303
DV
829
830 DRM_DEBUG_DRIVER("Resetting error state\n");
831
22bcfc6a
DV
832 ret = mutex_lock_interruptible(&dev->struct_mutex);
833 if (ret)
834 return ret;
835
d5442303
DV
836 i915_destroy_error_state(dev);
837 mutex_unlock(&dev->struct_mutex);
838
839 return cnt;
840}
841
842static int i915_error_state_open(struct inode *inode, struct file *file)
843{
844 struct drm_device *dev = inode->i_private;
d5442303 845 struct i915_error_state_file_priv *error_priv;
d5442303
DV
846
847 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
848 if (!error_priv)
849 return -ENOMEM;
850
851 error_priv->dev = dev;
852
95d5bfb3 853 i915_error_state_get(dev, error_priv);
d5442303 854
edc3d884
MK
855 file->private_data = error_priv;
856
857 return 0;
d5442303
DV
858}
859
860static int i915_error_state_release(struct inode *inode, struct file *file)
861{
edc3d884 862 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 863
95d5bfb3 864 i915_error_state_put(error_priv);
d5442303
DV
865 kfree(error_priv);
866
edc3d884
MK
867 return 0;
868}
869
4dc955f7
MK
870static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
871 size_t count, loff_t *pos)
872{
873 struct i915_error_state_file_priv *error_priv = file->private_data;
874 struct drm_i915_error_state_buf error_str;
875 loff_t tmp_pos = 0;
876 ssize_t ret_count = 0;
877 int ret;
878
879 ret = i915_error_state_buf_init(&error_str, count, *pos);
880 if (ret)
881 return ret;
edc3d884 882
fc16b48b 883 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
884 if (ret)
885 goto out;
886
edc3d884
MK
887 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
888 error_str.buf,
889 error_str.bytes);
890
891 if (ret_count < 0)
892 ret = ret_count;
893 else
894 *pos = error_str.start + ret_count;
895out:
4dc955f7 896 i915_error_state_buf_release(&error_str);
edc3d884 897 return ret ?: ret_count;
d5442303
DV
898}
899
900static const struct file_operations i915_error_state_fops = {
901 .owner = THIS_MODULE,
902 .open = i915_error_state_open,
edc3d884 903 .read = i915_error_state_read,
d5442303
DV
904 .write = i915_error_state_write,
905 .llseek = default_llseek,
906 .release = i915_error_state_release,
907};
908
647416f9
KC
909static int
910i915_next_seqno_get(void *data, u64 *val)
40633219 911{
647416f9 912 struct drm_device *dev = data;
40633219 913 drm_i915_private_t *dev_priv = dev->dev_private;
40633219
MK
914 int ret;
915
916 ret = mutex_lock_interruptible(&dev->struct_mutex);
917 if (ret)
918 return ret;
919
647416f9 920 *val = dev_priv->next_seqno;
40633219
MK
921 mutex_unlock(&dev->struct_mutex);
922
647416f9 923 return 0;
40633219
MK
924}
925
647416f9
KC
926static int
927i915_next_seqno_set(void *data, u64 val)
928{
929 struct drm_device *dev = data;
40633219
MK
930 int ret;
931
40633219
MK
932 ret = mutex_lock_interruptible(&dev->struct_mutex);
933 if (ret)
934 return ret;
935
e94fbaa8 936 ret = i915_gem_set_seqno(dev, val);
40633219
MK
937 mutex_unlock(&dev->struct_mutex);
938
647416f9 939 return ret;
40633219
MK
940}
941
647416f9
KC
942DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
943 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 944 "0x%llx\n");
40633219 945
f97108d1
JB
946static int i915_rstdby_delays(struct seq_file *m, void *unused)
947{
948 struct drm_info_node *node = (struct drm_info_node *) m->private;
949 struct drm_device *dev = node->minor->dev;
950 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
951 u16 crstanddelay;
952 int ret;
953
954 ret = mutex_lock_interruptible(&dev->struct_mutex);
955 if (ret)
956 return ret;
c8c8fb33 957 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
958
959 crstanddelay = I915_READ16(CRSTANDVID);
960
c8c8fb33 961 intel_runtime_pm_put(dev_priv);
616fdb5a 962 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
963
964 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
965
966 return 0;
967}
968
969static int i915_cur_delayinfo(struct seq_file *m, void *unused)
970{
971 struct drm_info_node *node = (struct drm_info_node *) m->private;
972 struct drm_device *dev = node->minor->dev;
973 drm_i915_private_t *dev_priv = dev->dev_private;
c8c8fb33
PZ
974 int ret = 0;
975
976 intel_runtime_pm_get(dev_priv);
3b8d8d91 977
5c9669ce
TR
978 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
979
3b8d8d91
JB
980 if (IS_GEN5(dev)) {
981 u16 rgvswctl = I915_READ16(MEMSWCTL);
982 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
983
984 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
985 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
986 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
987 MEMSTAT_VID_SHIFT);
988 seq_printf(m, "Current P-state: %d\n",
989 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
0a073b84 990 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
3b8d8d91
JB
991 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
992 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
993 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
8e8c06cd 994 u32 rpstat, cagf, reqf;
ccab5c82
JB
995 u32 rpupei, rpcurup, rpprevup;
996 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
997 int max_freq;
998
999 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1000 ret = mutex_lock_interruptible(&dev->struct_mutex);
1001 if (ret)
c8c8fb33 1002 goto out;
d1ebd816 1003
c8d9a590 1004 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1005
8e8c06cd
CW
1006 reqf = I915_READ(GEN6_RPNSWREQ);
1007 reqf &= ~GEN6_TURBO_DISABLE;
1008 if (IS_HASWELL(dev))
1009 reqf >>= 24;
1010 else
1011 reqf >>= 25;
1012 reqf *= GT_FREQUENCY_MULTIPLIER;
1013
ccab5c82
JB
1014 rpstat = I915_READ(GEN6_RPSTAT1);
1015 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1016 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1017 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1018 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1019 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1020 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
f82855d3
BW
1021 if (IS_HASWELL(dev))
1022 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1023 else
1024 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1025 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1026
c8d9a590 1027 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1028 mutex_unlock(&dev->struct_mutex);
1029
3b8d8d91 1030 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
ccab5c82 1031 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
3b8d8d91
JB
1032 seq_printf(m, "Render p-state ratio: %d\n",
1033 (gt_perf_status & 0xff00) >> 8);
1034 seq_printf(m, "Render p-state VID: %d\n",
1035 gt_perf_status & 0xff);
1036 seq_printf(m, "Render p-state limit: %d\n",
1037 rp_state_limits & 0xff);
8e8c06cd 1038 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1039 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1040 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1041 GEN6_CURICONT_MASK);
1042 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1043 GEN6_CURBSYTAVG_MASK);
1044 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1045 GEN6_CURBSYTAVG_MASK);
1046 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1047 GEN6_CURIAVG_MASK);
1048 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1049 GEN6_CURBSYTAVG_MASK);
1050 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1051 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1052
1053 max_freq = (rp_state_cap & 0xff0000) >> 16;
1054 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1055 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1056
1057 max_freq = (rp_state_cap & 0xff00) >> 8;
1058 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1059 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1060
1061 max_freq = rp_state_cap & 0xff;
1062 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1063 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1064
1065 seq_printf(m, "Max overclocked frequency: %dMHz\n",
b39fb297 1066 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
0a073b84
JB
1067 } else if (IS_VALLEYVIEW(dev)) {
1068 u32 freq_sts, val;
1069
259bd5d4 1070 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1071 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1072 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1073 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1074
c5bd2bf6 1075 val = valleyview_rps_max_freq(dev_priv);
0a073b84 1076 seq_printf(m, "max GPU freq: %d MHz\n",
2ec3815f 1077 vlv_gpu_freq(dev_priv, val));
0a073b84 1078
c5bd2bf6 1079 val = valleyview_rps_min_freq(dev_priv);
0a073b84 1080 seq_printf(m, "min GPU freq: %d MHz\n",
2ec3815f 1081 vlv_gpu_freq(dev_priv, val));
0a073b84
JB
1082
1083 seq_printf(m, "current GPU freq: %d MHz\n",
2ec3815f 1084 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
259bd5d4 1085 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1086 } else {
267f0c90 1087 seq_puts(m, "no P-state info available\n");
3b8d8d91 1088 }
f97108d1 1089
c8c8fb33
PZ
1090out:
1091 intel_runtime_pm_put(dev_priv);
1092 return ret;
f97108d1
JB
1093}
1094
1095static int i915_delayfreq_table(struct seq_file *m, void *unused)
1096{
1097 struct drm_info_node *node = (struct drm_info_node *) m->private;
1098 struct drm_device *dev = node->minor->dev;
1099 drm_i915_private_t *dev_priv = dev->dev_private;
1100 u32 delayfreq;
616fdb5a
BW
1101 int ret, i;
1102
1103 ret = mutex_lock_interruptible(&dev->struct_mutex);
1104 if (ret)
1105 return ret;
c8c8fb33 1106 intel_runtime_pm_get(dev_priv);
f97108d1
JB
1107
1108 for (i = 0; i < 16; i++) {
1109 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
1110 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1111 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
1112 }
1113
c8c8fb33
PZ
1114 intel_runtime_pm_put(dev_priv);
1115
616fdb5a
BW
1116 mutex_unlock(&dev->struct_mutex);
1117
f97108d1
JB
1118 return 0;
1119}
1120
1121static inline int MAP_TO_MV(int map)
1122{
1123 return 1250 - (map * 25);
1124}
1125
1126static int i915_inttoext_table(struct seq_file *m, void *unused)
1127{
1128 struct drm_info_node *node = (struct drm_info_node *) m->private;
1129 struct drm_device *dev = node->minor->dev;
1130 drm_i915_private_t *dev_priv = dev->dev_private;
1131 u32 inttoext;
616fdb5a
BW
1132 int ret, i;
1133
1134 ret = mutex_lock_interruptible(&dev->struct_mutex);
1135 if (ret)
1136 return ret;
c8c8fb33 1137 intel_runtime_pm_get(dev_priv);
f97108d1
JB
1138
1139 for (i = 1; i <= 32; i++) {
1140 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1141 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1142 }
1143
c8c8fb33 1144 intel_runtime_pm_put(dev_priv);
616fdb5a
BW
1145 mutex_unlock(&dev->struct_mutex);
1146
f97108d1
JB
1147 return 0;
1148}
1149
4d85529d 1150static int ironlake_drpc_info(struct seq_file *m)
f97108d1
JB
1151{
1152 struct drm_info_node *node = (struct drm_info_node *) m->private;
1153 struct drm_device *dev = node->minor->dev;
1154 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1155 u32 rgvmodectl, rstdbyctl;
1156 u16 crstandvid;
1157 int ret;
1158
1159 ret = mutex_lock_interruptible(&dev->struct_mutex);
1160 if (ret)
1161 return ret;
c8c8fb33 1162 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1163
1164 rgvmodectl = I915_READ(MEMMODECTL);
1165 rstdbyctl = I915_READ(RSTDBYCTL);
1166 crstandvid = I915_READ16(CRSTANDVID);
1167
c8c8fb33 1168 intel_runtime_pm_put(dev_priv);
616fdb5a 1169 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1170
1171 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1172 "yes" : "no");
1173 seq_printf(m, "Boost freq: %d\n",
1174 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1175 MEMMODE_BOOST_FREQ_SHIFT);
1176 seq_printf(m, "HW control enabled: %s\n",
1177 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1178 seq_printf(m, "SW control enabled: %s\n",
1179 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1180 seq_printf(m, "Gated voltage change: %s\n",
1181 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1182 seq_printf(m, "Starting frequency: P%d\n",
1183 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1184 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1185 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1186 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1187 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1188 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1189 seq_printf(m, "Render standby enabled: %s\n",
1190 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1191 seq_puts(m, "Current RS state: ");
88271da3
JB
1192 switch (rstdbyctl & RSX_STATUS_MASK) {
1193 case RSX_STATUS_ON:
267f0c90 1194 seq_puts(m, "on\n");
88271da3
JB
1195 break;
1196 case RSX_STATUS_RC1:
267f0c90 1197 seq_puts(m, "RC1\n");
88271da3
JB
1198 break;
1199 case RSX_STATUS_RC1E:
267f0c90 1200 seq_puts(m, "RC1E\n");
88271da3
JB
1201 break;
1202 case RSX_STATUS_RS1:
267f0c90 1203 seq_puts(m, "RS1\n");
88271da3
JB
1204 break;
1205 case RSX_STATUS_RS2:
267f0c90 1206 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1207 break;
1208 case RSX_STATUS_RS3:
267f0c90 1209 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1210 break;
1211 default:
267f0c90 1212 seq_puts(m, "unknown\n");
88271da3
JB
1213 break;
1214 }
f97108d1
JB
1215
1216 return 0;
1217}
1218
669ab5aa
D
1219static int vlv_drpc_info(struct seq_file *m)
1220{
1221
1222 struct drm_info_node *node = (struct drm_info_node *) m->private;
1223 struct drm_device *dev = node->minor->dev;
1224 struct drm_i915_private *dev_priv = dev->dev_private;
1225 u32 rpmodectl1, rcctl1;
1226 unsigned fw_rendercount = 0, fw_mediacount = 0;
1227
1228 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1229 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1230
1231 seq_printf(m, "Video Turbo Mode: %s\n",
1232 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1233 seq_printf(m, "Turbo enabled: %s\n",
1234 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1235 seq_printf(m, "HW control enabled: %s\n",
1236 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1237 seq_printf(m, "SW control enabled: %s\n",
1238 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1239 GEN6_RP_MEDIA_SW_MODE));
1240 seq_printf(m, "RC6 Enabled: %s\n",
1241 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1242 GEN6_RC_CTL_EI_MODE(1))));
1243 seq_printf(m, "Render Power Well: %s\n",
1244 (I915_READ(VLV_GTLC_PW_STATUS) &
1245 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1246 seq_printf(m, "Media Power Well: %s\n",
1247 (I915_READ(VLV_GTLC_PW_STATUS) &
1248 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1249
1250 spin_lock_irq(&dev_priv->uncore.lock);
1251 fw_rendercount = dev_priv->uncore.fw_rendercount;
1252 fw_mediacount = dev_priv->uncore.fw_mediacount;
1253 spin_unlock_irq(&dev_priv->uncore.lock);
1254
1255 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1256 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1257
1258
1259 return 0;
1260}
1261
1262
4d85529d
BW
1263static int gen6_drpc_info(struct seq_file *m)
1264{
1265
1266 struct drm_info_node *node = (struct drm_info_node *) m->private;
1267 struct drm_device *dev = node->minor->dev;
1268 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1269 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1270 unsigned forcewake_count;
aee56cff 1271 int count = 0, ret;
4d85529d
BW
1272
1273 ret = mutex_lock_interruptible(&dev->struct_mutex);
1274 if (ret)
1275 return ret;
c8c8fb33 1276 intel_runtime_pm_get(dev_priv);
4d85529d 1277
907b28c5
CW
1278 spin_lock_irq(&dev_priv->uncore.lock);
1279 forcewake_count = dev_priv->uncore.forcewake_count;
1280 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1281
1282 if (forcewake_count) {
267f0c90
DL
1283 seq_puts(m, "RC information inaccurate because somebody "
1284 "holds a forcewake reference \n");
4d85529d
BW
1285 } else {
1286 /* NB: we cannot use forcewake, else we read the wrong values */
1287 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1288 udelay(10);
1289 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1290 }
1291
1292 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1293 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1294
1295 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1296 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1297 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1298 mutex_lock(&dev_priv->rps.hw_lock);
1299 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1300 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1301
c8c8fb33
PZ
1302 intel_runtime_pm_put(dev_priv);
1303
4d85529d
BW
1304 seq_printf(m, "Video Turbo Mode: %s\n",
1305 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1306 seq_printf(m, "HW control enabled: %s\n",
1307 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1308 seq_printf(m, "SW control enabled: %s\n",
1309 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1310 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1311 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1312 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1313 seq_printf(m, "RC6 Enabled: %s\n",
1314 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1315 seq_printf(m, "Deep RC6 Enabled: %s\n",
1316 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1317 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1318 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1319 seq_puts(m, "Current RC state: ");
4d85529d
BW
1320 switch (gt_core_status & GEN6_RCn_MASK) {
1321 case GEN6_RC0:
1322 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1323 seq_puts(m, "Core Power Down\n");
4d85529d 1324 else
267f0c90 1325 seq_puts(m, "on\n");
4d85529d
BW
1326 break;
1327 case GEN6_RC3:
267f0c90 1328 seq_puts(m, "RC3\n");
4d85529d
BW
1329 break;
1330 case GEN6_RC6:
267f0c90 1331 seq_puts(m, "RC6\n");
4d85529d
BW
1332 break;
1333 case GEN6_RC7:
267f0c90 1334 seq_puts(m, "RC7\n");
4d85529d
BW
1335 break;
1336 default:
267f0c90 1337 seq_puts(m, "Unknown\n");
4d85529d
BW
1338 break;
1339 }
1340
1341 seq_printf(m, "Core Power Down: %s\n",
1342 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1343
1344 /* Not exactly sure what this is */
1345 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1346 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1347 seq_printf(m, "RC6 residency since boot: %u\n",
1348 I915_READ(GEN6_GT_GFX_RC6));
1349 seq_printf(m, "RC6+ residency since boot: %u\n",
1350 I915_READ(GEN6_GT_GFX_RC6p));
1351 seq_printf(m, "RC6++ residency since boot: %u\n",
1352 I915_READ(GEN6_GT_GFX_RC6pp));
1353
ecd8faea
BW
1354 seq_printf(m, "RC6 voltage: %dmV\n",
1355 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1356 seq_printf(m, "RC6+ voltage: %dmV\n",
1357 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1358 seq_printf(m, "RC6++ voltage: %dmV\n",
1359 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1360 return 0;
1361}
1362
1363static int i915_drpc_info(struct seq_file *m, void *unused)
1364{
1365 struct drm_info_node *node = (struct drm_info_node *) m->private;
1366 struct drm_device *dev = node->minor->dev;
1367
669ab5aa
D
1368 if (IS_VALLEYVIEW(dev))
1369 return vlv_drpc_info(m);
1370 else if (IS_GEN6(dev) || IS_GEN7(dev))
4d85529d
BW
1371 return gen6_drpc_info(m);
1372 else
1373 return ironlake_drpc_info(m);
1374}
1375
b5e50c3f
JB
1376static int i915_fbc_status(struct seq_file *m, void *unused)
1377{
1378 struct drm_info_node *node = (struct drm_info_node *) m->private;
1379 struct drm_device *dev = node->minor->dev;
b5e50c3f 1380 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 1381
3a77c4c4 1382 if (!HAS_FBC(dev)) {
267f0c90 1383 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1384 return 0;
1385 }
1386
36623ef8
PZ
1387 intel_runtime_pm_get(dev_priv);
1388
ee5382ae 1389 if (intel_fbc_enabled(dev)) {
267f0c90 1390 seq_puts(m, "FBC enabled\n");
b5e50c3f 1391 } else {
267f0c90 1392 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1393 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1394 case FBC_OK:
1395 seq_puts(m, "FBC actived, but currently disabled in hardware");
1396 break;
1397 case FBC_UNSUPPORTED:
1398 seq_puts(m, "unsupported by this chipset");
1399 break;
bed4a673 1400 case FBC_NO_OUTPUT:
267f0c90 1401 seq_puts(m, "no outputs");
bed4a673 1402 break;
b5e50c3f 1403 case FBC_STOLEN_TOO_SMALL:
267f0c90 1404 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1405 break;
1406 case FBC_UNSUPPORTED_MODE:
267f0c90 1407 seq_puts(m, "mode not supported");
b5e50c3f
JB
1408 break;
1409 case FBC_MODE_TOO_LARGE:
267f0c90 1410 seq_puts(m, "mode too large");
b5e50c3f
JB
1411 break;
1412 case FBC_BAD_PLANE:
267f0c90 1413 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1414 break;
1415 case FBC_NOT_TILED:
267f0c90 1416 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1417 break;
9c928d16 1418 case FBC_MULTIPLE_PIPES:
267f0c90 1419 seq_puts(m, "multiple pipes are enabled");
9c928d16 1420 break;
c1a9f047 1421 case FBC_MODULE_PARAM:
267f0c90 1422 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1423 break;
8a5729a3 1424 case FBC_CHIP_DEFAULT:
267f0c90 1425 seq_puts(m, "disabled per chip default");
8a5729a3 1426 break;
b5e50c3f 1427 default:
267f0c90 1428 seq_puts(m, "unknown reason");
b5e50c3f 1429 }
267f0c90 1430 seq_putc(m, '\n');
b5e50c3f 1431 }
36623ef8
PZ
1432
1433 intel_runtime_pm_put(dev_priv);
1434
b5e50c3f
JB
1435 return 0;
1436}
1437
92d44621
PZ
1438static int i915_ips_status(struct seq_file *m, void *unused)
1439{
1440 struct drm_info_node *node = (struct drm_info_node *) m->private;
1441 struct drm_device *dev = node->minor->dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443
f5adf94e 1444 if (!HAS_IPS(dev)) {
92d44621
PZ
1445 seq_puts(m, "not supported\n");
1446 return 0;
1447 }
1448
36623ef8
PZ
1449 intel_runtime_pm_get(dev_priv);
1450
e59150dc 1451 if (IS_BROADWELL(dev) || I915_READ(IPS_CTL) & IPS_ENABLE)
92d44621
PZ
1452 seq_puts(m, "enabled\n");
1453 else
1454 seq_puts(m, "disabled\n");
1455
36623ef8
PZ
1456 intel_runtime_pm_put(dev_priv);
1457
92d44621
PZ
1458 return 0;
1459}
1460
4a9bef37
JB
1461static int i915_sr_status(struct seq_file *m, void *unused)
1462{
1463 struct drm_info_node *node = (struct drm_info_node *) m->private;
1464 struct drm_device *dev = node->minor->dev;
1465 drm_i915_private_t *dev_priv = dev->dev_private;
1466 bool sr_enabled = false;
1467
36623ef8
PZ
1468 intel_runtime_pm_get(dev_priv);
1469
1398261a 1470 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1471 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1472 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1473 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1474 else if (IS_I915GM(dev))
1475 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1476 else if (IS_PINEVIEW(dev))
1477 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1478
36623ef8
PZ
1479 intel_runtime_pm_put(dev_priv);
1480
5ba2aaaa
CW
1481 seq_printf(m, "self-refresh: %s\n",
1482 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1483
1484 return 0;
1485}
1486
7648fa99
JB
1487static int i915_emon_status(struct seq_file *m, void *unused)
1488{
1489 struct drm_info_node *node = (struct drm_info_node *) m->private;
1490 struct drm_device *dev = node->minor->dev;
1491 drm_i915_private_t *dev_priv = dev->dev_private;
1492 unsigned long temp, chipset, gfx;
de227ef0
CW
1493 int ret;
1494
582be6b4
CW
1495 if (!IS_GEN5(dev))
1496 return -ENODEV;
1497
de227ef0
CW
1498 ret = mutex_lock_interruptible(&dev->struct_mutex);
1499 if (ret)
1500 return ret;
7648fa99
JB
1501
1502 temp = i915_mch_val(dev_priv);
1503 chipset = i915_chipset_val(dev_priv);
1504 gfx = i915_gfx_val(dev_priv);
de227ef0 1505 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1506
1507 seq_printf(m, "GMCH temp: %ld\n", temp);
1508 seq_printf(m, "Chipset power: %ld\n", chipset);
1509 seq_printf(m, "GFX power: %ld\n", gfx);
1510 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1511
1512 return 0;
1513}
1514
23b2f8bb
JB
1515static int i915_ring_freq_table(struct seq_file *m, void *unused)
1516{
1517 struct drm_info_node *node = (struct drm_info_node *) m->private;
1518 struct drm_device *dev = node->minor->dev;
1519 drm_i915_private_t *dev_priv = dev->dev_private;
5bfa0199 1520 int ret = 0;
23b2f8bb
JB
1521 int gpu_freq, ia_freq;
1522
1c70c0ce 1523 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1524 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1525 return 0;
1526 }
1527
5bfa0199
PZ
1528 intel_runtime_pm_get(dev_priv);
1529
5c9669ce
TR
1530 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1531
4fc688ce 1532 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1533 if (ret)
5bfa0199 1534 goto out;
23b2f8bb 1535
267f0c90 1536 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1537
b39fb297
BW
1538 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1539 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1540 gpu_freq++) {
42c0526c
BW
1541 ia_freq = gpu_freq;
1542 sandybridge_pcode_read(dev_priv,
1543 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1544 &ia_freq);
3ebecd07
CW
1545 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1546 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1547 ((ia_freq >> 0) & 0xff) * 100,
1548 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1549 }
1550
4fc688ce 1551 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1552
5bfa0199
PZ
1553out:
1554 intel_runtime_pm_put(dev_priv);
1555 return ret;
23b2f8bb
JB
1556}
1557
7648fa99
JB
1558static int i915_gfxec(struct seq_file *m, void *unused)
1559{
1560 struct drm_info_node *node = (struct drm_info_node *) m->private;
1561 struct drm_device *dev = node->minor->dev;
1562 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1563 int ret;
1564
1565 ret = mutex_lock_interruptible(&dev->struct_mutex);
1566 if (ret)
1567 return ret;
c8c8fb33 1568 intel_runtime_pm_get(dev_priv);
7648fa99
JB
1569
1570 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
c8c8fb33 1571 intel_runtime_pm_put(dev_priv);
7648fa99 1572
616fdb5a
BW
1573 mutex_unlock(&dev->struct_mutex);
1574
7648fa99
JB
1575 return 0;
1576}
1577
44834a67
CW
1578static int i915_opregion(struct seq_file *m, void *unused)
1579{
1580 struct drm_info_node *node = (struct drm_info_node *) m->private;
1581 struct drm_device *dev = node->minor->dev;
1582 drm_i915_private_t *dev_priv = dev->dev_private;
1583 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1584 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1585 int ret;
1586
0d38f009
DV
1587 if (data == NULL)
1588 return -ENOMEM;
1589
44834a67
CW
1590 ret = mutex_lock_interruptible(&dev->struct_mutex);
1591 if (ret)
0d38f009 1592 goto out;
44834a67 1593
0d38f009
DV
1594 if (opregion->header) {
1595 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1596 seq_write(m, data, OPREGION_SIZE);
1597 }
44834a67
CW
1598
1599 mutex_unlock(&dev->struct_mutex);
1600
0d38f009
DV
1601out:
1602 kfree(data);
44834a67
CW
1603 return 0;
1604}
1605
37811fcc
CW
1606static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1607{
1608 struct drm_info_node *node = (struct drm_info_node *) m->private;
1609 struct drm_device *dev = node->minor->dev;
4520f53a 1610 struct intel_fbdev *ifbdev = NULL;
37811fcc 1611 struct intel_framebuffer *fb;
37811fcc 1612
4520f53a
DV
1613#ifdef CONFIG_DRM_I915_FBDEV
1614 struct drm_i915_private *dev_priv = dev->dev_private;
1615 int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
37811fcc
CW
1616 if (ret)
1617 return ret;
1618
1619 ifbdev = dev_priv->fbdev;
1620 fb = to_intel_framebuffer(ifbdev->helper.fb);
1621
623f9783 1622 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1623 fb->base.width,
1624 fb->base.height,
1625 fb->base.depth,
623f9783
DV
1626 fb->base.bits_per_pixel,
1627 atomic_read(&fb->base.refcount.refcount));
05394f39 1628 describe_obj(m, fb->obj);
267f0c90 1629 seq_putc(m, '\n');
4b096ac1 1630 mutex_unlock(&dev->mode_config.mutex);
4520f53a 1631#endif
37811fcc 1632
4b096ac1 1633 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1634 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1635 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1636 continue;
1637
623f9783 1638 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1639 fb->base.width,
1640 fb->base.height,
1641 fb->base.depth,
623f9783
DV
1642 fb->base.bits_per_pixel,
1643 atomic_read(&fb->base.refcount.refcount));
05394f39 1644 describe_obj(m, fb->obj);
267f0c90 1645 seq_putc(m, '\n');
37811fcc 1646 }
4b096ac1 1647 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1648
1649 return 0;
1650}
1651
e76d3630
BW
1652static int i915_context_status(struct seq_file *m, void *unused)
1653{
1654 struct drm_info_node *node = (struct drm_info_node *) m->private;
1655 struct drm_device *dev = node->minor->dev;
1656 drm_i915_private_t *dev_priv = dev->dev_private;
a168c293 1657 struct intel_ring_buffer *ring;
a33afea5 1658 struct i915_hw_context *ctx;
a168c293 1659 int ret, i;
e76d3630
BW
1660
1661 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1662 if (ret)
1663 return ret;
1664
3e373948 1665 if (dev_priv->ips.pwrctx) {
267f0c90 1666 seq_puts(m, "power context ");
3e373948 1667 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1668 seq_putc(m, '\n');
dc501fbc 1669 }
e76d3630 1670
3e373948 1671 if (dev_priv->ips.renderctx) {
267f0c90 1672 seq_puts(m, "render context ");
3e373948 1673 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1674 seq_putc(m, '\n');
dc501fbc 1675 }
e76d3630 1676
a33afea5
BW
1677 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1678 seq_puts(m, "HW context ");
3ccfd19d 1679 describe_ctx(m, ctx);
a33afea5
BW
1680 for_each_ring(ring, dev_priv, i)
1681 if (ring->default_context == ctx)
1682 seq_printf(m, "(default context %s) ", ring->name);
1683
1684 describe_obj(m, ctx->obj);
1685 seq_putc(m, '\n');
a168c293
BW
1686 }
1687
e76d3630
BW
1688 mutex_unlock(&dev->mode_config.mutex);
1689
1690 return 0;
1691}
1692
6d794d42
BW
1693static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1694{
1695 struct drm_info_node *node = (struct drm_info_node *) m->private;
1696 struct drm_device *dev = node->minor->dev;
1697 struct drm_i915_private *dev_priv = dev->dev_private;
43709ba0 1698 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
6d794d42 1699
907b28c5 1700 spin_lock_irq(&dev_priv->uncore.lock);
43709ba0
D
1701 if (IS_VALLEYVIEW(dev)) {
1702 fw_rendercount = dev_priv->uncore.fw_rendercount;
1703 fw_mediacount = dev_priv->uncore.fw_mediacount;
1704 } else
1705 forcewake_count = dev_priv->uncore.forcewake_count;
907b28c5 1706 spin_unlock_irq(&dev_priv->uncore.lock);
6d794d42 1707
43709ba0
D
1708 if (IS_VALLEYVIEW(dev)) {
1709 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1710 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1711 } else
1712 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1713
1714 return 0;
1715}
1716
ea16a3cd
DV
1717static const char *swizzle_string(unsigned swizzle)
1718{
aee56cff 1719 switch (swizzle) {
ea16a3cd
DV
1720 case I915_BIT_6_SWIZZLE_NONE:
1721 return "none";
1722 case I915_BIT_6_SWIZZLE_9:
1723 return "bit9";
1724 case I915_BIT_6_SWIZZLE_9_10:
1725 return "bit9/bit10";
1726 case I915_BIT_6_SWIZZLE_9_11:
1727 return "bit9/bit11";
1728 case I915_BIT_6_SWIZZLE_9_10_11:
1729 return "bit9/bit10/bit11";
1730 case I915_BIT_6_SWIZZLE_9_17:
1731 return "bit9/bit17";
1732 case I915_BIT_6_SWIZZLE_9_10_17:
1733 return "bit9/bit10/bit17";
1734 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1735 return "unknown";
ea16a3cd
DV
1736 }
1737
1738 return "bug";
1739}
1740
1741static int i915_swizzle_info(struct seq_file *m, void *data)
1742{
1743 struct drm_info_node *node = (struct drm_info_node *) m->private;
1744 struct drm_device *dev = node->minor->dev;
1745 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1746 int ret;
1747
1748 ret = mutex_lock_interruptible(&dev->struct_mutex);
1749 if (ret)
1750 return ret;
c8c8fb33 1751 intel_runtime_pm_get(dev_priv);
ea16a3cd 1752
ea16a3cd
DV
1753 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1754 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1755 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1756 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1757
1758 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1759 seq_printf(m, "DDC = 0x%08x\n",
1760 I915_READ(DCC));
1761 seq_printf(m, "C0DRB3 = 0x%04x\n",
1762 I915_READ16(C0DRB3));
1763 seq_printf(m, "C1DRB3 = 0x%04x\n",
1764 I915_READ16(C1DRB3));
9d3203e1 1765 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
1766 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1767 I915_READ(MAD_DIMM_C0));
1768 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1769 I915_READ(MAD_DIMM_C1));
1770 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1771 I915_READ(MAD_DIMM_C2));
1772 seq_printf(m, "TILECTL = 0x%08x\n",
1773 I915_READ(TILECTL));
9d3203e1
BW
1774 if (IS_GEN8(dev))
1775 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1776 I915_READ(GAMTARBMODE));
1777 else
1778 seq_printf(m, "ARB_MODE = 0x%08x\n",
1779 I915_READ(ARB_MODE));
3fa7d235
DV
1780 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1781 I915_READ(DISP_ARB_CTL));
ea16a3cd 1782 }
c8c8fb33 1783 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
1784 mutex_unlock(&dev->struct_mutex);
1785
1786 return 0;
1787}
1788
1c60fef5
BW
1789static int per_file_ctx(int id, void *ptr, void *data)
1790{
1791 struct i915_hw_context *ctx = ptr;
1792 struct seq_file *m = data;
1793 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);
1794
1795 ppgtt->debug_dump(ppgtt, m);
1796
1797 return 0;
1798}
1799
77df6772 1800static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 1801{
3cf17fc5
DV
1802 struct drm_i915_private *dev_priv = dev->dev_private;
1803 struct intel_ring_buffer *ring;
77df6772
BW
1804 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1805 int unused, i;
3cf17fc5 1806
77df6772
BW
1807 if (!ppgtt)
1808 return;
1809
1810 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
5abbcca3 1811 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
77df6772
BW
1812 for_each_ring(ring, dev_priv, unused) {
1813 seq_printf(m, "%s\n", ring->name);
1814 for (i = 0; i < 4; i++) {
1815 u32 offset = 0x270 + i * 8;
1816 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1817 pdp <<= 32;
1818 pdp |= I915_READ(ring->mmio_base + offset);
1819 for (i = 0; i < 4; i++)
1820 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
1821 }
1822 }
1823}
1824
1825static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1826{
1827 struct drm_i915_private *dev_priv = dev->dev_private;
1828 struct intel_ring_buffer *ring;
1c60fef5 1829 struct drm_file *file;
77df6772 1830 int i;
3cf17fc5 1831
3cf17fc5
DV
1832 if (INTEL_INFO(dev)->gen == 6)
1833 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1834
a2c7f6fd 1835 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1836 seq_printf(m, "%s\n", ring->name);
1837 if (INTEL_INFO(dev)->gen == 7)
1838 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1839 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1840 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1841 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1842 }
1843 if (dev_priv->mm.aliasing_ppgtt) {
1844 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1845
267f0c90 1846 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5 1847 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1c60fef5 1848
87d60b63 1849 ppgtt->debug_dump(ppgtt, m);
1c60fef5
BW
1850 } else
1851 return;
1852
1853 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
1854 struct drm_i915_file_private *file_priv = file->driver_priv;
1855 struct i915_hw_ppgtt *pvt_ppgtt;
1856
1857 pvt_ppgtt = ctx_to_ppgtt(file_priv->private_default_ctx);
1858 seq_printf(m, "proc: %s\n",
1859 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1860 seq_puts(m, " default context:\n");
1861 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
1862 }
1863 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
1864}
1865
1866static int i915_ppgtt_info(struct seq_file *m, void *data)
1867{
1868 struct drm_info_node *node = (struct drm_info_node *) m->private;
1869 struct drm_device *dev = node->minor->dev;
c8c8fb33 1870 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
1871
1872 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1873 if (ret)
1874 return ret;
c8c8fb33 1875 intel_runtime_pm_get(dev_priv);
77df6772
BW
1876
1877 if (INTEL_INFO(dev)->gen >= 8)
1878 gen8_ppgtt_info(m, dev);
1879 else if (INTEL_INFO(dev)->gen >= 6)
1880 gen6_ppgtt_info(m, dev);
1881
c8c8fb33 1882 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
1883 mutex_unlock(&dev->struct_mutex);
1884
1885 return 0;
1886}
1887
57f350b6
JB
1888static int i915_dpio_info(struct seq_file *m, void *data)
1889{
1890 struct drm_info_node *node = (struct drm_info_node *) m->private;
1891 struct drm_device *dev = node->minor->dev;
1892 struct drm_i915_private *dev_priv = dev->dev_private;
1893 int ret;
1894
1895
1896 if (!IS_VALLEYVIEW(dev)) {
267f0c90 1897 seq_puts(m, "unsupported\n");
57f350b6
JB
1898 return 0;
1899 }
1900
09153000 1901 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
57f350b6
JB
1902 if (ret)
1903 return ret;
1904
1905 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1906
ab3c759a
CML
1907 seq_printf(m, "DPIO PLL DW3 CH0 : 0x%08x\n",
1908 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(0)));
1909 seq_printf(m, "DPIO PLL DW3 CH1: 0x%08x\n",
1910 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(1)));
1911
1912 seq_printf(m, "DPIO PLL DW5 CH0: 0x%08x\n",
1913 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(0)));
1914 seq_printf(m, "DPIO PLL DW5 CH1: 0x%08x\n",
1915 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(1)));
1916
1917 seq_printf(m, "DPIO PLL DW7 CH0: 0x%08x\n",
1918 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(0)));
1919 seq_printf(m, "DPIO PLL DW7 CH1: 0x%08x\n",
1920 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(1)));
1921
1922 seq_printf(m, "DPIO PLL DW10 CH0: 0x%08x\n",
1923 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(0)));
1924 seq_printf(m, "DPIO PLL DW10 CH1: 0x%08x\n",
1925 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(1)));
57f350b6
JB
1926
1927 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
ab3c759a 1928 vlv_dpio_read(dev_priv, PIPE_A, VLV_CMN_DW0));
57f350b6 1929
09153000 1930 mutex_unlock(&dev_priv->dpio_lock);
57f350b6
JB
1931
1932 return 0;
1933}
1934
63573eb7
BW
1935static int i915_llc(struct seq_file *m, void *data)
1936{
1937 struct drm_info_node *node = (struct drm_info_node *) m->private;
1938 struct drm_device *dev = node->minor->dev;
1939 struct drm_i915_private *dev_priv = dev->dev_private;
1940
1941 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1942 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1943 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1944
1945 return 0;
1946}
1947
e91fd8c6
RV
1948static int i915_edp_psr_status(struct seq_file *m, void *data)
1949{
1950 struct drm_info_node *node = m->private;
1951 struct drm_device *dev = node->minor->dev;
1952 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709
RV
1953 u32 psrperf = 0;
1954 bool enabled = false;
e91fd8c6 1955
c8c8fb33
PZ
1956 intel_runtime_pm_get(dev_priv);
1957
a031d709
RV
1958 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1959 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
e91fd8c6 1960
a031d709
RV
1961 enabled = HAS_PSR(dev) &&
1962 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1963 seq_printf(m, "Enabled: %s\n", yesno(enabled));
e91fd8c6 1964
a031d709
RV
1965 if (HAS_PSR(dev))
1966 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1967 EDP_PSR_PERF_CNT_MASK;
1968 seq_printf(m, "Performance_Counter: %u\n", psrperf);
e91fd8c6 1969
c8c8fb33 1970 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
1971 return 0;
1972}
1973
d2e216d0
RV
1974static int i915_sink_crc(struct seq_file *m, void *data)
1975{
1976 struct drm_info_node *node = m->private;
1977 struct drm_device *dev = node->minor->dev;
1978 struct intel_encoder *encoder;
1979 struct intel_connector *connector;
1980 struct intel_dp *intel_dp = NULL;
1981 int ret;
1982 u8 crc[6];
1983
1984 drm_modeset_lock_all(dev);
1985 list_for_each_entry(connector, &dev->mode_config.connector_list,
1986 base.head) {
1987
1988 if (connector->base.dpms != DRM_MODE_DPMS_ON)
1989 continue;
1990
b6ae3c7c
PZ
1991 if (!connector->base.encoder)
1992 continue;
1993
d2e216d0
RV
1994 encoder = to_intel_encoder(connector->base.encoder);
1995 if (encoder->type != INTEL_OUTPUT_EDP)
1996 continue;
1997
1998 intel_dp = enc_to_intel_dp(&encoder->base);
1999
2000 ret = intel_dp_sink_crc(intel_dp, crc);
2001 if (ret)
2002 goto out;
2003
2004 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2005 crc[0], crc[1], crc[2],
2006 crc[3], crc[4], crc[5]);
2007 goto out;
2008 }
2009 ret = -ENODEV;
2010out:
2011 drm_modeset_unlock_all(dev);
2012 return ret;
2013}
2014
ec013e7f
JB
2015static int i915_energy_uJ(struct seq_file *m, void *data)
2016{
2017 struct drm_info_node *node = m->private;
2018 struct drm_device *dev = node->minor->dev;
2019 struct drm_i915_private *dev_priv = dev->dev_private;
2020 u64 power;
2021 u32 units;
2022
2023 if (INTEL_INFO(dev)->gen < 6)
2024 return -ENODEV;
2025
36623ef8
PZ
2026 intel_runtime_pm_get(dev_priv);
2027
ec013e7f
JB
2028 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2029 power = (power & 0x1f00) >> 8;
2030 units = 1000000 / (1 << power); /* convert to uJ */
2031 power = I915_READ(MCH_SECP_NRG_STTS);
2032 power *= units;
2033
36623ef8
PZ
2034 intel_runtime_pm_put(dev_priv);
2035
ec013e7f 2036 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2037
2038 return 0;
2039}
2040
2041static int i915_pc8_status(struct seq_file *m, void *unused)
2042{
2043 struct drm_info_node *node = (struct drm_info_node *) m->private;
2044 struct drm_device *dev = node->minor->dev;
2045 struct drm_i915_private *dev_priv = dev->dev_private;
2046
2047 if (!IS_HASWELL(dev)) {
2048 seq_puts(m, "not supported\n");
2049 return 0;
2050 }
2051
86c4ec0d 2052 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2053 seq_printf(m, "IRQs disabled: %s\n",
5d584b2e 2054 yesno(dev_priv->pm.irqs_disabled));
371db66a 2055
ec013e7f
JB
2056 return 0;
2057}
2058
1da51581
ID
2059static const char *power_domain_str(enum intel_display_power_domain domain)
2060{
2061 switch (domain) {
2062 case POWER_DOMAIN_PIPE_A:
2063 return "PIPE_A";
2064 case POWER_DOMAIN_PIPE_B:
2065 return "PIPE_B";
2066 case POWER_DOMAIN_PIPE_C:
2067 return "PIPE_C";
2068 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2069 return "PIPE_A_PANEL_FITTER";
2070 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2071 return "PIPE_B_PANEL_FITTER";
2072 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2073 return "PIPE_C_PANEL_FITTER";
2074 case POWER_DOMAIN_TRANSCODER_A:
2075 return "TRANSCODER_A";
2076 case POWER_DOMAIN_TRANSCODER_B:
2077 return "TRANSCODER_B";
2078 case POWER_DOMAIN_TRANSCODER_C:
2079 return "TRANSCODER_C";
2080 case POWER_DOMAIN_TRANSCODER_EDP:
2081 return "TRANSCODER_EDP";
319be8ae
ID
2082 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2083 return "PORT_DDI_A_2_LANES";
2084 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2085 return "PORT_DDI_A_4_LANES";
2086 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2087 return "PORT_DDI_B_2_LANES";
2088 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2089 return "PORT_DDI_B_4_LANES";
2090 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2091 return "PORT_DDI_C_2_LANES";
2092 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2093 return "PORT_DDI_C_4_LANES";
2094 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2095 return "PORT_DDI_D_2_LANES";
2096 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2097 return "PORT_DDI_D_4_LANES";
2098 case POWER_DOMAIN_PORT_DSI:
2099 return "PORT_DSI";
2100 case POWER_DOMAIN_PORT_CRT:
2101 return "PORT_CRT";
2102 case POWER_DOMAIN_PORT_OTHER:
2103 return "PORT_OTHER";
1da51581
ID
2104 case POWER_DOMAIN_VGA:
2105 return "VGA";
2106 case POWER_DOMAIN_AUDIO:
2107 return "AUDIO";
2108 case POWER_DOMAIN_INIT:
2109 return "INIT";
2110 default:
2111 WARN_ON(1);
2112 return "?";
2113 }
2114}
2115
2116static int i915_power_domain_info(struct seq_file *m, void *unused)
2117{
2118 struct drm_info_node *node = (struct drm_info_node *) m->private;
2119 struct drm_device *dev = node->minor->dev;
2120 struct drm_i915_private *dev_priv = dev->dev_private;
2121 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2122 int i;
2123
2124 mutex_lock(&power_domains->lock);
2125
2126 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2127 for (i = 0; i < power_domains->power_well_count; i++) {
2128 struct i915_power_well *power_well;
2129 enum intel_display_power_domain power_domain;
2130
2131 power_well = &power_domains->power_wells[i];
2132 seq_printf(m, "%-25s %d\n", power_well->name,
2133 power_well->count);
2134
2135 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2136 power_domain++) {
2137 if (!(BIT(power_domain) & power_well->domains))
2138 continue;
2139
2140 seq_printf(m, " %-23s %d\n",
2141 power_domain_str(power_domain),
2142 power_domains->domain_use_count[power_domain]);
2143 }
2144 }
2145
2146 mutex_unlock(&power_domains->lock);
2147
2148 return 0;
2149}
2150
53f5e3ca
JB
2151static void intel_seq_print_mode(struct seq_file *m, int tabs,
2152 struct drm_display_mode *mode)
2153{
2154 int i;
2155
2156 for (i = 0; i < tabs; i++)
2157 seq_putc(m, '\t');
2158
2159 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2160 mode->base.id, mode->name,
2161 mode->vrefresh, mode->clock,
2162 mode->hdisplay, mode->hsync_start,
2163 mode->hsync_end, mode->htotal,
2164 mode->vdisplay, mode->vsync_start,
2165 mode->vsync_end, mode->vtotal,
2166 mode->type, mode->flags);
2167}
2168
2169static void intel_encoder_info(struct seq_file *m,
2170 struct intel_crtc *intel_crtc,
2171 struct intel_encoder *intel_encoder)
2172{
2173 struct drm_info_node *node = (struct drm_info_node *) m->private;
2174 struct drm_device *dev = node->minor->dev;
2175 struct drm_crtc *crtc = &intel_crtc->base;
2176 struct intel_connector *intel_connector;
2177 struct drm_encoder *encoder;
2178
2179 encoder = &intel_encoder->base;
2180 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2181 encoder->base.id, drm_get_encoder_name(encoder));
2182 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2183 struct drm_connector *connector = &intel_connector->base;
2184 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2185 connector->base.id,
2186 drm_get_connector_name(connector),
2187 drm_get_connector_status_name(connector->status));
2188 if (connector->status == connector_status_connected) {
2189 struct drm_display_mode *mode = &crtc->mode;
2190 seq_printf(m, ", mode:\n");
2191 intel_seq_print_mode(m, 2, mode);
2192 } else {
2193 seq_putc(m, '\n');
2194 }
2195 }
2196}
2197
2198static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2199{
2200 struct drm_info_node *node = (struct drm_info_node *) m->private;
2201 struct drm_device *dev = node->minor->dev;
2202 struct drm_crtc *crtc = &intel_crtc->base;
2203 struct intel_encoder *intel_encoder;
2204
2205 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2206 crtc->fb->base.id, crtc->x, crtc->y,
2207 crtc->fb->width, crtc->fb->height);
2208 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2209 intel_encoder_info(m, intel_crtc, intel_encoder);
2210}
2211
2212static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2213{
2214 struct drm_display_mode *mode = panel->fixed_mode;
2215
2216 seq_printf(m, "\tfixed mode:\n");
2217 intel_seq_print_mode(m, 2, mode);
2218}
2219
2220static void intel_dp_info(struct seq_file *m,
2221 struct intel_connector *intel_connector)
2222{
2223 struct intel_encoder *intel_encoder = intel_connector->encoder;
2224 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2225
2226 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2227 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2228 "no");
2229 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2230 intel_panel_info(m, &intel_connector->panel);
2231}
2232
2233static void intel_hdmi_info(struct seq_file *m,
2234 struct intel_connector *intel_connector)
2235{
2236 struct intel_encoder *intel_encoder = intel_connector->encoder;
2237 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2238
2239 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2240 "no");
2241}
2242
2243static void intel_lvds_info(struct seq_file *m,
2244 struct intel_connector *intel_connector)
2245{
2246 intel_panel_info(m, &intel_connector->panel);
2247}
2248
2249static void intel_connector_info(struct seq_file *m,
2250 struct drm_connector *connector)
2251{
2252 struct intel_connector *intel_connector = to_intel_connector(connector);
2253 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2254 struct drm_display_mode *mode;
53f5e3ca
JB
2255
2256 seq_printf(m, "connector %d: type %s, status: %s\n",
2257 connector->base.id, drm_get_connector_name(connector),
2258 drm_get_connector_status_name(connector->status));
2259 if (connector->status == connector_status_connected) {
2260 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2261 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2262 connector->display_info.width_mm,
2263 connector->display_info.height_mm);
2264 seq_printf(m, "\tsubpixel order: %s\n",
2265 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2266 seq_printf(m, "\tCEA rev: %d\n",
2267 connector->display_info.cea_rev);
2268 }
2269 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2270 intel_encoder->type == INTEL_OUTPUT_EDP)
2271 intel_dp_info(m, intel_connector);
2272 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2273 intel_hdmi_info(m, intel_connector);
2274 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2275 intel_lvds_info(m, intel_connector);
2276
f103fc7d
JB
2277 seq_printf(m, "\tmodes:\n");
2278 list_for_each_entry(mode, &connector->modes, head)
2279 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2280}
2281
065f2ec2
CW
2282static bool cursor_active(struct drm_device *dev, int pipe)
2283{
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285 u32 state;
2286
2287 if (IS_845G(dev) || IS_I865G(dev))
2288 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
2289 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
2290 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2291 else
2292 state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
2293
2294 return state;
2295}
2296
2297static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2298{
2299 struct drm_i915_private *dev_priv = dev->dev_private;
2300 u32 pos;
2301
2302 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
2303 pos = I915_READ(CURPOS_IVB(pipe));
2304 else
2305 pos = I915_READ(CURPOS(pipe));
2306
2307 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2308 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2309 *x = -*x;
2310
2311 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2312 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2313 *y = -*y;
2314
2315 return cursor_active(dev, pipe);
2316}
2317
53f5e3ca
JB
2318static int i915_display_info(struct seq_file *m, void *unused)
2319{
2320 struct drm_info_node *node = (struct drm_info_node *) m->private;
2321 struct drm_device *dev = node->minor->dev;
065f2ec2 2322 struct intel_crtc *crtc;
53f5e3ca
JB
2323 struct drm_connector *connector;
2324
2325 drm_modeset_lock_all(dev);
2326 seq_printf(m, "CRTC info\n");
2327 seq_printf(m, "---------\n");
065f2ec2
CW
2328 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2329 bool active;
2330 int x, y;
53f5e3ca
JB
2331
2332 seq_printf(m, "CRTC %d: pipe: %c, active: %s\n",
065f2ec2
CW
2333 crtc->base.base.id, pipe_name(crtc->pipe),
2334 yesno(crtc->active));
2335 if (crtc->active)
2336 intel_crtc_info(m, crtc);
2337
2338 active = cursor_position(dev, crtc->pipe, &x, &y);
2339 seq_printf(m, "\tcursor visible? %s, position (%d, %d), addr 0x%08x, active? %s\n",
2340 yesno(crtc->cursor_visible),
2341 x, y, crtc->cursor_addr,
2342 yesno(active));
53f5e3ca
JB
2343 }
2344
2345 seq_printf(m, "\n");
2346 seq_printf(m, "Connector info\n");
2347 seq_printf(m, "--------------\n");
2348 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2349 intel_connector_info(m, connector);
2350 }
2351 drm_modeset_unlock_all(dev);
2352
2353 return 0;
2354}
2355
07144428
DL
2356struct pipe_crc_info {
2357 const char *name;
2358 struct drm_device *dev;
2359 enum pipe pipe;
2360};
2361
2362static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2363{
be5c7a90
DL
2364 struct pipe_crc_info *info = inode->i_private;
2365 struct drm_i915_private *dev_priv = info->dev->dev_private;
2366 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2367
7eb1c496
DV
2368 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2369 return -ENODEV;
2370
d538bbdf
DL
2371 spin_lock_irq(&pipe_crc->lock);
2372
2373 if (pipe_crc->opened) {
2374 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
2375 return -EBUSY; /* already open */
2376 }
2377
d538bbdf 2378 pipe_crc->opened = true;
07144428
DL
2379 filep->private_data = inode->i_private;
2380
d538bbdf
DL
2381 spin_unlock_irq(&pipe_crc->lock);
2382
07144428
DL
2383 return 0;
2384}
2385
2386static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2387{
be5c7a90
DL
2388 struct pipe_crc_info *info = inode->i_private;
2389 struct drm_i915_private *dev_priv = info->dev->dev_private;
2390 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2391
d538bbdf
DL
2392 spin_lock_irq(&pipe_crc->lock);
2393 pipe_crc->opened = false;
2394 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 2395
07144428
DL
2396 return 0;
2397}
2398
2399/* (6 fields, 8 chars each, space separated (5) + '\n') */
2400#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2401/* account for \'0' */
2402#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2403
2404static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 2405{
d538bbdf
DL
2406 assert_spin_locked(&pipe_crc->lock);
2407 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2408 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
2409}
2410
2411static ssize_t
2412i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2413 loff_t *pos)
2414{
2415 struct pipe_crc_info *info = filep->private_data;
2416 struct drm_device *dev = info->dev;
2417 struct drm_i915_private *dev_priv = dev->dev_private;
2418 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2419 char buf[PIPE_CRC_BUFFER_LEN];
2420 int head, tail, n_entries, n;
2421 ssize_t bytes_read;
2422
2423 /*
2424 * Don't allow user space to provide buffers not big enough to hold
2425 * a line of data.
2426 */
2427 if (count < PIPE_CRC_LINE_LEN)
2428 return -EINVAL;
2429
2430 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 2431 return 0;
07144428
DL
2432
2433 /* nothing to read */
d538bbdf 2434 spin_lock_irq(&pipe_crc->lock);
07144428 2435 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
2436 int ret;
2437
2438 if (filep->f_flags & O_NONBLOCK) {
2439 spin_unlock_irq(&pipe_crc->lock);
07144428 2440 return -EAGAIN;
d538bbdf 2441 }
07144428 2442
d538bbdf
DL
2443 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2444 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2445 if (ret) {
2446 spin_unlock_irq(&pipe_crc->lock);
2447 return ret;
2448 }
8bf1e9f1
SH
2449 }
2450
07144428 2451 /* We now have one or more entries to read */
d538bbdf
DL
2452 head = pipe_crc->head;
2453 tail = pipe_crc->tail;
07144428
DL
2454 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2455 count / PIPE_CRC_LINE_LEN);
d538bbdf
DL
2456 spin_unlock_irq(&pipe_crc->lock);
2457
07144428
DL
2458 bytes_read = 0;
2459 n = 0;
2460 do {
b2c88f5b 2461 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
07144428 2462 int ret;
8bf1e9f1 2463
07144428
DL
2464 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2465 "%8u %8x %8x %8x %8x %8x\n",
2466 entry->frame, entry->crc[0],
2467 entry->crc[1], entry->crc[2],
2468 entry->crc[3], entry->crc[4]);
2469
2470 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2471 buf, PIPE_CRC_LINE_LEN);
2472 if (ret == PIPE_CRC_LINE_LEN)
2473 return -EFAULT;
b2c88f5b
DL
2474
2475 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2476 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
07144428
DL
2477 n++;
2478 } while (--n_entries);
8bf1e9f1 2479
d538bbdf
DL
2480 spin_lock_irq(&pipe_crc->lock);
2481 pipe_crc->tail = tail;
2482 spin_unlock_irq(&pipe_crc->lock);
2483
07144428
DL
2484 return bytes_read;
2485}
2486
2487static const struct file_operations i915_pipe_crc_fops = {
2488 .owner = THIS_MODULE,
2489 .open = i915_pipe_crc_open,
2490 .read = i915_pipe_crc_read,
2491 .release = i915_pipe_crc_release,
2492};
2493
2494static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2495 {
2496 .name = "i915_pipe_A_crc",
2497 .pipe = PIPE_A,
2498 },
2499 {
2500 .name = "i915_pipe_B_crc",
2501 .pipe = PIPE_B,
2502 },
2503 {
2504 .name = "i915_pipe_C_crc",
2505 .pipe = PIPE_C,
2506 },
2507};
2508
2509static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2510 enum pipe pipe)
2511{
2512 struct drm_device *dev = minor->dev;
2513 struct dentry *ent;
2514 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2515
2516 info->dev = dev;
2517 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2518 &i915_pipe_crc_fops);
f3c5fe97
WY
2519 if (!ent)
2520 return -ENOMEM;
07144428
DL
2521
2522 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
2523}
2524
e8dfcf78 2525static const char * const pipe_crc_sources[] = {
926321d5
DV
2526 "none",
2527 "plane1",
2528 "plane2",
2529 "pf",
5b3a856b 2530 "pipe",
3d099a05
DV
2531 "TV",
2532 "DP-B",
2533 "DP-C",
2534 "DP-D",
46a19188 2535 "auto",
926321d5
DV
2536};
2537
2538static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2539{
2540 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2541 return pipe_crc_sources[source];
2542}
2543
bd9db02f 2544static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
2545{
2546 struct drm_device *dev = m->private;
2547 struct drm_i915_private *dev_priv = dev->dev_private;
2548 int i;
2549
2550 for (i = 0; i < I915_MAX_PIPES; i++)
2551 seq_printf(m, "%c %s\n", pipe_name(i),
2552 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2553
2554 return 0;
2555}
2556
bd9db02f 2557static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
2558{
2559 struct drm_device *dev = inode->i_private;
2560
bd9db02f 2561 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
2562}
2563
46a19188 2564static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
2565 uint32_t *val)
2566{
46a19188
DV
2567 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2568 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2569
2570 switch (*source) {
52f843f6
DV
2571 case INTEL_PIPE_CRC_SOURCE_PIPE:
2572 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2573 break;
2574 case INTEL_PIPE_CRC_SOURCE_NONE:
2575 *val = 0;
2576 break;
2577 default:
2578 return -EINVAL;
2579 }
2580
2581 return 0;
2582}
2583
46a19188
DV
2584static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2585 enum intel_pipe_crc_source *source)
2586{
2587 struct intel_encoder *encoder;
2588 struct intel_crtc *crtc;
26756809 2589 struct intel_digital_port *dig_port;
46a19188
DV
2590 int ret = 0;
2591
2592 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2593
2594 mutex_lock(&dev->mode_config.mutex);
2595 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2596 base.head) {
2597 if (!encoder->base.crtc)
2598 continue;
2599
2600 crtc = to_intel_crtc(encoder->base.crtc);
2601
2602 if (crtc->pipe != pipe)
2603 continue;
2604
2605 switch (encoder->type) {
2606 case INTEL_OUTPUT_TVOUT:
2607 *source = INTEL_PIPE_CRC_SOURCE_TV;
2608 break;
2609 case INTEL_OUTPUT_DISPLAYPORT:
2610 case INTEL_OUTPUT_EDP:
26756809
DV
2611 dig_port = enc_to_dig_port(&encoder->base);
2612 switch (dig_port->port) {
2613 case PORT_B:
2614 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2615 break;
2616 case PORT_C:
2617 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2618 break;
2619 case PORT_D:
2620 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2621 break;
2622 default:
2623 WARN(1, "nonexisting DP port %c\n",
2624 port_name(dig_port->port));
2625 break;
2626 }
46a19188
DV
2627 break;
2628 }
2629 }
2630 mutex_unlock(&dev->mode_config.mutex);
2631
2632 return ret;
2633}
2634
2635static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2636 enum pipe pipe,
2637 enum intel_pipe_crc_source *source,
7ac0129b
DV
2638 uint32_t *val)
2639{
8d2f24ca
DV
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641 bool need_stable_symbols = false;
2642
46a19188
DV
2643 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2644 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2645 if (ret)
2646 return ret;
2647 }
2648
2649 switch (*source) {
7ac0129b
DV
2650 case INTEL_PIPE_CRC_SOURCE_PIPE:
2651 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2652 break;
2653 case INTEL_PIPE_CRC_SOURCE_DP_B:
2654 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 2655 need_stable_symbols = true;
7ac0129b
DV
2656 break;
2657 case INTEL_PIPE_CRC_SOURCE_DP_C:
2658 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 2659 need_stable_symbols = true;
7ac0129b
DV
2660 break;
2661 case INTEL_PIPE_CRC_SOURCE_NONE:
2662 *val = 0;
2663 break;
2664 default:
2665 return -EINVAL;
2666 }
2667
8d2f24ca
DV
2668 /*
2669 * When the pipe CRC tap point is after the transcoders we need
2670 * to tweak symbol-level features to produce a deterministic series of
2671 * symbols for a given frame. We need to reset those features only once
2672 * a frame (instead of every nth symbol):
2673 * - DC-balance: used to ensure a better clock recovery from the data
2674 * link (SDVO)
2675 * - DisplayPort scrambling: used for EMI reduction
2676 */
2677 if (need_stable_symbols) {
2678 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2679
8d2f24ca
DV
2680 tmp |= DC_BALANCE_RESET_VLV;
2681 if (pipe == PIPE_A)
2682 tmp |= PIPE_A_SCRAMBLE_RESET;
2683 else
2684 tmp |= PIPE_B_SCRAMBLE_RESET;
2685
2686 I915_WRITE(PORT_DFT2_G4X, tmp);
2687 }
2688
7ac0129b
DV
2689 return 0;
2690}
2691
4b79ebf7 2692static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
2693 enum pipe pipe,
2694 enum intel_pipe_crc_source *source,
4b79ebf7
DV
2695 uint32_t *val)
2696{
84093603
DV
2697 struct drm_i915_private *dev_priv = dev->dev_private;
2698 bool need_stable_symbols = false;
2699
46a19188
DV
2700 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2701 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2702 if (ret)
2703 return ret;
2704 }
2705
2706 switch (*source) {
4b79ebf7
DV
2707 case INTEL_PIPE_CRC_SOURCE_PIPE:
2708 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2709 break;
2710 case INTEL_PIPE_CRC_SOURCE_TV:
2711 if (!SUPPORTS_TV(dev))
2712 return -EINVAL;
2713 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2714 break;
2715 case INTEL_PIPE_CRC_SOURCE_DP_B:
2716 if (!IS_G4X(dev))
2717 return -EINVAL;
2718 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 2719 need_stable_symbols = true;
4b79ebf7
DV
2720 break;
2721 case INTEL_PIPE_CRC_SOURCE_DP_C:
2722 if (!IS_G4X(dev))
2723 return -EINVAL;
2724 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 2725 need_stable_symbols = true;
4b79ebf7
DV
2726 break;
2727 case INTEL_PIPE_CRC_SOURCE_DP_D:
2728 if (!IS_G4X(dev))
2729 return -EINVAL;
2730 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 2731 need_stable_symbols = true;
4b79ebf7
DV
2732 break;
2733 case INTEL_PIPE_CRC_SOURCE_NONE:
2734 *val = 0;
2735 break;
2736 default:
2737 return -EINVAL;
2738 }
2739
84093603
DV
2740 /*
2741 * When the pipe CRC tap point is after the transcoders we need
2742 * to tweak symbol-level features to produce a deterministic series of
2743 * symbols for a given frame. We need to reset those features only once
2744 * a frame (instead of every nth symbol):
2745 * - DC-balance: used to ensure a better clock recovery from the data
2746 * link (SDVO)
2747 * - DisplayPort scrambling: used for EMI reduction
2748 */
2749 if (need_stable_symbols) {
2750 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2751
2752 WARN_ON(!IS_G4X(dev));
2753
2754 I915_WRITE(PORT_DFT_I9XX,
2755 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2756
2757 if (pipe == PIPE_A)
2758 tmp |= PIPE_A_SCRAMBLE_RESET;
2759 else
2760 tmp |= PIPE_B_SCRAMBLE_RESET;
2761
2762 I915_WRITE(PORT_DFT2_G4X, tmp);
2763 }
2764
4b79ebf7
DV
2765 return 0;
2766}
2767
8d2f24ca
DV
2768static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2769 enum pipe pipe)
2770{
2771 struct drm_i915_private *dev_priv = dev->dev_private;
2772 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2773
2774 if (pipe == PIPE_A)
2775 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2776 else
2777 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2778 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2779 tmp &= ~DC_BALANCE_RESET_VLV;
2780 I915_WRITE(PORT_DFT2_G4X, tmp);
2781
2782}
2783
84093603
DV
2784static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2785 enum pipe pipe)
2786{
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2789
2790 if (pipe == PIPE_A)
2791 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2792 else
2793 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2794 I915_WRITE(PORT_DFT2_G4X, tmp);
2795
2796 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2797 I915_WRITE(PORT_DFT_I9XX,
2798 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2799 }
2800}
2801
46a19188 2802static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
2803 uint32_t *val)
2804{
46a19188
DV
2805 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2806 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2807
2808 switch (*source) {
5b3a856b
DV
2809 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2810 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2811 break;
2812 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2813 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2814 break;
5b3a856b
DV
2815 case INTEL_PIPE_CRC_SOURCE_PIPE:
2816 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2817 break;
3d099a05 2818 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
2819 *val = 0;
2820 break;
3d099a05
DV
2821 default:
2822 return -EINVAL;
5b3a856b
DV
2823 }
2824
2825 return 0;
2826}
2827
46a19188 2828static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
2829 uint32_t *val)
2830{
46a19188
DV
2831 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2832 *source = INTEL_PIPE_CRC_SOURCE_PF;
2833
2834 switch (*source) {
5b3a856b
DV
2835 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2836 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2837 break;
2838 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2839 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2840 break;
2841 case INTEL_PIPE_CRC_SOURCE_PF:
2842 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2843 break;
3d099a05 2844 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
2845 *val = 0;
2846 break;
3d099a05
DV
2847 default:
2848 return -EINVAL;
5b3a856b
DV
2849 }
2850
2851 return 0;
2852}
2853
926321d5
DV
2854static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2855 enum intel_pipe_crc_source source)
2856{
2857 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 2858 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
432f3342 2859 u32 val = 0; /* shut up gcc */
5b3a856b 2860 int ret;
926321d5 2861
cc3da175
DL
2862 if (pipe_crc->source == source)
2863 return 0;
2864
ae676fcd
DL
2865 /* forbid changing the source without going back to 'none' */
2866 if (pipe_crc->source && source)
2867 return -EINVAL;
2868
52f843f6 2869 if (IS_GEN2(dev))
46a19188 2870 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 2871 else if (INTEL_INFO(dev)->gen < 5)
46a19188 2872 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 2873 else if (IS_VALLEYVIEW(dev))
46a19188 2874 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
4b79ebf7 2875 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 2876 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 2877 else
46a19188 2878 ret = ivb_pipe_crc_ctl_reg(&source, &val);
5b3a856b
DV
2879
2880 if (ret != 0)
2881 return ret;
2882
4b584369
DL
2883 /* none -> real source transition */
2884 if (source) {
7cd6ccff
DL
2885 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2886 pipe_name(pipe), pipe_crc_source_name(source));
2887
e5f75aca
DL
2888 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2889 INTEL_PIPE_CRC_ENTRIES_NR,
2890 GFP_KERNEL);
2891 if (!pipe_crc->entries)
2892 return -ENOMEM;
2893
d538bbdf
DL
2894 spin_lock_irq(&pipe_crc->lock);
2895 pipe_crc->head = 0;
2896 pipe_crc->tail = 0;
2897 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
2898 }
2899
cc3da175 2900 pipe_crc->source = source;
926321d5 2901
926321d5
DV
2902 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2903 POSTING_READ(PIPE_CRC_CTL(pipe));
2904
e5f75aca
DL
2905 /* real source -> none transition */
2906 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf
DL
2907 struct intel_pipe_crc_entry *entries;
2908
7cd6ccff
DL
2909 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2910 pipe_name(pipe));
2911
bcf17ab2
DV
2912 intel_wait_for_vblank(dev, pipe);
2913
d538bbdf
DL
2914 spin_lock_irq(&pipe_crc->lock);
2915 entries = pipe_crc->entries;
e5f75aca 2916 pipe_crc->entries = NULL;
d538bbdf
DL
2917 spin_unlock_irq(&pipe_crc->lock);
2918
2919 kfree(entries);
84093603
DV
2920
2921 if (IS_G4X(dev))
2922 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
2923 else if (IS_VALLEYVIEW(dev))
2924 vlv_undo_pipe_scramble_reset(dev, pipe);
e5f75aca
DL
2925 }
2926
926321d5
DV
2927 return 0;
2928}
2929
2930/*
2931 * Parse pipe CRC command strings:
b94dec87
DL
2932 * command: wsp* object wsp+ name wsp+ source wsp*
2933 * object: 'pipe'
2934 * name: (A | B | C)
926321d5
DV
2935 * source: (none | plane1 | plane2 | pf)
2936 * wsp: (#0x20 | #0x9 | #0xA)+
2937 *
2938 * eg.:
b94dec87
DL
2939 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2940 * "pipe A none" -> Stop CRC
926321d5 2941 */
bd9db02f 2942static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
2943{
2944 int n_words = 0;
2945
2946 while (*buf) {
2947 char *end;
2948
2949 /* skip leading white space */
2950 buf = skip_spaces(buf);
2951 if (!*buf)
2952 break; /* end of buffer */
2953
2954 /* find end of word */
2955 for (end = buf; *end && !isspace(*end); end++)
2956 ;
2957
2958 if (n_words == max_words) {
2959 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2960 max_words);
2961 return -EINVAL; /* ran out of words[] before bytes */
2962 }
2963
2964 if (*end)
2965 *end++ = '\0';
2966 words[n_words++] = buf;
2967 buf = end;
2968 }
2969
2970 return n_words;
2971}
2972
b94dec87
DL
2973enum intel_pipe_crc_object {
2974 PIPE_CRC_OBJECT_PIPE,
2975};
2976
e8dfcf78 2977static const char * const pipe_crc_objects[] = {
b94dec87
DL
2978 "pipe",
2979};
2980
2981static int
bd9db02f 2982display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
2983{
2984 int i;
2985
2986 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
2987 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 2988 *o = i;
b94dec87
DL
2989 return 0;
2990 }
2991
2992 return -EINVAL;
2993}
2994
bd9db02f 2995static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
2996{
2997 const char name = buf[0];
2998
2999 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3000 return -EINVAL;
3001
3002 *pipe = name - 'A';
3003
3004 return 0;
3005}
3006
3007static int
bd9db02f 3008display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3009{
3010 int i;
3011
3012 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3013 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3014 *s = i;
926321d5
DV
3015 return 0;
3016 }
3017
3018 return -EINVAL;
3019}
3020
bd9db02f 3021static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3022{
b94dec87 3023#define N_WORDS 3
926321d5 3024 int n_words;
b94dec87 3025 char *words[N_WORDS];
926321d5 3026 enum pipe pipe;
b94dec87 3027 enum intel_pipe_crc_object object;
926321d5
DV
3028 enum intel_pipe_crc_source source;
3029
bd9db02f 3030 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3031 if (n_words != N_WORDS) {
3032 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3033 N_WORDS);
3034 return -EINVAL;
3035 }
3036
bd9db02f 3037 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3038 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3039 return -EINVAL;
3040 }
3041
bd9db02f 3042 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3043 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3044 return -EINVAL;
3045 }
3046
bd9db02f 3047 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3048 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3049 return -EINVAL;
3050 }
3051
3052 return pipe_crc_set_source(dev, pipe, source);
3053}
3054
bd9db02f
DL
3055static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3056 size_t len, loff_t *offp)
926321d5
DV
3057{
3058 struct seq_file *m = file->private_data;
3059 struct drm_device *dev = m->private;
3060 char *tmpbuf;
3061 int ret;
3062
3063 if (len == 0)
3064 return 0;
3065
3066 if (len > PAGE_SIZE - 1) {
3067 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3068 PAGE_SIZE);
3069 return -E2BIG;
3070 }
3071
3072 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3073 if (!tmpbuf)
3074 return -ENOMEM;
3075
3076 if (copy_from_user(tmpbuf, ubuf, len)) {
3077 ret = -EFAULT;
3078 goto out;
3079 }
3080 tmpbuf[len] = '\0';
3081
bd9db02f 3082 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3083
3084out:
3085 kfree(tmpbuf);
3086 if (ret < 0)
3087 return ret;
3088
3089 *offp += len;
3090 return len;
3091}
3092
bd9db02f 3093static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3094 .owner = THIS_MODULE,
bd9db02f 3095 .open = display_crc_ctl_open,
926321d5
DV
3096 .read = seq_read,
3097 .llseek = seq_lseek,
3098 .release = single_release,
bd9db02f 3099 .write = display_crc_ctl_write
926321d5
DV
3100};
3101
369a1342
VS
3102static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3103{
3104 struct drm_device *dev = m->private;
3105 int num_levels = IS_HASWELL(dev) || IS_BROADWELL(dev) ? 5 : 4;
3106 int level;
3107
3108 drm_modeset_lock_all(dev);
3109
3110 for (level = 0; level < num_levels; level++) {
3111 unsigned int latency = wm[level];
3112
3113 /* WM1+ latency values in 0.5us units */
3114 if (level > 0)
3115 latency *= 5;
3116
3117 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3118 level, wm[level],
3119 latency / 10, latency % 10);
3120 }
3121
3122 drm_modeset_unlock_all(dev);
3123}
3124
3125static int pri_wm_latency_show(struct seq_file *m, void *data)
3126{
3127 struct drm_device *dev = m->private;
3128
3129 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3130
3131 return 0;
3132}
3133
3134static int spr_wm_latency_show(struct seq_file *m, void *data)
3135{
3136 struct drm_device *dev = m->private;
3137
3138 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3139
3140 return 0;
3141}
3142
3143static int cur_wm_latency_show(struct seq_file *m, void *data)
3144{
3145 struct drm_device *dev = m->private;
3146
3147 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3148
3149 return 0;
3150}
3151
3152static int pri_wm_latency_open(struct inode *inode, struct file *file)
3153{
3154 struct drm_device *dev = inode->i_private;
3155
3156 if (!HAS_PCH_SPLIT(dev))
3157 return -ENODEV;
3158
3159 return single_open(file, pri_wm_latency_show, dev);
3160}
3161
3162static int spr_wm_latency_open(struct inode *inode, struct file *file)
3163{
3164 struct drm_device *dev = inode->i_private;
3165
3166 if (!HAS_PCH_SPLIT(dev))
3167 return -ENODEV;
3168
3169 return single_open(file, spr_wm_latency_show, dev);
3170}
3171
3172static int cur_wm_latency_open(struct inode *inode, struct file *file)
3173{
3174 struct drm_device *dev = inode->i_private;
3175
3176 if (!HAS_PCH_SPLIT(dev))
3177 return -ENODEV;
3178
3179 return single_open(file, cur_wm_latency_show, dev);
3180}
3181
3182static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3183 size_t len, loff_t *offp, uint16_t wm[5])
3184{
3185 struct seq_file *m = file->private_data;
3186 struct drm_device *dev = m->private;
3187 uint16_t new[5] = { 0 };
3188 int num_levels = IS_HASWELL(dev) || IS_BROADWELL(dev) ? 5 : 4;
3189 int level;
3190 int ret;
3191 char tmp[32];
3192
3193 if (len >= sizeof(tmp))
3194 return -EINVAL;
3195
3196 if (copy_from_user(tmp, ubuf, len))
3197 return -EFAULT;
3198
3199 tmp[len] = '\0';
3200
3201 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3202 if (ret != num_levels)
3203 return -EINVAL;
3204
3205 drm_modeset_lock_all(dev);
3206
3207 for (level = 0; level < num_levels; level++)
3208 wm[level] = new[level];
3209
3210 drm_modeset_unlock_all(dev);
3211
3212 return len;
3213}
3214
3215
3216static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3217 size_t len, loff_t *offp)
3218{
3219 struct seq_file *m = file->private_data;
3220 struct drm_device *dev = m->private;
3221
3222 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3223}
3224
3225static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3226 size_t len, loff_t *offp)
3227{
3228 struct seq_file *m = file->private_data;
3229 struct drm_device *dev = m->private;
3230
3231 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3232}
3233
3234static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3235 size_t len, loff_t *offp)
3236{
3237 struct seq_file *m = file->private_data;
3238 struct drm_device *dev = m->private;
3239
3240 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3241}
3242
3243static const struct file_operations i915_pri_wm_latency_fops = {
3244 .owner = THIS_MODULE,
3245 .open = pri_wm_latency_open,
3246 .read = seq_read,
3247 .llseek = seq_lseek,
3248 .release = single_release,
3249 .write = pri_wm_latency_write
3250};
3251
3252static const struct file_operations i915_spr_wm_latency_fops = {
3253 .owner = THIS_MODULE,
3254 .open = spr_wm_latency_open,
3255 .read = seq_read,
3256 .llseek = seq_lseek,
3257 .release = single_release,
3258 .write = spr_wm_latency_write
3259};
3260
3261static const struct file_operations i915_cur_wm_latency_fops = {
3262 .owner = THIS_MODULE,
3263 .open = cur_wm_latency_open,
3264 .read = seq_read,
3265 .llseek = seq_lseek,
3266 .release = single_release,
3267 .write = cur_wm_latency_write
3268};
3269
647416f9
KC
3270static int
3271i915_wedged_get(void *data, u64 *val)
f3cd474b 3272{
647416f9 3273 struct drm_device *dev = data;
f3cd474b 3274 drm_i915_private_t *dev_priv = dev->dev_private;
f3cd474b 3275
647416f9 3276 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 3277
647416f9 3278 return 0;
f3cd474b
CW
3279}
3280
647416f9
KC
3281static int
3282i915_wedged_set(void *data, u64 val)
f3cd474b 3283{
647416f9 3284 struct drm_device *dev = data;
f3cd474b 3285
58174462
MK
3286 i915_handle_error(dev, val,
3287 "Manually setting wedged to %llu", val);
647416f9 3288 return 0;
f3cd474b
CW
3289}
3290
647416f9
KC
3291DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3292 i915_wedged_get, i915_wedged_set,
3a3b4f98 3293 "%llu\n");
f3cd474b 3294
647416f9
KC
3295static int
3296i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 3297{
647416f9 3298 struct drm_device *dev = data;
e5eb3d63 3299 drm_i915_private_t *dev_priv = dev->dev_private;
e5eb3d63 3300
647416f9 3301 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 3302
647416f9 3303 return 0;
e5eb3d63
DV
3304}
3305
647416f9
KC
3306static int
3307i915_ring_stop_set(void *data, u64 val)
e5eb3d63 3308{
647416f9 3309 struct drm_device *dev = data;
e5eb3d63 3310 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3311 int ret;
e5eb3d63 3312
647416f9 3313 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 3314
22bcfc6a
DV
3315 ret = mutex_lock_interruptible(&dev->struct_mutex);
3316 if (ret)
3317 return ret;
3318
99584db3 3319 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
3320 mutex_unlock(&dev->struct_mutex);
3321
647416f9 3322 return 0;
e5eb3d63
DV
3323}
3324
647416f9
KC
3325DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3326 i915_ring_stop_get, i915_ring_stop_set,
3327 "0x%08llx\n");
d5442303 3328
094f9a54
CW
3329static int
3330i915_ring_missed_irq_get(void *data, u64 *val)
3331{
3332 struct drm_device *dev = data;
3333 struct drm_i915_private *dev_priv = dev->dev_private;
3334
3335 *val = dev_priv->gpu_error.missed_irq_rings;
3336 return 0;
3337}
3338
3339static int
3340i915_ring_missed_irq_set(void *data, u64 val)
3341{
3342 struct drm_device *dev = data;
3343 struct drm_i915_private *dev_priv = dev->dev_private;
3344 int ret;
3345
3346 /* Lock against concurrent debugfs callers */
3347 ret = mutex_lock_interruptible(&dev->struct_mutex);
3348 if (ret)
3349 return ret;
3350 dev_priv->gpu_error.missed_irq_rings = val;
3351 mutex_unlock(&dev->struct_mutex);
3352
3353 return 0;
3354}
3355
3356DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3357 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3358 "0x%08llx\n");
3359
3360static int
3361i915_ring_test_irq_get(void *data, u64 *val)
3362{
3363 struct drm_device *dev = data;
3364 struct drm_i915_private *dev_priv = dev->dev_private;
3365
3366 *val = dev_priv->gpu_error.test_irq_rings;
3367
3368 return 0;
3369}
3370
3371static int
3372i915_ring_test_irq_set(void *data, u64 val)
3373{
3374 struct drm_device *dev = data;
3375 struct drm_i915_private *dev_priv = dev->dev_private;
3376 int ret;
3377
3378 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3379
3380 /* Lock against concurrent debugfs callers */
3381 ret = mutex_lock_interruptible(&dev->struct_mutex);
3382 if (ret)
3383 return ret;
3384
3385 dev_priv->gpu_error.test_irq_rings = val;
3386 mutex_unlock(&dev->struct_mutex);
3387
3388 return 0;
3389}
3390
3391DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3392 i915_ring_test_irq_get, i915_ring_test_irq_set,
3393 "0x%08llx\n");
3394
dd624afd
CW
3395#define DROP_UNBOUND 0x1
3396#define DROP_BOUND 0x2
3397#define DROP_RETIRE 0x4
3398#define DROP_ACTIVE 0x8
3399#define DROP_ALL (DROP_UNBOUND | \
3400 DROP_BOUND | \
3401 DROP_RETIRE | \
3402 DROP_ACTIVE)
647416f9
KC
3403static int
3404i915_drop_caches_get(void *data, u64 *val)
dd624afd 3405{
647416f9 3406 *val = DROP_ALL;
dd624afd 3407
647416f9 3408 return 0;
dd624afd
CW
3409}
3410
647416f9
KC
3411static int
3412i915_drop_caches_set(void *data, u64 val)
dd624afd 3413{
647416f9 3414 struct drm_device *dev = data;
dd624afd
CW
3415 struct drm_i915_private *dev_priv = dev->dev_private;
3416 struct drm_i915_gem_object *obj, *next;
ca191b13
BW
3417 struct i915_address_space *vm;
3418 struct i915_vma *vma, *x;
647416f9 3419 int ret;
dd624afd 3420
2f9fe5ff 3421 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
3422
3423 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3424 * on ioctls on -EAGAIN. */
3425 ret = mutex_lock_interruptible(&dev->struct_mutex);
3426 if (ret)
3427 return ret;
3428
3429 if (val & DROP_ACTIVE) {
3430 ret = i915_gpu_idle(dev);
3431 if (ret)
3432 goto unlock;
3433 }
3434
3435 if (val & (DROP_RETIRE | DROP_ACTIVE))
3436 i915_gem_retire_requests(dev);
3437
3438 if (val & DROP_BOUND) {
ca191b13
BW
3439 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3440 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3441 mm_list) {
d7f46fc4 3442 if (vma->pin_count)
ca191b13
BW
3443 continue;
3444
3445 ret = i915_vma_unbind(vma);
3446 if (ret)
3447 goto unlock;
3448 }
31a46c9c 3449 }
dd624afd
CW
3450 }
3451
3452 if (val & DROP_UNBOUND) {
35c20a60
BW
3453 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3454 global_list)
dd624afd
CW
3455 if (obj->pages_pin_count == 0) {
3456 ret = i915_gem_object_put_pages(obj);
3457 if (ret)
3458 goto unlock;
3459 }
3460 }
3461
3462unlock:
3463 mutex_unlock(&dev->struct_mutex);
3464
647416f9 3465 return ret;
dd624afd
CW
3466}
3467
647416f9
KC
3468DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3469 i915_drop_caches_get, i915_drop_caches_set,
3470 "0x%08llx\n");
dd624afd 3471
647416f9
KC
3472static int
3473i915_max_freq_get(void *data, u64 *val)
358733e9 3474{
647416f9 3475 struct drm_device *dev = data;
358733e9 3476 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 3477 int ret;
004777cb
DV
3478
3479 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3480 return -ENODEV;
3481
5c9669ce
TR
3482 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3483
4fc688ce 3484 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3485 if (ret)
3486 return ret;
358733e9 3487
0a073b84 3488 if (IS_VALLEYVIEW(dev))
b39fb297 3489 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
0a073b84 3490 else
b39fb297 3491 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3492 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3493
647416f9 3494 return 0;
358733e9
JB
3495}
3496
647416f9
KC
3497static int
3498i915_max_freq_set(void *data, u64 val)
358733e9 3499{
647416f9 3500 struct drm_device *dev = data;
358733e9 3501 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3502 u32 rp_state_cap, hw_max, hw_min;
647416f9 3503 int ret;
004777cb
DV
3504
3505 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3506 return -ENODEV;
358733e9 3507
5c9669ce
TR
3508 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3509
647416f9 3510 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 3511
4fc688ce 3512 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3513 if (ret)
3514 return ret;
3515
358733e9
JB
3516 /*
3517 * Turbo will still be enabled, but won't go above the set value.
3518 */
0a073b84 3519 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3520 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1
JM
3521
3522 hw_max = valleyview_rps_max_freq(dev_priv);
3523 hw_min = valleyview_rps_min_freq(dev_priv);
0a073b84
JB
3524 } else {
3525 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3526
3527 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3528 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3529 hw_min = (rp_state_cap >> 16) & 0xff;
3530 }
3531
b39fb297 3532 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
3533 mutex_unlock(&dev_priv->rps.hw_lock);
3534 return -EINVAL;
0a073b84
JB
3535 }
3536
b39fb297 3537 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1
JM
3538
3539 if (IS_VALLEYVIEW(dev))
3540 valleyview_set_rps(dev, val);
3541 else
3542 gen6_set_rps(dev, val);
3543
4fc688ce 3544 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3545
647416f9 3546 return 0;
358733e9
JB
3547}
3548
647416f9
KC
3549DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3550 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 3551 "%llu\n");
358733e9 3552
647416f9
KC
3553static int
3554i915_min_freq_get(void *data, u64 *val)
1523c310 3555{
647416f9 3556 struct drm_device *dev = data;
1523c310 3557 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 3558 int ret;
004777cb
DV
3559
3560 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3561 return -ENODEV;
3562
5c9669ce
TR
3563 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3564
4fc688ce 3565 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3566 if (ret)
3567 return ret;
1523c310 3568
0a073b84 3569 if (IS_VALLEYVIEW(dev))
b39fb297 3570 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
0a073b84 3571 else
b39fb297 3572 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3573 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3574
647416f9 3575 return 0;
1523c310
JB
3576}
3577
647416f9
KC
3578static int
3579i915_min_freq_set(void *data, u64 val)
1523c310 3580{
647416f9 3581 struct drm_device *dev = data;
1523c310 3582 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3583 u32 rp_state_cap, hw_max, hw_min;
647416f9 3584 int ret;
004777cb
DV
3585
3586 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3587 return -ENODEV;
1523c310 3588
5c9669ce
TR
3589 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3590
647416f9 3591 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 3592
4fc688ce 3593 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3594 if (ret)
3595 return ret;
3596
1523c310
JB
3597 /*
3598 * Turbo will still be enabled, but won't go below the set value.
3599 */
0a073b84 3600 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3601 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1
JM
3602
3603 hw_max = valleyview_rps_max_freq(dev_priv);
3604 hw_min = valleyview_rps_min_freq(dev_priv);
0a073b84
JB
3605 } else {
3606 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3607
3608 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3609 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3610 hw_min = (rp_state_cap >> 16) & 0xff;
3611 }
3612
b39fb297 3613 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
3614 mutex_unlock(&dev_priv->rps.hw_lock);
3615 return -EINVAL;
0a073b84 3616 }
dd0a1aa1 3617
b39fb297 3618 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1
JM
3619
3620 if (IS_VALLEYVIEW(dev))
3621 valleyview_set_rps(dev, val);
3622 else
3623 gen6_set_rps(dev, val);
3624
4fc688ce 3625 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3626
647416f9 3627 return 0;
1523c310
JB
3628}
3629
647416f9
KC
3630DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3631 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 3632 "%llu\n");
1523c310 3633
647416f9
KC
3634static int
3635i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 3636{
647416f9 3637 struct drm_device *dev = data;
07b7ddd9 3638 drm_i915_private_t *dev_priv = dev->dev_private;
07b7ddd9 3639 u32 snpcr;
647416f9 3640 int ret;
07b7ddd9 3641
004777cb
DV
3642 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3643 return -ENODEV;
3644
22bcfc6a
DV
3645 ret = mutex_lock_interruptible(&dev->struct_mutex);
3646 if (ret)
3647 return ret;
c8c8fb33 3648 intel_runtime_pm_get(dev_priv);
22bcfc6a 3649
07b7ddd9 3650 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
3651
3652 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
3653 mutex_unlock(&dev_priv->dev->struct_mutex);
3654
647416f9 3655 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 3656
647416f9 3657 return 0;
07b7ddd9
JB
3658}
3659
647416f9
KC
3660static int
3661i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 3662{
647416f9 3663 struct drm_device *dev = data;
07b7ddd9 3664 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 3665 u32 snpcr;
07b7ddd9 3666
004777cb
DV
3667 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3668 return -ENODEV;
3669
647416f9 3670 if (val > 3)
07b7ddd9
JB
3671 return -EINVAL;
3672
c8c8fb33 3673 intel_runtime_pm_get(dev_priv);
647416f9 3674 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
3675
3676 /* Update the cache sharing policy here as well */
3677 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3678 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3679 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3680 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3681
c8c8fb33 3682 intel_runtime_pm_put(dev_priv);
647416f9 3683 return 0;
07b7ddd9
JB
3684}
3685
647416f9
KC
3686DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3687 i915_cache_sharing_get, i915_cache_sharing_set,
3688 "%llu\n");
07b7ddd9 3689
6d794d42
BW
3690static int i915_forcewake_open(struct inode *inode, struct file *file)
3691{
3692 struct drm_device *dev = inode->i_private;
3693 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 3694
075edca4 3695 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
3696 return 0;
3697
c8c8fb33 3698 intel_runtime_pm_get(dev_priv);
c8d9a590 3699 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
3700
3701 return 0;
3702}
3703
c43b5634 3704static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
3705{
3706 struct drm_device *dev = inode->i_private;
3707 struct drm_i915_private *dev_priv = dev->dev_private;
3708
075edca4 3709 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
3710 return 0;
3711
c8d9a590 3712 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
c8c8fb33 3713 intel_runtime_pm_put(dev_priv);
6d794d42
BW
3714
3715 return 0;
3716}
3717
3718static const struct file_operations i915_forcewake_fops = {
3719 .owner = THIS_MODULE,
3720 .open = i915_forcewake_open,
3721 .release = i915_forcewake_release,
3722};
3723
3724static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3725{
3726 struct drm_device *dev = minor->dev;
3727 struct dentry *ent;
3728
3729 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 3730 S_IRUSR,
6d794d42
BW
3731 root, dev,
3732 &i915_forcewake_fops);
f3c5fe97
WY
3733 if (!ent)
3734 return -ENOMEM;
6d794d42 3735
8eb57294 3736 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
3737}
3738
6a9c308d
DV
3739static int i915_debugfs_create(struct dentry *root,
3740 struct drm_minor *minor,
3741 const char *name,
3742 const struct file_operations *fops)
07b7ddd9
JB
3743{
3744 struct drm_device *dev = minor->dev;
3745 struct dentry *ent;
3746
6a9c308d 3747 ent = debugfs_create_file(name,
07b7ddd9
JB
3748 S_IRUGO | S_IWUSR,
3749 root, dev,
6a9c308d 3750 fops);
f3c5fe97
WY
3751 if (!ent)
3752 return -ENOMEM;
07b7ddd9 3753
6a9c308d 3754 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
3755}
3756
06c5bf8c 3757static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 3758 {"i915_capabilities", i915_capabilities, 0},
73aa808f 3759 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 3760 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 3761 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 3762 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 3763 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 3764 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 3765 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
3766 {"i915_gem_request", i915_gem_request_info, 0},
3767 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 3768 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 3769 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
3770 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3771 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3772 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 3773 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
f97108d1
JB
3774 {"i915_rstdby_delays", i915_rstdby_delays, 0},
3775 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
3776 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3777 {"i915_inttoext_table", i915_inttoext_table, 0},
3778 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 3779 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 3780 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 3781 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 3782 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 3783 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 3784 {"i915_sr_status", i915_sr_status, 0},
44834a67 3785 {"i915_opregion", i915_opregion, 0},
37811fcc 3786 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 3787 {"i915_context_status", i915_context_status, 0},
6d794d42 3788 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 3789 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 3790 {"i915_ppgtt_info", i915_ppgtt_info, 0},
57f350b6 3791 {"i915_dpio", i915_dpio_info, 0},
63573eb7 3792 {"i915_llc", i915_llc, 0},
e91fd8c6 3793 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 3794 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 3795 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 3796 {"i915_pc8_status", i915_pc8_status, 0},
1da51581 3797 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 3798 {"i915_display_info", i915_display_info, 0},
2017263e 3799};
27c202ad 3800#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 3801
06c5bf8c 3802static const struct i915_debugfs_files {
34b9674c
DV
3803 const char *name;
3804 const struct file_operations *fops;
3805} i915_debugfs_files[] = {
3806 {"i915_wedged", &i915_wedged_fops},
3807 {"i915_max_freq", &i915_max_freq_fops},
3808 {"i915_min_freq", &i915_min_freq_fops},
3809 {"i915_cache_sharing", &i915_cache_sharing_fops},
3810 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
3811 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3812 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
3813 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3814 {"i915_error_state", &i915_error_state_fops},
3815 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 3816 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
3817 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
3818 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
3819 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
34b9674c
DV
3820};
3821
07144428
DL
3822void intel_display_crc_init(struct drm_device *dev)
3823{
3824 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 3825 enum pipe pipe;
07144428 3826
b378360e
DV
3827 for_each_pipe(pipe) {
3828 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 3829
d538bbdf
DL
3830 pipe_crc->opened = false;
3831 spin_lock_init(&pipe_crc->lock);
07144428
DL
3832 init_waitqueue_head(&pipe_crc->wq);
3833 }
3834}
3835
27c202ad 3836int i915_debugfs_init(struct drm_minor *minor)
2017263e 3837{
34b9674c 3838 int ret, i;
f3cd474b 3839
6d794d42 3840 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
3841 if (ret)
3842 return ret;
6a9c308d 3843
07144428
DL
3844 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3845 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3846 if (ret)
3847 return ret;
3848 }
3849
34b9674c
DV
3850 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3851 ret = i915_debugfs_create(minor->debugfs_root, minor,
3852 i915_debugfs_files[i].name,
3853 i915_debugfs_files[i].fops);
3854 if (ret)
3855 return ret;
3856 }
40633219 3857
27c202ad
BG
3858 return drm_debugfs_create_files(i915_debugfs_list,
3859 I915_DEBUGFS_ENTRIES,
2017263e
BG
3860 minor->debugfs_root, minor);
3861}
3862
27c202ad 3863void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 3864{
34b9674c
DV
3865 int i;
3866
27c202ad
BG
3867 drm_debugfs_remove_files(i915_debugfs_list,
3868 I915_DEBUGFS_ENTRIES, minor);
07144428 3869
6d794d42
BW
3870 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3871 1, minor);
07144428 3872
e309a997 3873 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
3874 struct drm_info_list *info_list =
3875 (struct drm_info_list *)&i915_pipe_crc_data[i];
3876
3877 drm_debugfs_remove_files(info_list, 1, minor);
3878 }
3879
34b9674c
DV
3880 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3881 struct drm_info_list *info_list =
3882 (struct drm_info_list *) i915_debugfs_files[i].fops;
3883
3884 drm_debugfs_remove_files(info_list, 1, minor);
3885 }
2017263e 3886}