drm: Fix drm_rect documentation
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
f3cd474b 30#include <linux/debugfs.h>
5a0e3ad6 31#include <linux/slab.h>
2d1a8a48 32#include <linux/export.h>
4518f611 33#include <generated/utsrelease.h>
760285e7 34#include <drm/drmP.h>
4e5359cd 35#include "intel_drv.h"
e5c65260 36#include "intel_ringbuffer.h"
760285e7 37#include <drm/i915_drm.h>
2017263e
BG
38#include "i915_drv.h"
39
40#define DRM_I915_RING_DEBUG 1
41
42
43#if defined(CONFIG_DEBUG_FS)
44
f13d3f73 45enum {
69dc4987 46 ACTIVE_LIST,
f13d3f73 47 INACTIVE_LIST,
d21d5975 48 PINNED_LIST,
f13d3f73 49};
2017263e 50
70d39fe4
CW
51static const char *yesno(int v)
52{
53 return v ? "yes" : "no";
54}
55
56static int i915_capabilities(struct seq_file *m, void *data)
57{
58 struct drm_info_node *node = (struct drm_info_node *) m->private;
59 struct drm_device *dev = node->minor->dev;
60 const struct intel_device_info *info = INTEL_INFO(dev);
61
62 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 63 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
64#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
65#define SEP_SEMICOLON ;
66 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
67#undef PRINT_FLAG
68#undef SEP_SEMICOLON
70d39fe4
CW
69
70 return 0;
71}
2017263e 72
05394f39 73static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 74{
05394f39 75 if (obj->user_pin_count > 0)
a6172a80 76 return "P";
05394f39 77 else if (obj->pin_count > 0)
a6172a80
CW
78 return "p";
79 else
80 return " ";
81}
82
05394f39 83static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 84{
0206e353
AJ
85 switch (obj->tiling_mode) {
86 default:
87 case I915_TILING_NONE: return " ";
88 case I915_TILING_X: return "X";
89 case I915_TILING_Y: return "Y";
90 }
a6172a80
CW
91}
92
93dfb40c 93static const char *cache_level_str(int type)
08c18323
CW
94{
95 switch (type) {
93dfb40c
CW
96 case I915_CACHE_NONE: return " uncached";
97 case I915_CACHE_LLC: return " snooped (LLC)";
98 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
08c18323
CW
99 default: return "";
100 }
101}
102
37811fcc
CW
103static void
104describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
105{
2563a452 106 seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
37811fcc
CW
107 &obj->base,
108 get_pin_flag(obj),
109 get_tiling_flag(obj),
a05a5862 110 obj->base.size / 1024,
37811fcc
CW
111 obj->base.read_domains,
112 obj->base.write_domain,
0201f1ec
CW
113 obj->last_read_seqno,
114 obj->last_write_seqno,
caea7476 115 obj->last_fenced_seqno,
93dfb40c 116 cache_level_str(obj->cache_level),
37811fcc
CW
117 obj->dirty ? " dirty" : "",
118 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
119 if (obj->base.name)
120 seq_printf(m, " (name: %d)", obj->base.name);
c110a6d7
CW
121 if (obj->pin_count)
122 seq_printf(m, " (pinned x %d)", obj->pin_count);
37811fcc
CW
123 if (obj->fence_reg != I915_FENCE_REG_NONE)
124 seq_printf(m, " (fence: %d)", obj->fence_reg);
125 if (obj->gtt_space != NULL)
a00b10c3
CW
126 seq_printf(m, " (gtt offset: %08x, size: %08x)",
127 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
c1ad11fc
CW
128 if (obj->stolen)
129 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
130 if (obj->pin_mappable || obj->fault_mappable) {
131 char s[3], *t = s;
132 if (obj->pin_mappable)
133 *t++ = 'p';
134 if (obj->fault_mappable)
135 *t++ = 'f';
136 *t = '\0';
137 seq_printf(m, " (%s mappable)", s);
138 }
69dc4987
CW
139 if (obj->ring != NULL)
140 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
141}
142
433e12f7 143static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
144{
145 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
146 uintptr_t list = (uintptr_t) node->info_ent->data;
147 struct list_head *head;
2017263e
BG
148 struct drm_device *dev = node->minor->dev;
149 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 150 struct drm_i915_gem_object *obj;
8f2480fb
CW
151 size_t total_obj_size, total_gtt_size;
152 int count, ret;
de227ef0
CW
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
2017263e 157
433e12f7
BG
158 switch (list) {
159 case ACTIVE_LIST:
160 seq_printf(m, "Active:\n");
69dc4987 161 head = &dev_priv->mm.active_list;
433e12f7
BG
162 break;
163 case INACTIVE_LIST:
a17458fc 164 seq_printf(m, "Inactive:\n");
433e12f7
BG
165 head = &dev_priv->mm.inactive_list;
166 break;
433e12f7 167 default:
de227ef0
CW
168 mutex_unlock(&dev->struct_mutex);
169 return -EINVAL;
2017263e 170 }
2017263e 171
8f2480fb 172 total_obj_size = total_gtt_size = count = 0;
05394f39 173 list_for_each_entry(obj, head, mm_list) {
37811fcc 174 seq_printf(m, " ");
05394f39 175 describe_obj(m, obj);
f4ceda89 176 seq_printf(m, "\n");
05394f39
CW
177 total_obj_size += obj->base.size;
178 total_gtt_size += obj->gtt_space->size;
8f2480fb 179 count++;
2017263e 180 }
de227ef0 181 mutex_unlock(&dev->struct_mutex);
5e118f41 182
8f2480fb
CW
183 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
184 count, total_obj_size, total_gtt_size);
2017263e
BG
185 return 0;
186}
187
6299f992
CW
188#define count_objects(list, member) do { \
189 list_for_each_entry(obj, list, member) { \
190 size += obj->gtt_space->size; \
191 ++count; \
192 if (obj->map_and_fenceable) { \
193 mappable_size += obj->gtt_space->size; \
194 ++mappable_count; \
195 } \
196 } \
0206e353 197} while (0)
6299f992 198
73aa808f
CW
199static int i915_gem_object_info(struct seq_file *m, void* data)
200{
201 struct drm_info_node *node = (struct drm_info_node *) m->private;
202 struct drm_device *dev = node->minor->dev;
203 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
204 u32 count, mappable_count, purgeable_count;
205 size_t size, mappable_size, purgeable_size;
6299f992 206 struct drm_i915_gem_object *obj;
73aa808f
CW
207 int ret;
208
209 ret = mutex_lock_interruptible(&dev->struct_mutex);
210 if (ret)
211 return ret;
212
6299f992
CW
213 seq_printf(m, "%u objects, %zu bytes\n",
214 dev_priv->mm.object_count,
215 dev_priv->mm.object_memory);
216
217 size = count = mappable_size = mappable_count = 0;
6c085a72 218 count_objects(&dev_priv->mm.bound_list, gtt_list);
6299f992
CW
219 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
220 count, mappable_count, size, mappable_size);
221
222 size = count = mappable_size = mappable_count = 0;
223 count_objects(&dev_priv->mm.active_list, mm_list);
6299f992
CW
224 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
225 count, mappable_count, size, mappable_size);
226
6299f992
CW
227 size = count = mappable_size = mappable_count = 0;
228 count_objects(&dev_priv->mm.inactive_list, mm_list);
229 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
230 count, mappable_count, size, mappable_size);
231
b7abb714
CW
232 size = count = purgeable_size = purgeable_count = 0;
233 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
6c085a72 234 size += obj->base.size, ++count;
b7abb714
CW
235 if (obj->madv == I915_MADV_DONTNEED)
236 purgeable_size += obj->base.size, ++purgeable_count;
237 }
6c085a72
CW
238 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
239
6299f992 240 size = count = mappable_size = mappable_count = 0;
6c085a72 241 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
6299f992
CW
242 if (obj->fault_mappable) {
243 size += obj->gtt_space->size;
244 ++count;
245 }
246 if (obj->pin_mappable) {
247 mappable_size += obj->gtt_space->size;
248 ++mappable_count;
249 }
b7abb714
CW
250 if (obj->madv == I915_MADV_DONTNEED) {
251 purgeable_size += obj->base.size;
252 ++purgeable_count;
253 }
6299f992 254 }
b7abb714
CW
255 seq_printf(m, "%u purgeable objects, %zu bytes\n",
256 purgeable_count, purgeable_size);
6299f992
CW
257 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
258 mappable_count, mappable_size);
259 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
260 count, size);
261
93d18799 262 seq_printf(m, "%zu [%lu] gtt total\n",
5d4545ae
BW
263 dev_priv->gtt.total,
264 dev_priv->gtt.mappable_end - dev_priv->gtt.start);
73aa808f
CW
265
266 mutex_unlock(&dev->struct_mutex);
267
268 return 0;
269}
270
08c18323
CW
271static int i915_gem_gtt_info(struct seq_file *m, void* data)
272{
273 struct drm_info_node *node = (struct drm_info_node *) m->private;
274 struct drm_device *dev = node->minor->dev;
1b50247a 275 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
276 struct drm_i915_private *dev_priv = dev->dev_private;
277 struct drm_i915_gem_object *obj;
278 size_t total_obj_size, total_gtt_size;
279 int count, ret;
280
281 ret = mutex_lock_interruptible(&dev->struct_mutex);
282 if (ret)
283 return ret;
284
285 total_obj_size = total_gtt_size = count = 0;
6c085a72 286 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1b50247a
CW
287 if (list == PINNED_LIST && obj->pin_count == 0)
288 continue;
289
08c18323
CW
290 seq_printf(m, " ");
291 describe_obj(m, obj);
292 seq_printf(m, "\n");
293 total_obj_size += obj->base.size;
294 total_gtt_size += obj->gtt_space->size;
295 count++;
296 }
297
298 mutex_unlock(&dev->struct_mutex);
299
300 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
301 count, total_obj_size, total_gtt_size);
302
303 return 0;
304}
305
4e5359cd
SF
306static int i915_gem_pageflip_info(struct seq_file *m, void *data)
307{
308 struct drm_info_node *node = (struct drm_info_node *) m->private;
309 struct drm_device *dev = node->minor->dev;
310 unsigned long flags;
311 struct intel_crtc *crtc;
312
313 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9db4a9c7
JB
314 const char pipe = pipe_name(crtc->pipe);
315 const char plane = plane_name(crtc->plane);
4e5359cd
SF
316 struct intel_unpin_work *work;
317
318 spin_lock_irqsave(&dev->event_lock, flags);
319 work = crtc->unpin_work;
320 if (work == NULL) {
9db4a9c7 321 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
322 pipe, plane);
323 } else {
e7d841ca 324 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 325 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
326 pipe, plane);
327 } else {
9db4a9c7 328 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
329 pipe, plane);
330 }
331 if (work->enable_stall_check)
332 seq_printf(m, "Stall check enabled, ");
333 else
334 seq_printf(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 335 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
336
337 if (work->old_fb_obj) {
05394f39
CW
338 struct drm_i915_gem_object *obj = work->old_fb_obj;
339 if (obj)
340 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
341 }
342 if (work->pending_flip_obj) {
05394f39
CW
343 struct drm_i915_gem_object *obj = work->pending_flip_obj;
344 if (obj)
345 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
346 }
347 }
348 spin_unlock_irqrestore(&dev->event_lock, flags);
349 }
350
351 return 0;
352}
353
2017263e
BG
354static int i915_gem_request_info(struct seq_file *m, void *data)
355{
356 struct drm_info_node *node = (struct drm_info_node *) m->private;
357 struct drm_device *dev = node->minor->dev;
358 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 359 struct intel_ring_buffer *ring;
2017263e 360 struct drm_i915_gem_request *gem_request;
a2c7f6fd 361 int ret, count, i;
de227ef0
CW
362
363 ret = mutex_lock_interruptible(&dev->struct_mutex);
364 if (ret)
365 return ret;
2017263e 366
c2c347a9 367 count = 0;
a2c7f6fd
CW
368 for_each_ring(ring, dev_priv, i) {
369 if (list_empty(&ring->request_list))
370 continue;
371
372 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 373 list_for_each_entry(gem_request,
a2c7f6fd 374 &ring->request_list,
c2c347a9
CW
375 list) {
376 seq_printf(m, " %d @ %d\n",
377 gem_request->seqno,
378 (int) (jiffies - gem_request->emitted_jiffies));
379 }
380 count++;
2017263e 381 }
de227ef0
CW
382 mutex_unlock(&dev->struct_mutex);
383
c2c347a9
CW
384 if (count == 0)
385 seq_printf(m, "No requests\n");
386
2017263e
BG
387 return 0;
388}
389
b2223497
CW
390static void i915_ring_seqno_info(struct seq_file *m,
391 struct intel_ring_buffer *ring)
392{
393 if (ring->get_seqno) {
43a7b924 394 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 395 ring->name, ring->get_seqno(ring, false));
b2223497
CW
396 }
397}
398
2017263e
BG
399static int i915_gem_seqno_info(struct seq_file *m, void *data)
400{
401 struct drm_info_node *node = (struct drm_info_node *) m->private;
402 struct drm_device *dev = node->minor->dev;
403 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 404 struct intel_ring_buffer *ring;
1ec14ad3 405 int ret, i;
de227ef0
CW
406
407 ret = mutex_lock_interruptible(&dev->struct_mutex);
408 if (ret)
409 return ret;
2017263e 410
a2c7f6fd
CW
411 for_each_ring(ring, dev_priv, i)
412 i915_ring_seqno_info(m, ring);
de227ef0
CW
413
414 mutex_unlock(&dev->struct_mutex);
415
2017263e
BG
416 return 0;
417}
418
419
420static int i915_interrupt_info(struct seq_file *m, void *data)
421{
422 struct drm_info_node *node = (struct drm_info_node *) m->private;
423 struct drm_device *dev = node->minor->dev;
424 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 425 struct intel_ring_buffer *ring;
9db4a9c7 426 int ret, i, pipe;
de227ef0
CW
427
428 ret = mutex_lock_interruptible(&dev->struct_mutex);
429 if (ret)
430 return ret;
2017263e 431
7e231dbe
JB
432 if (IS_VALLEYVIEW(dev)) {
433 seq_printf(m, "Display IER:\t%08x\n",
434 I915_READ(VLV_IER));
435 seq_printf(m, "Display IIR:\t%08x\n",
436 I915_READ(VLV_IIR));
437 seq_printf(m, "Display IIR_RW:\t%08x\n",
438 I915_READ(VLV_IIR_RW));
439 seq_printf(m, "Display IMR:\t%08x\n",
440 I915_READ(VLV_IMR));
441 for_each_pipe(pipe)
442 seq_printf(m, "Pipe %c stat:\t%08x\n",
443 pipe_name(pipe),
444 I915_READ(PIPESTAT(pipe)));
445
446 seq_printf(m, "Master IER:\t%08x\n",
447 I915_READ(VLV_MASTER_IER));
448
449 seq_printf(m, "Render IER:\t%08x\n",
450 I915_READ(GTIER));
451 seq_printf(m, "Render IIR:\t%08x\n",
452 I915_READ(GTIIR));
453 seq_printf(m, "Render IMR:\t%08x\n",
454 I915_READ(GTIMR));
455
456 seq_printf(m, "PM IER:\t\t%08x\n",
457 I915_READ(GEN6_PMIER));
458 seq_printf(m, "PM IIR:\t\t%08x\n",
459 I915_READ(GEN6_PMIIR));
460 seq_printf(m, "PM IMR:\t\t%08x\n",
461 I915_READ(GEN6_PMIMR));
462
463 seq_printf(m, "Port hotplug:\t%08x\n",
464 I915_READ(PORT_HOTPLUG_EN));
465 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
466 I915_READ(VLV_DPFLIPSTAT));
467 seq_printf(m, "DPINVGTT:\t%08x\n",
468 I915_READ(DPINVGTT));
469
470 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
471 seq_printf(m, "Interrupt enable: %08x\n",
472 I915_READ(IER));
473 seq_printf(m, "Interrupt identity: %08x\n",
474 I915_READ(IIR));
475 seq_printf(m, "Interrupt mask: %08x\n",
476 I915_READ(IMR));
9db4a9c7
JB
477 for_each_pipe(pipe)
478 seq_printf(m, "Pipe %c stat: %08x\n",
479 pipe_name(pipe),
480 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
481 } else {
482 seq_printf(m, "North Display Interrupt enable: %08x\n",
483 I915_READ(DEIER));
484 seq_printf(m, "North Display Interrupt identity: %08x\n",
485 I915_READ(DEIIR));
486 seq_printf(m, "North Display Interrupt mask: %08x\n",
487 I915_READ(DEIMR));
488 seq_printf(m, "South Display Interrupt enable: %08x\n",
489 I915_READ(SDEIER));
490 seq_printf(m, "South Display Interrupt identity: %08x\n",
491 I915_READ(SDEIIR));
492 seq_printf(m, "South Display Interrupt mask: %08x\n",
493 I915_READ(SDEIMR));
494 seq_printf(m, "Graphics Interrupt enable: %08x\n",
495 I915_READ(GTIER));
496 seq_printf(m, "Graphics Interrupt identity: %08x\n",
497 I915_READ(GTIIR));
498 seq_printf(m, "Graphics Interrupt mask: %08x\n",
499 I915_READ(GTIMR));
500 }
2017263e
BG
501 seq_printf(m, "Interrupts received: %d\n",
502 atomic_read(&dev_priv->irq_received));
a2c7f6fd 503 for_each_ring(ring, dev_priv, i) {
da64c6fc 504 if (IS_GEN6(dev) || IS_GEN7(dev)) {
a2c7f6fd
CW
505 seq_printf(m,
506 "Graphics Interrupt mask (%s): %08x\n",
507 ring->name, I915_READ_IMR(ring));
9862e600 508 }
a2c7f6fd 509 i915_ring_seqno_info(m, ring);
9862e600 510 }
de227ef0
CW
511 mutex_unlock(&dev->struct_mutex);
512
2017263e
BG
513 return 0;
514}
515
a6172a80
CW
516static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
517{
518 struct drm_info_node *node = (struct drm_info_node *) m->private;
519 struct drm_device *dev = node->minor->dev;
520 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
521 int i, ret;
522
523 ret = mutex_lock_interruptible(&dev->struct_mutex);
524 if (ret)
525 return ret;
a6172a80
CW
526
527 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
528 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
529 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 530 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 531
6c085a72
CW
532 seq_printf(m, "Fence %d, pin count = %d, object = ",
533 i, dev_priv->fence_regs[i].pin_count);
c2c347a9
CW
534 if (obj == NULL)
535 seq_printf(m, "unused");
536 else
05394f39 537 describe_obj(m, obj);
c2c347a9 538 seq_printf(m, "\n");
a6172a80
CW
539 }
540
05394f39 541 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
542 return 0;
543}
544
2017263e
BG
545static int i915_hws_info(struct seq_file *m, void *data)
546{
547 struct drm_info_node *node = (struct drm_info_node *) m->private;
548 struct drm_device *dev = node->minor->dev;
549 drm_i915_private_t *dev_priv = dev->dev_private;
4066c0ae 550 struct intel_ring_buffer *ring;
1a240d4d 551 const u32 *hws;
4066c0ae
CW
552 int i;
553
1ec14ad3 554 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 555 hws = ring->status_page.page_addr;
2017263e
BG
556 if (hws == NULL)
557 return 0;
558
559 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
560 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
561 i * 4,
562 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
563 }
564 return 0;
565}
566
e5c65260
CW
567static const char *ring_str(int ring)
568{
569 switch (ring) {
96154f2f
DV
570 case RCS: return "render";
571 case VCS: return "bsd";
572 case BCS: return "blt";
e5c65260
CW
573 default: return "";
574 }
575}
576
9df30794
CW
577static const char *pin_flag(int pinned)
578{
579 if (pinned > 0)
580 return " P";
581 else if (pinned < 0)
582 return " p";
583 else
584 return "";
585}
586
587static const char *tiling_flag(int tiling)
588{
589 switch (tiling) {
590 default:
591 case I915_TILING_NONE: return "";
592 case I915_TILING_X: return " X";
593 case I915_TILING_Y: return " Y";
594 }
595}
596
597static const char *dirty_flag(int dirty)
598{
599 return dirty ? " dirty" : "";
600}
601
602static const char *purgeable_flag(int purgeable)
603{
604 return purgeable ? " purgeable" : "";
605}
606
c724e8a9
CW
607static void print_error_buffers(struct seq_file *m,
608 const char *name,
609 struct drm_i915_error_buffer *err,
610 int count)
611{
612 seq_printf(m, "%s [%d]:\n", name, count);
613
614 while (count--) {
04b97b34 615 seq_printf(m, " %08x %8u %02x %02x %x %x%s%s%s%s%s%s%s",
c724e8a9
CW
616 err->gtt_offset,
617 err->size,
618 err->read_domains,
619 err->write_domain,
0201f1ec 620 err->rseqno, err->wseqno,
c724e8a9
CW
621 pin_flag(err->pinned),
622 tiling_flag(err->tiling),
623 dirty_flag(err->dirty),
624 purgeable_flag(err->purgeable),
96154f2f 625 err->ring != -1 ? " " : "",
a779e5ab 626 ring_str(err->ring),
93dfb40c 627 cache_level_str(err->cache_level));
c724e8a9
CW
628
629 if (err->name)
630 seq_printf(m, " (name: %d)", err->name);
631 if (err->fence_reg != I915_FENCE_REG_NONE)
632 seq_printf(m, " (fence: %d)", err->fence_reg);
633
634 seq_printf(m, "\n");
635 err++;
636 }
637}
638
d27b1e0e
DV
639static void i915_ring_error_state(struct seq_file *m,
640 struct drm_device *dev,
641 struct drm_i915_error_state *error,
642 unsigned ring)
643{
ec34a01d 644 BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
d27b1e0e 645 seq_printf(m, "%s command stream:\n", ring_str(ring));
c1cd90ed
DV
646 seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
647 seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
0f3b6849 648 seq_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
d27b1e0e
DV
649 seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
650 seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
651 seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
652 seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
050ee91f 653 if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
c1cd90ed 654 seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
050ee91f 655
c1cd90ed
DV
656 if (INTEL_INFO(dev)->gen >= 4)
657 seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
658 seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
9d2f41fa 659 seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
33f3f518 660 if (INTEL_INFO(dev)->gen >= 6) {
12f55818 661 seq_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
33f3f518 662 seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
df2b23d9
CW
663 seq_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
664 error->semaphore_mboxes[ring][0],
665 error->semaphore_seqno[ring][0]);
666 seq_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
667 error->semaphore_mboxes[ring][1],
668 error->semaphore_seqno[ring][1]);
33f3f518 669 }
d27b1e0e 670 seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
9574b3fe 671 seq_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
7e3b8737
DV
672 seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
673 seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
d27b1e0e
DV
674}
675
d5442303
DV
676struct i915_error_state_file_priv {
677 struct drm_device *dev;
678 struct drm_i915_error_state *error;
679};
680
63eeaf38
JB
681static int i915_error_state(struct seq_file *m, void *unused)
682{
d5442303
DV
683 struct i915_error_state_file_priv *error_priv = m->private;
684 struct drm_device *dev = error_priv->dev;
63eeaf38 685 drm_i915_private_t *dev_priv = dev->dev_private;
d5442303 686 struct drm_i915_error_state *error = error_priv->error;
b4519513 687 struct intel_ring_buffer *ring;
52d39a21 688 int i, j, page, offset, elt;
63eeaf38 689
742cbee8 690 if (!error) {
63eeaf38 691 seq_printf(m, "no error state collected\n");
742cbee8 692 return 0;
63eeaf38
JB
693 }
694
8a905236
JB
695 seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
696 error->time.tv_usec);
fdfa175d 697 seq_printf(m, "Kernel: " UTS_RELEASE "\n");
9df30794 698 seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
1d8f38f4 699 seq_printf(m, "EIR: 0x%08x\n", error->eir);
be998e2e 700 seq_printf(m, "IER: 0x%08x\n", error->ier);
1d8f38f4 701 seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
0f3b6849
CW
702 seq_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
703 seq_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
b9a3906b 704 seq_printf(m, "CCID: 0x%08x\n", error->ccid);
9df30794 705
bf3301ab 706 for (i = 0; i < dev_priv->num_fence_regs; i++)
748ebc60
CW
707 seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
708
050ee91f
BW
709 for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
710 seq_printf(m, " INSTDONE_%d: 0x%08x\n", i, error->extra_instdone[i]);
711
33f3f518 712 if (INTEL_INFO(dev)->gen >= 6) {
d27b1e0e 713 seq_printf(m, "ERROR: 0x%08x\n", error->error);
33f3f518
DV
714 seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
715 }
d27b1e0e 716
71e172e8
BW
717 if (INTEL_INFO(dev)->gen == 7)
718 seq_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
719
b4519513
CW
720 for_each_ring(ring, dev_priv, i)
721 i915_ring_error_state(m, dev, error, i);
d27b1e0e 722
c724e8a9
CW
723 if (error->active_bo)
724 print_error_buffers(m, "Active",
725 error->active_bo,
726 error->active_bo_count);
727
728 if (error->pinned_bo)
729 print_error_buffers(m, "Pinned",
730 error->pinned_bo,
731 error->pinned_bo_count);
9df30794 732
52d39a21
CW
733 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
734 struct drm_i915_error_object *obj;
9df30794 735
52d39a21 736 if ((obj = error->ring[i].batchbuffer)) {
bcfb2e28
CW
737 seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
738 dev_priv->ring[i].name,
739 obj->gtt_offset);
9df30794
CW
740 offset = 0;
741 for (page = 0; page < obj->page_count; page++) {
742 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
743 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
744 offset += 4;
745 }
746 }
747 }
9df30794 748
52d39a21
CW
749 if (error->ring[i].num_requests) {
750 seq_printf(m, "%s --- %d requests\n",
751 dev_priv->ring[i].name,
752 error->ring[i].num_requests);
753 for (j = 0; j < error->ring[i].num_requests; j++) {
ee4f42b1 754 seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
52d39a21 755 error->ring[i].requests[j].seqno,
ee4f42b1
CW
756 error->ring[i].requests[j].jiffies,
757 error->ring[i].requests[j].tail);
52d39a21
CW
758 }
759 }
760
761 if ((obj = error->ring[i].ringbuffer)) {
e2f973d5
CW
762 seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
763 dev_priv->ring[i].name,
764 obj->gtt_offset);
765 offset = 0;
766 for (page = 0; page < obj->page_count; page++) {
767 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
768 seq_printf(m, "%08x : %08x\n",
769 offset,
770 obj->pages[page][elt]);
771 offset += 4;
772 }
9df30794
CW
773 }
774 }
8c123e54
BW
775
776 obj = error->ring[i].ctx;
777 if (obj) {
778 seq_printf(m, "%s --- HW Context = 0x%08x\n",
779 dev_priv->ring[i].name,
780 obj->gtt_offset);
781 offset = 0;
782 for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
783 seq_printf(m, "[%04x] %08x %08x %08x %08x\n",
784 offset,
785 obj->pages[0][elt],
786 obj->pages[0][elt+1],
787 obj->pages[0][elt+2],
788 obj->pages[0][elt+3]);
789 offset += 16;
790 }
791 }
9df30794 792 }
63eeaf38 793
6ef3d427
CW
794 if (error->overlay)
795 intel_overlay_print_error_state(m, error->overlay);
796
c4a1d9e4
CW
797 if (error->display)
798 intel_display_print_error_state(m, dev, error->display);
799
63eeaf38
JB
800 return 0;
801}
6911a9b8 802
d5442303
DV
803static ssize_t
804i915_error_state_write(struct file *filp,
805 const char __user *ubuf,
806 size_t cnt,
807 loff_t *ppos)
808{
809 struct seq_file *m = filp->private_data;
810 struct i915_error_state_file_priv *error_priv = m->private;
811 struct drm_device *dev = error_priv->dev;
22bcfc6a 812 int ret;
d5442303
DV
813
814 DRM_DEBUG_DRIVER("Resetting error state\n");
815
22bcfc6a
DV
816 ret = mutex_lock_interruptible(&dev->struct_mutex);
817 if (ret)
818 return ret;
819
d5442303
DV
820 i915_destroy_error_state(dev);
821 mutex_unlock(&dev->struct_mutex);
822
823 return cnt;
824}
825
826static int i915_error_state_open(struct inode *inode, struct file *file)
827{
828 struct drm_device *dev = inode->i_private;
829 drm_i915_private_t *dev_priv = dev->dev_private;
830 struct i915_error_state_file_priv *error_priv;
831 unsigned long flags;
832
833 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
834 if (!error_priv)
835 return -ENOMEM;
836
837 error_priv->dev = dev;
838
99584db3
DV
839 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
840 error_priv->error = dev_priv->gpu_error.first_error;
d5442303
DV
841 if (error_priv->error)
842 kref_get(&error_priv->error->ref);
99584db3 843 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
d5442303
DV
844
845 return single_open(file, i915_error_state, error_priv);
846}
847
848static int i915_error_state_release(struct inode *inode, struct file *file)
849{
850 struct seq_file *m = file->private_data;
851 struct i915_error_state_file_priv *error_priv = m->private;
852
853 if (error_priv->error)
854 kref_put(&error_priv->error->ref, i915_error_state_free);
855 kfree(error_priv);
856
857 return single_release(inode, file);
858}
859
860static const struct file_operations i915_error_state_fops = {
861 .owner = THIS_MODULE,
862 .open = i915_error_state_open,
863 .read = seq_read,
864 .write = i915_error_state_write,
865 .llseek = default_llseek,
866 .release = i915_error_state_release,
867};
868
647416f9
KC
869static int
870i915_next_seqno_get(void *data, u64 *val)
40633219 871{
647416f9 872 struct drm_device *dev = data;
40633219 873 drm_i915_private_t *dev_priv = dev->dev_private;
40633219
MK
874 int ret;
875
876 ret = mutex_lock_interruptible(&dev->struct_mutex);
877 if (ret)
878 return ret;
879
647416f9 880 *val = dev_priv->next_seqno;
40633219
MK
881 mutex_unlock(&dev->struct_mutex);
882
647416f9 883 return 0;
40633219
MK
884}
885
647416f9
KC
886static int
887i915_next_seqno_set(void *data, u64 val)
888{
889 struct drm_device *dev = data;
40633219
MK
890 int ret;
891
40633219
MK
892 ret = mutex_lock_interruptible(&dev->struct_mutex);
893 if (ret)
894 return ret;
895
e94fbaa8 896 ret = i915_gem_set_seqno(dev, val);
40633219
MK
897 mutex_unlock(&dev->struct_mutex);
898
647416f9 899 return ret;
40633219
MK
900}
901
647416f9
KC
902DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
903 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 904 "0x%llx\n");
40633219 905
f97108d1
JB
906static int i915_rstdby_delays(struct seq_file *m, void *unused)
907{
908 struct drm_info_node *node = (struct drm_info_node *) m->private;
909 struct drm_device *dev = node->minor->dev;
910 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
911 u16 crstanddelay;
912 int ret;
913
914 ret = mutex_lock_interruptible(&dev->struct_mutex);
915 if (ret)
916 return ret;
917
918 crstanddelay = I915_READ16(CRSTANDVID);
919
920 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
921
922 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
923
924 return 0;
925}
926
927static int i915_cur_delayinfo(struct seq_file *m, void *unused)
928{
929 struct drm_info_node *node = (struct drm_info_node *) m->private;
930 struct drm_device *dev = node->minor->dev;
931 drm_i915_private_t *dev_priv = dev->dev_private;
d1ebd816 932 int ret;
3b8d8d91
JB
933
934 if (IS_GEN5(dev)) {
935 u16 rgvswctl = I915_READ16(MEMSWCTL);
936 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
937
938 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
939 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
940 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
941 MEMSTAT_VID_SHIFT);
942 seq_printf(m, "Current P-state: %d\n",
943 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
0a073b84 944 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
3b8d8d91
JB
945 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
946 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
947 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
f82855d3 948 u32 rpstat, cagf;
ccab5c82
JB
949 u32 rpupei, rpcurup, rpprevup;
950 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
951 int max_freq;
952
953 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
954 ret = mutex_lock_interruptible(&dev->struct_mutex);
955 if (ret)
956 return ret;
957
fcca7926 958 gen6_gt_force_wake_get(dev_priv);
3b8d8d91 959
ccab5c82
JB
960 rpstat = I915_READ(GEN6_RPSTAT1);
961 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
962 rpcurup = I915_READ(GEN6_RP_CUR_UP);
963 rpprevup = I915_READ(GEN6_RP_PREV_UP);
964 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
965 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
966 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
f82855d3
BW
967 if (IS_HASWELL(dev))
968 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
969 else
970 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
971 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 972
d1ebd816
BW
973 gen6_gt_force_wake_put(dev_priv);
974 mutex_unlock(&dev->struct_mutex);
975
3b8d8d91 976 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
ccab5c82 977 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
3b8d8d91
JB
978 seq_printf(m, "Render p-state ratio: %d\n",
979 (gt_perf_status & 0xff00) >> 8);
980 seq_printf(m, "Render p-state VID: %d\n",
981 gt_perf_status & 0xff);
982 seq_printf(m, "Render p-state limit: %d\n",
983 rp_state_limits & 0xff);
f82855d3 984 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
985 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
986 GEN6_CURICONT_MASK);
987 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
988 GEN6_CURBSYTAVG_MASK);
989 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
990 GEN6_CURBSYTAVG_MASK);
991 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
992 GEN6_CURIAVG_MASK);
993 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
994 GEN6_CURBSYTAVG_MASK);
995 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
996 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
997
998 max_freq = (rp_state_cap & 0xff0000) >> 16;
999 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1000 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1001
1002 max_freq = (rp_state_cap & 0xff00) >> 8;
1003 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1004 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1005
1006 max_freq = rp_state_cap & 0xff;
1007 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1008 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1009
1010 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1011 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
0a073b84
JB
1012 } else if (IS_VALLEYVIEW(dev)) {
1013 u32 freq_sts, val;
1014
259bd5d4 1015 mutex_lock(&dev_priv->rps.hw_lock);
0a073b84
JB
1016 valleyview_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS,
1017 &freq_sts);
1018 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1019 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1020
1021 valleyview_punit_read(dev_priv, PUNIT_FUSE_BUS1, &val);
1022 seq_printf(m, "max GPU freq: %d MHz\n",
1023 vlv_gpu_freq(dev_priv->mem_freq, val));
1024
1025 valleyview_punit_read(dev_priv, PUNIT_REG_GPU_LFM, &val);
1026 seq_printf(m, "min GPU freq: %d MHz\n",
1027 vlv_gpu_freq(dev_priv->mem_freq, val));
1028
1029 seq_printf(m, "current GPU freq: %d MHz\n",
1030 vlv_gpu_freq(dev_priv->mem_freq,
1031 (freq_sts >> 8) & 0xff));
259bd5d4 1032 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
1033 } else {
1034 seq_printf(m, "no P-state info available\n");
1035 }
f97108d1
JB
1036
1037 return 0;
1038}
1039
1040static int i915_delayfreq_table(struct seq_file *m, void *unused)
1041{
1042 struct drm_info_node *node = (struct drm_info_node *) m->private;
1043 struct drm_device *dev = node->minor->dev;
1044 drm_i915_private_t *dev_priv = dev->dev_private;
1045 u32 delayfreq;
616fdb5a
BW
1046 int ret, i;
1047
1048 ret = mutex_lock_interruptible(&dev->struct_mutex);
1049 if (ret)
1050 return ret;
f97108d1
JB
1051
1052 for (i = 0; i < 16; i++) {
1053 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
1054 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1055 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
1056 }
1057
616fdb5a
BW
1058 mutex_unlock(&dev->struct_mutex);
1059
f97108d1
JB
1060 return 0;
1061}
1062
1063static inline int MAP_TO_MV(int map)
1064{
1065 return 1250 - (map * 25);
1066}
1067
1068static int i915_inttoext_table(struct seq_file *m, void *unused)
1069{
1070 struct drm_info_node *node = (struct drm_info_node *) m->private;
1071 struct drm_device *dev = node->minor->dev;
1072 drm_i915_private_t *dev_priv = dev->dev_private;
1073 u32 inttoext;
616fdb5a
BW
1074 int ret, i;
1075
1076 ret = mutex_lock_interruptible(&dev->struct_mutex);
1077 if (ret)
1078 return ret;
f97108d1
JB
1079
1080 for (i = 1; i <= 32; i++) {
1081 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1082 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1083 }
1084
616fdb5a
BW
1085 mutex_unlock(&dev->struct_mutex);
1086
f97108d1
JB
1087 return 0;
1088}
1089
4d85529d 1090static int ironlake_drpc_info(struct seq_file *m)
f97108d1
JB
1091{
1092 struct drm_info_node *node = (struct drm_info_node *) m->private;
1093 struct drm_device *dev = node->minor->dev;
1094 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1095 u32 rgvmodectl, rstdbyctl;
1096 u16 crstandvid;
1097 int ret;
1098
1099 ret = mutex_lock_interruptible(&dev->struct_mutex);
1100 if (ret)
1101 return ret;
1102
1103 rgvmodectl = I915_READ(MEMMODECTL);
1104 rstdbyctl = I915_READ(RSTDBYCTL);
1105 crstandvid = I915_READ16(CRSTANDVID);
1106
1107 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1108
1109 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1110 "yes" : "no");
1111 seq_printf(m, "Boost freq: %d\n",
1112 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1113 MEMMODE_BOOST_FREQ_SHIFT);
1114 seq_printf(m, "HW control enabled: %s\n",
1115 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1116 seq_printf(m, "SW control enabled: %s\n",
1117 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1118 seq_printf(m, "Gated voltage change: %s\n",
1119 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1120 seq_printf(m, "Starting frequency: P%d\n",
1121 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1122 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1123 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1124 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1125 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1126 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1127 seq_printf(m, "Render standby enabled: %s\n",
1128 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
88271da3
JB
1129 seq_printf(m, "Current RS state: ");
1130 switch (rstdbyctl & RSX_STATUS_MASK) {
1131 case RSX_STATUS_ON:
1132 seq_printf(m, "on\n");
1133 break;
1134 case RSX_STATUS_RC1:
1135 seq_printf(m, "RC1\n");
1136 break;
1137 case RSX_STATUS_RC1E:
1138 seq_printf(m, "RC1E\n");
1139 break;
1140 case RSX_STATUS_RS1:
1141 seq_printf(m, "RS1\n");
1142 break;
1143 case RSX_STATUS_RS2:
1144 seq_printf(m, "RS2 (RC6)\n");
1145 break;
1146 case RSX_STATUS_RS3:
1147 seq_printf(m, "RC3 (RC6+)\n");
1148 break;
1149 default:
1150 seq_printf(m, "unknown\n");
1151 break;
1152 }
f97108d1
JB
1153
1154 return 0;
1155}
1156
4d85529d
BW
1157static int gen6_drpc_info(struct seq_file *m)
1158{
1159
1160 struct drm_info_node *node = (struct drm_info_node *) m->private;
1161 struct drm_device *dev = node->minor->dev;
1162 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1163 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1164 unsigned forcewake_count;
4d85529d
BW
1165 int count=0, ret;
1166
1167
1168 ret = mutex_lock_interruptible(&dev->struct_mutex);
1169 if (ret)
1170 return ret;
1171
93b525dc
DV
1172 spin_lock_irq(&dev_priv->gt_lock);
1173 forcewake_count = dev_priv->forcewake_count;
1174 spin_unlock_irq(&dev_priv->gt_lock);
1175
1176 if (forcewake_count) {
1177 seq_printf(m, "RC information inaccurate because somebody "
1178 "holds a forcewake reference \n");
4d85529d
BW
1179 } else {
1180 /* NB: we cannot use forcewake, else we read the wrong values */
1181 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1182 udelay(10);
1183 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1184 }
1185
1186 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1187 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1188
1189 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1190 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1191 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1192 mutex_lock(&dev_priv->rps.hw_lock);
1193 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1194 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d
BW
1195
1196 seq_printf(m, "Video Turbo Mode: %s\n",
1197 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1198 seq_printf(m, "HW control enabled: %s\n",
1199 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1200 seq_printf(m, "SW control enabled: %s\n",
1201 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1202 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1203 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1204 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1205 seq_printf(m, "RC6 Enabled: %s\n",
1206 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1207 seq_printf(m, "Deep RC6 Enabled: %s\n",
1208 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1209 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1210 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1211 seq_printf(m, "Current RC state: ");
1212 switch (gt_core_status & GEN6_RCn_MASK) {
1213 case GEN6_RC0:
1214 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1215 seq_printf(m, "Core Power Down\n");
1216 else
1217 seq_printf(m, "on\n");
1218 break;
1219 case GEN6_RC3:
1220 seq_printf(m, "RC3\n");
1221 break;
1222 case GEN6_RC6:
1223 seq_printf(m, "RC6\n");
1224 break;
1225 case GEN6_RC7:
1226 seq_printf(m, "RC7\n");
1227 break;
1228 default:
1229 seq_printf(m, "Unknown\n");
1230 break;
1231 }
1232
1233 seq_printf(m, "Core Power Down: %s\n",
1234 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1235
1236 /* Not exactly sure what this is */
1237 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1238 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1239 seq_printf(m, "RC6 residency since boot: %u\n",
1240 I915_READ(GEN6_GT_GFX_RC6));
1241 seq_printf(m, "RC6+ residency since boot: %u\n",
1242 I915_READ(GEN6_GT_GFX_RC6p));
1243 seq_printf(m, "RC6++ residency since boot: %u\n",
1244 I915_READ(GEN6_GT_GFX_RC6pp));
1245
ecd8faea
BW
1246 seq_printf(m, "RC6 voltage: %dmV\n",
1247 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1248 seq_printf(m, "RC6+ voltage: %dmV\n",
1249 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1250 seq_printf(m, "RC6++ voltage: %dmV\n",
1251 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1252 return 0;
1253}
1254
1255static int i915_drpc_info(struct seq_file *m, void *unused)
1256{
1257 struct drm_info_node *node = (struct drm_info_node *) m->private;
1258 struct drm_device *dev = node->minor->dev;
1259
1260 if (IS_GEN6(dev) || IS_GEN7(dev))
1261 return gen6_drpc_info(m);
1262 else
1263 return ironlake_drpc_info(m);
1264}
1265
b5e50c3f
JB
1266static int i915_fbc_status(struct seq_file *m, void *unused)
1267{
1268 struct drm_info_node *node = (struct drm_info_node *) m->private;
1269 struct drm_device *dev = node->minor->dev;
b5e50c3f 1270 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 1271
ee5382ae 1272 if (!I915_HAS_FBC(dev)) {
b5e50c3f
JB
1273 seq_printf(m, "FBC unsupported on this chipset\n");
1274 return 0;
1275 }
1276
ee5382ae 1277 if (intel_fbc_enabled(dev)) {
b5e50c3f
JB
1278 seq_printf(m, "FBC enabled\n");
1279 } else {
1280 seq_printf(m, "FBC disabled: ");
1281 switch (dev_priv->no_fbc_reason) {
bed4a673
CW
1282 case FBC_NO_OUTPUT:
1283 seq_printf(m, "no outputs");
1284 break;
b5e50c3f
JB
1285 case FBC_STOLEN_TOO_SMALL:
1286 seq_printf(m, "not enough stolen memory");
1287 break;
1288 case FBC_UNSUPPORTED_MODE:
1289 seq_printf(m, "mode not supported");
1290 break;
1291 case FBC_MODE_TOO_LARGE:
1292 seq_printf(m, "mode too large");
1293 break;
1294 case FBC_BAD_PLANE:
1295 seq_printf(m, "FBC unsupported on plane");
1296 break;
1297 case FBC_NOT_TILED:
1298 seq_printf(m, "scanout buffer not tiled");
1299 break;
9c928d16
JB
1300 case FBC_MULTIPLE_PIPES:
1301 seq_printf(m, "multiple pipes are enabled");
1302 break;
c1a9f047
JB
1303 case FBC_MODULE_PARAM:
1304 seq_printf(m, "disabled per module param (default off)");
1305 break;
b5e50c3f
JB
1306 default:
1307 seq_printf(m, "unknown reason");
1308 }
1309 seq_printf(m, "\n");
1310 }
1311 return 0;
1312}
1313
4a9bef37
JB
1314static int i915_sr_status(struct seq_file *m, void *unused)
1315{
1316 struct drm_info_node *node = (struct drm_info_node *) m->private;
1317 struct drm_device *dev = node->minor->dev;
1318 drm_i915_private_t *dev_priv = dev->dev_private;
1319 bool sr_enabled = false;
1320
1398261a 1321 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1322 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1323 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1324 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1325 else if (IS_I915GM(dev))
1326 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1327 else if (IS_PINEVIEW(dev))
1328 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1329
5ba2aaaa
CW
1330 seq_printf(m, "self-refresh: %s\n",
1331 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1332
1333 return 0;
1334}
1335
7648fa99
JB
1336static int i915_emon_status(struct seq_file *m, void *unused)
1337{
1338 struct drm_info_node *node = (struct drm_info_node *) m->private;
1339 struct drm_device *dev = node->minor->dev;
1340 drm_i915_private_t *dev_priv = dev->dev_private;
1341 unsigned long temp, chipset, gfx;
de227ef0
CW
1342 int ret;
1343
582be6b4
CW
1344 if (!IS_GEN5(dev))
1345 return -ENODEV;
1346
de227ef0
CW
1347 ret = mutex_lock_interruptible(&dev->struct_mutex);
1348 if (ret)
1349 return ret;
7648fa99
JB
1350
1351 temp = i915_mch_val(dev_priv);
1352 chipset = i915_chipset_val(dev_priv);
1353 gfx = i915_gfx_val(dev_priv);
de227ef0 1354 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1355
1356 seq_printf(m, "GMCH temp: %ld\n", temp);
1357 seq_printf(m, "Chipset power: %ld\n", chipset);
1358 seq_printf(m, "GFX power: %ld\n", gfx);
1359 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1360
1361 return 0;
1362}
1363
23b2f8bb
JB
1364static int i915_ring_freq_table(struct seq_file *m, void *unused)
1365{
1366 struct drm_info_node *node = (struct drm_info_node *) m->private;
1367 struct drm_device *dev = node->minor->dev;
1368 drm_i915_private_t *dev_priv = dev->dev_private;
1369 int ret;
1370 int gpu_freq, ia_freq;
1371
1c70c0ce 1372 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
23b2f8bb
JB
1373 seq_printf(m, "unsupported on this chipset\n");
1374 return 0;
1375 }
1376
4fc688ce 1377 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb
JB
1378 if (ret)
1379 return ret;
1380
3ebecd07 1381 seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1382
c6a828d3
DV
1383 for (gpu_freq = dev_priv->rps.min_delay;
1384 gpu_freq <= dev_priv->rps.max_delay;
23b2f8bb 1385 gpu_freq++) {
42c0526c
BW
1386 ia_freq = gpu_freq;
1387 sandybridge_pcode_read(dev_priv,
1388 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1389 &ia_freq);
3ebecd07
CW
1390 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1391 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1392 ((ia_freq >> 0) & 0xff) * 100,
1393 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1394 }
1395
4fc688ce 1396 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb
JB
1397
1398 return 0;
1399}
1400
7648fa99
JB
1401static int i915_gfxec(struct seq_file *m, void *unused)
1402{
1403 struct drm_info_node *node = (struct drm_info_node *) m->private;
1404 struct drm_device *dev = node->minor->dev;
1405 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1406 int ret;
1407
1408 ret = mutex_lock_interruptible(&dev->struct_mutex);
1409 if (ret)
1410 return ret;
7648fa99
JB
1411
1412 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1413
616fdb5a
BW
1414 mutex_unlock(&dev->struct_mutex);
1415
7648fa99
JB
1416 return 0;
1417}
1418
44834a67
CW
1419static int i915_opregion(struct seq_file *m, void *unused)
1420{
1421 struct drm_info_node *node = (struct drm_info_node *) m->private;
1422 struct drm_device *dev = node->minor->dev;
1423 drm_i915_private_t *dev_priv = dev->dev_private;
1424 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1425 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1426 int ret;
1427
0d38f009
DV
1428 if (data == NULL)
1429 return -ENOMEM;
1430
44834a67
CW
1431 ret = mutex_lock_interruptible(&dev->struct_mutex);
1432 if (ret)
0d38f009 1433 goto out;
44834a67 1434
0d38f009
DV
1435 if (opregion->header) {
1436 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1437 seq_write(m, data, OPREGION_SIZE);
1438 }
44834a67
CW
1439
1440 mutex_unlock(&dev->struct_mutex);
1441
0d38f009
DV
1442out:
1443 kfree(data);
44834a67
CW
1444 return 0;
1445}
1446
37811fcc
CW
1447static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1448{
1449 struct drm_info_node *node = (struct drm_info_node *) m->private;
1450 struct drm_device *dev = node->minor->dev;
1451 drm_i915_private_t *dev_priv = dev->dev_private;
1452 struct intel_fbdev *ifbdev;
1453 struct intel_framebuffer *fb;
1454 int ret;
1455
1456 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1457 if (ret)
1458 return ret;
1459
1460 ifbdev = dev_priv->fbdev;
1461 fb = to_intel_framebuffer(ifbdev->helper.fb);
1462
623f9783 1463 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1464 fb->base.width,
1465 fb->base.height,
1466 fb->base.depth,
623f9783
DV
1467 fb->base.bits_per_pixel,
1468 atomic_read(&fb->base.refcount.refcount));
05394f39 1469 describe_obj(m, fb->obj);
37811fcc 1470 seq_printf(m, "\n");
4b096ac1 1471 mutex_unlock(&dev->mode_config.mutex);
37811fcc 1472
4b096ac1 1473 mutex_lock(&dev->mode_config.fb_lock);
37811fcc
CW
1474 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1475 if (&fb->base == ifbdev->helper.fb)
1476 continue;
1477
623f9783 1478 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1479 fb->base.width,
1480 fb->base.height,
1481 fb->base.depth,
623f9783
DV
1482 fb->base.bits_per_pixel,
1483 atomic_read(&fb->base.refcount.refcount));
05394f39 1484 describe_obj(m, fb->obj);
37811fcc
CW
1485 seq_printf(m, "\n");
1486 }
4b096ac1 1487 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1488
1489 return 0;
1490}
1491
e76d3630
BW
1492static int i915_context_status(struct seq_file *m, void *unused)
1493{
1494 struct drm_info_node *node = (struct drm_info_node *) m->private;
1495 struct drm_device *dev = node->minor->dev;
1496 drm_i915_private_t *dev_priv = dev->dev_private;
a168c293
BW
1497 struct intel_ring_buffer *ring;
1498 int ret, i;
e76d3630
BW
1499
1500 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1501 if (ret)
1502 return ret;
1503
3e373948 1504 if (dev_priv->ips.pwrctx) {
dc501fbc 1505 seq_printf(m, "power context ");
3e373948 1506 describe_obj(m, dev_priv->ips.pwrctx);
dc501fbc
BW
1507 seq_printf(m, "\n");
1508 }
e76d3630 1509
3e373948 1510 if (dev_priv->ips.renderctx) {
dc501fbc 1511 seq_printf(m, "render context ");
3e373948 1512 describe_obj(m, dev_priv->ips.renderctx);
dc501fbc
BW
1513 seq_printf(m, "\n");
1514 }
e76d3630 1515
a168c293
BW
1516 for_each_ring(ring, dev_priv, i) {
1517 if (ring->default_context) {
1518 seq_printf(m, "HW default context %s ring ", ring->name);
1519 describe_obj(m, ring->default_context->obj);
1520 seq_printf(m, "\n");
1521 }
1522 }
1523
e76d3630
BW
1524 mutex_unlock(&dev->mode_config.mutex);
1525
1526 return 0;
1527}
1528
6d794d42
BW
1529static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1530{
1531 struct drm_info_node *node = (struct drm_info_node *) m->private;
1532 struct drm_device *dev = node->minor->dev;
1533 struct drm_i915_private *dev_priv = dev->dev_private;
9f1f46a4 1534 unsigned forcewake_count;
6d794d42 1535
9f1f46a4
DV
1536 spin_lock_irq(&dev_priv->gt_lock);
1537 forcewake_count = dev_priv->forcewake_count;
1538 spin_unlock_irq(&dev_priv->gt_lock);
6d794d42 1539
9f1f46a4 1540 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1541
1542 return 0;
1543}
1544
ea16a3cd
DV
1545static const char *swizzle_string(unsigned swizzle)
1546{
1547 switch(swizzle) {
1548 case I915_BIT_6_SWIZZLE_NONE:
1549 return "none";
1550 case I915_BIT_6_SWIZZLE_9:
1551 return "bit9";
1552 case I915_BIT_6_SWIZZLE_9_10:
1553 return "bit9/bit10";
1554 case I915_BIT_6_SWIZZLE_9_11:
1555 return "bit9/bit11";
1556 case I915_BIT_6_SWIZZLE_9_10_11:
1557 return "bit9/bit10/bit11";
1558 case I915_BIT_6_SWIZZLE_9_17:
1559 return "bit9/bit17";
1560 case I915_BIT_6_SWIZZLE_9_10_17:
1561 return "bit9/bit10/bit17";
1562 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1563 return "unknown";
ea16a3cd
DV
1564 }
1565
1566 return "bug";
1567}
1568
1569static int i915_swizzle_info(struct seq_file *m, void *data)
1570{
1571 struct drm_info_node *node = (struct drm_info_node *) m->private;
1572 struct drm_device *dev = node->minor->dev;
1573 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1574 int ret;
1575
1576 ret = mutex_lock_interruptible(&dev->struct_mutex);
1577 if (ret)
1578 return ret;
ea16a3cd 1579
ea16a3cd
DV
1580 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1581 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1582 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1583 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1584
1585 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1586 seq_printf(m, "DDC = 0x%08x\n",
1587 I915_READ(DCC));
1588 seq_printf(m, "C0DRB3 = 0x%04x\n",
1589 I915_READ16(C0DRB3));
1590 seq_printf(m, "C1DRB3 = 0x%04x\n",
1591 I915_READ16(C1DRB3));
3fa7d235
DV
1592 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1593 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1594 I915_READ(MAD_DIMM_C0));
1595 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1596 I915_READ(MAD_DIMM_C1));
1597 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1598 I915_READ(MAD_DIMM_C2));
1599 seq_printf(m, "TILECTL = 0x%08x\n",
1600 I915_READ(TILECTL));
1601 seq_printf(m, "ARB_MODE = 0x%08x\n",
1602 I915_READ(ARB_MODE));
1603 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1604 I915_READ(DISP_ARB_CTL));
ea16a3cd
DV
1605 }
1606 mutex_unlock(&dev->struct_mutex);
1607
1608 return 0;
1609}
1610
3cf17fc5
DV
1611static int i915_ppgtt_info(struct seq_file *m, void *data)
1612{
1613 struct drm_info_node *node = (struct drm_info_node *) m->private;
1614 struct drm_device *dev = node->minor->dev;
1615 struct drm_i915_private *dev_priv = dev->dev_private;
1616 struct intel_ring_buffer *ring;
1617 int i, ret;
1618
1619
1620 ret = mutex_lock_interruptible(&dev->struct_mutex);
1621 if (ret)
1622 return ret;
1623 if (INTEL_INFO(dev)->gen == 6)
1624 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1625
a2c7f6fd 1626 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1627 seq_printf(m, "%s\n", ring->name);
1628 if (INTEL_INFO(dev)->gen == 7)
1629 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1630 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1631 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1632 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1633 }
1634 if (dev_priv->mm.aliasing_ppgtt) {
1635 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1636
1637 seq_printf(m, "aliasing PPGTT:\n");
1638 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1639 }
1640 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1641 mutex_unlock(&dev->struct_mutex);
1642
1643 return 0;
1644}
1645
57f350b6
JB
1646static int i915_dpio_info(struct seq_file *m, void *data)
1647{
1648 struct drm_info_node *node = (struct drm_info_node *) m->private;
1649 struct drm_device *dev = node->minor->dev;
1650 struct drm_i915_private *dev_priv = dev->dev_private;
1651 int ret;
1652
1653
1654 if (!IS_VALLEYVIEW(dev)) {
1655 seq_printf(m, "unsupported\n");
1656 return 0;
1657 }
1658
09153000 1659 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
57f350b6
JB
1660 if (ret)
1661 return ret;
1662
1663 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1664
1665 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1666 intel_dpio_read(dev_priv, _DPIO_DIV_A));
1667 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1668 intel_dpio_read(dev_priv, _DPIO_DIV_B));
1669
1670 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1671 intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
1672 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1673 intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
1674
1675 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1676 intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
1677 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1678 intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
1679
1680 seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
1681 intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
1682 seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
1683 intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
1684
1685 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1686 intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
1687
09153000 1688 mutex_unlock(&dev_priv->dpio_lock);
57f350b6
JB
1689
1690 return 0;
1691}
1692
647416f9
KC
1693static int
1694i915_wedged_get(void *data, u64 *val)
f3cd474b 1695{
647416f9 1696 struct drm_device *dev = data;
f3cd474b 1697 drm_i915_private_t *dev_priv = dev->dev_private;
f3cd474b 1698
647416f9 1699 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 1700
647416f9 1701 return 0;
f3cd474b
CW
1702}
1703
647416f9
KC
1704static int
1705i915_wedged_set(void *data, u64 val)
f3cd474b 1706{
647416f9 1707 struct drm_device *dev = data;
f3cd474b 1708
647416f9 1709 DRM_INFO("Manually setting wedged to %llu\n", val);
527f9e90 1710 i915_handle_error(dev, val);
f3cd474b 1711
647416f9 1712 return 0;
f3cd474b
CW
1713}
1714
647416f9
KC
1715DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1716 i915_wedged_get, i915_wedged_set,
3a3b4f98 1717 "%llu\n");
f3cd474b 1718
647416f9
KC
1719static int
1720i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 1721{
647416f9 1722 struct drm_device *dev = data;
e5eb3d63 1723 drm_i915_private_t *dev_priv = dev->dev_private;
e5eb3d63 1724
647416f9 1725 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 1726
647416f9 1727 return 0;
e5eb3d63
DV
1728}
1729
647416f9
KC
1730static int
1731i915_ring_stop_set(void *data, u64 val)
e5eb3d63 1732{
647416f9 1733 struct drm_device *dev = data;
e5eb3d63 1734 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 1735 int ret;
e5eb3d63 1736
647416f9 1737 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 1738
22bcfc6a
DV
1739 ret = mutex_lock_interruptible(&dev->struct_mutex);
1740 if (ret)
1741 return ret;
1742
99584db3 1743 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
1744 mutex_unlock(&dev->struct_mutex);
1745
647416f9 1746 return 0;
e5eb3d63
DV
1747}
1748
647416f9
KC
1749DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
1750 i915_ring_stop_get, i915_ring_stop_set,
1751 "0x%08llx\n");
d5442303 1752
dd624afd
CW
1753#define DROP_UNBOUND 0x1
1754#define DROP_BOUND 0x2
1755#define DROP_RETIRE 0x4
1756#define DROP_ACTIVE 0x8
1757#define DROP_ALL (DROP_UNBOUND | \
1758 DROP_BOUND | \
1759 DROP_RETIRE | \
1760 DROP_ACTIVE)
647416f9
KC
1761static int
1762i915_drop_caches_get(void *data, u64 *val)
dd624afd 1763{
647416f9 1764 *val = DROP_ALL;
dd624afd 1765
647416f9 1766 return 0;
dd624afd
CW
1767}
1768
647416f9
KC
1769static int
1770i915_drop_caches_set(void *data, u64 val)
dd624afd 1771{
647416f9 1772 struct drm_device *dev = data;
dd624afd
CW
1773 struct drm_i915_private *dev_priv = dev->dev_private;
1774 struct drm_i915_gem_object *obj, *next;
647416f9 1775 int ret;
dd624afd 1776
647416f9 1777 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
1778
1779 /* No need to check and wait for gpu resets, only libdrm auto-restarts
1780 * on ioctls on -EAGAIN. */
1781 ret = mutex_lock_interruptible(&dev->struct_mutex);
1782 if (ret)
1783 return ret;
1784
1785 if (val & DROP_ACTIVE) {
1786 ret = i915_gpu_idle(dev);
1787 if (ret)
1788 goto unlock;
1789 }
1790
1791 if (val & (DROP_RETIRE | DROP_ACTIVE))
1792 i915_gem_retire_requests(dev);
1793
1794 if (val & DROP_BOUND) {
1795 list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
1796 if (obj->pin_count == 0) {
1797 ret = i915_gem_object_unbind(obj);
1798 if (ret)
1799 goto unlock;
1800 }
1801 }
1802
1803 if (val & DROP_UNBOUND) {
1804 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1805 if (obj->pages_pin_count == 0) {
1806 ret = i915_gem_object_put_pages(obj);
1807 if (ret)
1808 goto unlock;
1809 }
1810 }
1811
1812unlock:
1813 mutex_unlock(&dev->struct_mutex);
1814
647416f9 1815 return ret;
dd624afd
CW
1816}
1817
647416f9
KC
1818DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
1819 i915_drop_caches_get, i915_drop_caches_set,
1820 "0x%08llx\n");
dd624afd 1821
647416f9
KC
1822static int
1823i915_max_freq_get(void *data, u64 *val)
358733e9 1824{
647416f9 1825 struct drm_device *dev = data;
358733e9 1826 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 1827 int ret;
004777cb
DV
1828
1829 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1830 return -ENODEV;
1831
4fc688ce 1832 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
1833 if (ret)
1834 return ret;
358733e9 1835
0a073b84
JB
1836 if (IS_VALLEYVIEW(dev))
1837 *val = vlv_gpu_freq(dev_priv->mem_freq,
1838 dev_priv->rps.max_delay);
1839 else
1840 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
4fc688ce 1841 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 1842
647416f9 1843 return 0;
358733e9
JB
1844}
1845
647416f9
KC
1846static int
1847i915_max_freq_set(void *data, u64 val)
358733e9 1848{
647416f9 1849 struct drm_device *dev = data;
358733e9 1850 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 1851 int ret;
004777cb
DV
1852
1853 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1854 return -ENODEV;
358733e9 1855
647416f9 1856 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 1857
4fc688ce 1858 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
1859 if (ret)
1860 return ret;
1861
358733e9
JB
1862 /*
1863 * Turbo will still be enabled, but won't go above the set value.
1864 */
0a073b84
JB
1865 if (IS_VALLEYVIEW(dev)) {
1866 val = vlv_freq_opcode(dev_priv->mem_freq, val);
1867 dev_priv->rps.max_delay = val;
1868 gen6_set_rps(dev, val);
1869 } else {
1870 do_div(val, GT_FREQUENCY_MULTIPLIER);
1871 dev_priv->rps.max_delay = val;
1872 gen6_set_rps(dev, val);
1873 }
1874
4fc688ce 1875 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 1876
647416f9 1877 return 0;
358733e9
JB
1878}
1879
647416f9
KC
1880DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
1881 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 1882 "%llu\n");
358733e9 1883
647416f9
KC
1884static int
1885i915_min_freq_get(void *data, u64 *val)
1523c310 1886{
647416f9 1887 struct drm_device *dev = data;
1523c310 1888 drm_i915_private_t *dev_priv = dev->dev_private;
647416f9 1889 int ret;
004777cb
DV
1890
1891 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1892 return -ENODEV;
1893
4fc688ce 1894 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
1895 if (ret)
1896 return ret;
1523c310 1897
0a073b84
JB
1898 if (IS_VALLEYVIEW(dev))
1899 *val = vlv_gpu_freq(dev_priv->mem_freq,
1900 dev_priv->rps.min_delay);
1901 else
1902 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
4fc688ce 1903 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 1904
647416f9 1905 return 0;
1523c310
JB
1906}
1907
647416f9
KC
1908static int
1909i915_min_freq_set(void *data, u64 val)
1523c310 1910{
647416f9 1911 struct drm_device *dev = data;
1523c310 1912 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 1913 int ret;
004777cb
DV
1914
1915 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1916 return -ENODEV;
1523c310 1917
647416f9 1918 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 1919
4fc688ce 1920 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
1921 if (ret)
1922 return ret;
1923
1523c310
JB
1924 /*
1925 * Turbo will still be enabled, but won't go below the set value.
1926 */
0a073b84
JB
1927 if (IS_VALLEYVIEW(dev)) {
1928 val = vlv_freq_opcode(dev_priv->mem_freq, val);
1929 dev_priv->rps.min_delay = val;
1930 valleyview_set_rps(dev, val);
1931 } else {
1932 do_div(val, GT_FREQUENCY_MULTIPLIER);
1933 dev_priv->rps.min_delay = val;
1934 gen6_set_rps(dev, val);
1935 }
4fc688ce 1936 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 1937
647416f9 1938 return 0;
1523c310
JB
1939}
1940
647416f9
KC
1941DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
1942 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 1943 "%llu\n");
1523c310 1944
647416f9
KC
1945static int
1946i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 1947{
647416f9 1948 struct drm_device *dev = data;
07b7ddd9 1949 drm_i915_private_t *dev_priv = dev->dev_private;
07b7ddd9 1950 u32 snpcr;
647416f9 1951 int ret;
07b7ddd9 1952
004777cb
DV
1953 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1954 return -ENODEV;
1955
22bcfc6a
DV
1956 ret = mutex_lock_interruptible(&dev->struct_mutex);
1957 if (ret)
1958 return ret;
1959
07b7ddd9
JB
1960 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1961 mutex_unlock(&dev_priv->dev->struct_mutex);
1962
647416f9 1963 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 1964
647416f9 1965 return 0;
07b7ddd9
JB
1966}
1967
647416f9
KC
1968static int
1969i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 1970{
647416f9 1971 struct drm_device *dev = data;
07b7ddd9 1972 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 1973 u32 snpcr;
07b7ddd9 1974
004777cb
DV
1975 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1976 return -ENODEV;
1977
647416f9 1978 if (val > 3)
07b7ddd9
JB
1979 return -EINVAL;
1980
647416f9 1981 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
1982
1983 /* Update the cache sharing policy here as well */
1984 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1985 snpcr &= ~GEN6_MBC_SNPCR_MASK;
1986 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
1987 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
1988
647416f9 1989 return 0;
07b7ddd9
JB
1990}
1991
647416f9
KC
1992DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
1993 i915_cache_sharing_get, i915_cache_sharing_set,
1994 "%llu\n");
07b7ddd9 1995
f3cd474b
CW
1996/* As the drm_debugfs_init() routines are called before dev->dev_private is
1997 * allocated we need to hook into the minor for release. */
1998static int
1999drm_add_fake_info_node(struct drm_minor *minor,
2000 struct dentry *ent,
2001 const void *key)
2002{
2003 struct drm_info_node *node;
2004
2005 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
2006 if (node == NULL) {
2007 debugfs_remove(ent);
2008 return -ENOMEM;
2009 }
2010
2011 node->minor = minor;
2012 node->dent = ent;
2013 node->info_ent = (void *) key;
b3e067c0
MS
2014
2015 mutex_lock(&minor->debugfs_lock);
2016 list_add(&node->list, &minor->debugfs_list);
2017 mutex_unlock(&minor->debugfs_lock);
f3cd474b
CW
2018
2019 return 0;
2020}
2021
6d794d42
BW
2022static int i915_forcewake_open(struct inode *inode, struct file *file)
2023{
2024 struct drm_device *dev = inode->i_private;
2025 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 2026
075edca4 2027 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
2028 return 0;
2029
6d794d42 2030 gen6_gt_force_wake_get(dev_priv);
6d794d42
BW
2031
2032 return 0;
2033}
2034
c43b5634 2035static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
2036{
2037 struct drm_device *dev = inode->i_private;
2038 struct drm_i915_private *dev_priv = dev->dev_private;
2039
075edca4 2040 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
2041 return 0;
2042
6d794d42 2043 gen6_gt_force_wake_put(dev_priv);
6d794d42
BW
2044
2045 return 0;
2046}
2047
2048static const struct file_operations i915_forcewake_fops = {
2049 .owner = THIS_MODULE,
2050 .open = i915_forcewake_open,
2051 .release = i915_forcewake_release,
2052};
2053
2054static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2055{
2056 struct drm_device *dev = minor->dev;
2057 struct dentry *ent;
2058
2059 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 2060 S_IRUSR,
6d794d42
BW
2061 root, dev,
2062 &i915_forcewake_fops);
2063 if (IS_ERR(ent))
2064 return PTR_ERR(ent);
2065
8eb57294 2066 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
2067}
2068
6a9c308d
DV
2069static int i915_debugfs_create(struct dentry *root,
2070 struct drm_minor *minor,
2071 const char *name,
2072 const struct file_operations *fops)
07b7ddd9
JB
2073{
2074 struct drm_device *dev = minor->dev;
2075 struct dentry *ent;
2076
6a9c308d 2077 ent = debugfs_create_file(name,
07b7ddd9
JB
2078 S_IRUGO | S_IWUSR,
2079 root, dev,
6a9c308d 2080 fops);
07b7ddd9
JB
2081 if (IS_ERR(ent))
2082 return PTR_ERR(ent);
2083
6a9c308d 2084 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
2085}
2086
27c202ad 2087static struct drm_info_list i915_debugfs_list[] = {
311bd68e 2088 {"i915_capabilities", i915_capabilities, 0},
73aa808f 2089 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 2090 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 2091 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 2092 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 2093 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4e5359cd 2094 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
2095 {"i915_gem_request", i915_gem_request_info, 0},
2096 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 2097 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 2098 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
2099 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2100 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2101 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
f97108d1
JB
2102 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2103 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2104 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2105 {"i915_inttoext_table", i915_inttoext_table, 0},
2106 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 2107 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 2108 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 2109 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 2110 {"i915_fbc_status", i915_fbc_status, 0},
4a9bef37 2111 {"i915_sr_status", i915_sr_status, 0},
44834a67 2112 {"i915_opregion", i915_opregion, 0},
37811fcc 2113 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 2114 {"i915_context_status", i915_context_status, 0},
6d794d42 2115 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 2116 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 2117 {"i915_ppgtt_info", i915_ppgtt_info, 0},
57f350b6 2118 {"i915_dpio", i915_dpio_info, 0},
2017263e 2119};
27c202ad 2120#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 2121
27c202ad 2122int i915_debugfs_init(struct drm_minor *minor)
2017263e 2123{
f3cd474b
CW
2124 int ret;
2125
6a9c308d
DV
2126 ret = i915_debugfs_create(minor->debugfs_root, minor,
2127 "i915_wedged",
2128 &i915_wedged_fops);
f3cd474b
CW
2129 if (ret)
2130 return ret;
2131
6d794d42 2132 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
2133 if (ret)
2134 return ret;
6a9c308d
DV
2135
2136 ret = i915_debugfs_create(minor->debugfs_root, minor,
2137 "i915_max_freq",
2138 &i915_max_freq_fops);
07b7ddd9
JB
2139 if (ret)
2140 return ret;
6a9c308d 2141
1523c310
JB
2142 ret = i915_debugfs_create(minor->debugfs_root, minor,
2143 "i915_min_freq",
2144 &i915_min_freq_fops);
2145 if (ret)
2146 return ret;
2147
6a9c308d
DV
2148 ret = i915_debugfs_create(minor->debugfs_root, minor,
2149 "i915_cache_sharing",
2150 &i915_cache_sharing_fops);
6d794d42
BW
2151 if (ret)
2152 return ret;
004777cb 2153
e5eb3d63
DV
2154 ret = i915_debugfs_create(minor->debugfs_root, minor,
2155 "i915_ring_stop",
2156 &i915_ring_stop_fops);
2157 if (ret)
2158 return ret;
6d794d42 2159
dd624afd
CW
2160 ret = i915_debugfs_create(minor->debugfs_root, minor,
2161 "i915_gem_drop_caches",
2162 &i915_drop_caches_fops);
2163 if (ret)
2164 return ret;
2165
d5442303
DV
2166 ret = i915_debugfs_create(minor->debugfs_root, minor,
2167 "i915_error_state",
2168 &i915_error_state_fops);
2169 if (ret)
2170 return ret;
2171
40633219
MK
2172 ret = i915_debugfs_create(minor->debugfs_root, minor,
2173 "i915_next_seqno",
2174 &i915_next_seqno_fops);
2175 if (ret)
2176 return ret;
2177
27c202ad
BG
2178 return drm_debugfs_create_files(i915_debugfs_list,
2179 I915_DEBUGFS_ENTRIES,
2017263e
BG
2180 minor->debugfs_root, minor);
2181}
2182
27c202ad 2183void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 2184{
27c202ad
BG
2185 drm_debugfs_remove_files(i915_debugfs_list,
2186 I915_DEBUGFS_ENTRIES, minor);
6d794d42
BW
2187 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2188 1, minor);
33db679b
KH
2189 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
2190 1, minor);
358733e9
JB
2191 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
2192 1, minor);
1523c310
JB
2193 drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
2194 1, minor);
07b7ddd9
JB
2195 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
2196 1, minor);
dd624afd
CW
2197 drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
2198 1, minor);
e5eb3d63
DV
2199 drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
2200 1, minor);
6bd459df
DV
2201 drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
2202 1, minor);
40633219
MK
2203 drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
2204 1, minor);
2017263e
BG
2205}
2206
2207#endif /* CONFIG_DEBUG_FS */