Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/sparc
[linux-2.6-block.git] / drivers / gpu / drm / exynos / exynos_drm_fimd.c
CommitLineData
1c248b7d
ID
1/* exynos_drm_fimd.c
2 *
3 * Copyright (C) 2011 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Inki Dae <inki.dae@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
760285e7 14#include <drm/drmP.h>
1c248b7d
ID
15
16#include <linux/kernel.h>
1c248b7d
ID
17#include <linux/platform_device.h>
18#include <linux/clk.h>
3f1c781d 19#include <linux/of.h>
d636ead8 20#include <linux/of_device.h>
cb91f6a0 21#include <linux/pm_runtime.h>
f37cd5e8 22#include <linux/component.h>
3854fab2
YC
23#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
1c248b7d 25
7f4596f4 26#include <video/of_display_timing.h>
111e6055 27#include <video/of_videomode.h>
5a213a55 28#include <video/samsung_fimd.h>
1c248b7d 29#include <drm/exynos_drm.h>
1c248b7d
ID
30
31#include "exynos_drm_drv.h"
0488f50e 32#include "exynos_drm_fb.h"
1c248b7d
ID
33#include "exynos_drm_fbdev.h"
34#include "exynos_drm_crtc.h"
7ee14cdc 35#include "exynos_drm_plane.h"
bcc5cd1c 36#include "exynos_drm_iommu.h"
1c248b7d
ID
37
38/*
b8654b37 39 * FIMD stands for Fully Interactive Mobile Display and
1c248b7d
ID
40 * as a display controller, it transfers contents drawn on memory
41 * to a LCD Panel through Display Interfaces such as RGB or
42 * CPU Interface.
43 */
44
66367461 45#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
111e6055 46
1c248b7d
ID
47/* position control register for hardware window 0, 2 ~ 4.*/
48#define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
49#define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
0f10cf14
LKA
50/*
51 * size control register for hardware windows 0 and alpha control register
52 * for hardware windows 1 ~ 4
53 */
54#define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
55/* size control register for hardware windows 1 ~ 2. */
1c248b7d
ID
56#define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
57
453b44a3
GP
58#define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
59#define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
60
1c248b7d 61#define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
cb11b3f1 62#define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
1c248b7d
ID
63#define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
64#define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
65
66/* color key control register for hardware window 1 ~ 4. */
0f10cf14 67#define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
1c248b7d 68/* color key value register for hardware window 1 ~ 4. */
0f10cf14 69#define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
1c248b7d 70
3854fab2
YC
71/* I80 / RGB trigger control register */
72#define TRIGCON 0x1A4
73#define TRGMODE_I80_RGB_ENABLE_I80 (1 << 0)
74#define SWTRGCMD_I80_RGB_ENABLE (1 << 1)
75
76/* display mode change control register except exynos4 */
77#define VIDOUT_CON 0x000
78#define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
79
80/* I80 interface control for main LDI register */
81#define I80IFCONFAx(x) (0x1B0 + (x) * 4)
82#define I80IFCONFBx(x) (0x1B8 + (x) * 4)
83#define LCD_CS_SETUP(x) ((x) << 16)
84#define LCD_WR_SETUP(x) ((x) << 12)
85#define LCD_WR_ACTIVE(x) ((x) << 8)
86#define LCD_WR_HOLD(x) ((x) << 4)
87#define I80IFEN_ENABLE (1 << 0)
88
1c248b7d
ID
89/* FIMD has totally five hardware windows. */
90#define WINDOWS_NR 5
91
e2e13389
LKA
92struct fimd_driver_data {
93 unsigned int timing_base;
3854fab2
YC
94 unsigned int lcdblk_offset;
95 unsigned int lcdblk_vt_shift;
96 unsigned int lcdblk_bypass_shift;
1feafd3a 97 unsigned int lcdblk_mic_bypass_shift;
de7af100
TF
98
99 unsigned int has_shadowcon:1;
411d9ed4 100 unsigned int has_clksel:1;
5cc4621a 101 unsigned int has_limited_fmt:1;
3854fab2 102 unsigned int has_vidoutcon:1;
3c3c9c1d 103 unsigned int has_vtsel:1;
1feafd3a 104 unsigned int has_mic_bypass:1;
e2e13389
LKA
105};
106
725ddead
TF
107static struct fimd_driver_data s3c64xx_fimd_driver_data = {
108 .timing_base = 0x0,
109 .has_clksel = 1,
5cc4621a 110 .has_limited_fmt = 1,
725ddead
TF
111};
112
d6ce7b58
ID
113static struct fimd_driver_data exynos3_fimd_driver_data = {
114 .timing_base = 0x20000,
115 .lcdblk_offset = 0x210,
116 .lcdblk_bypass_shift = 1,
117 .has_shadowcon = 1,
118 .has_vidoutcon = 1,
119};
120
6ecf18f9 121static struct fimd_driver_data exynos4_fimd_driver_data = {
e2e13389 122 .timing_base = 0x0,
3854fab2
YC
123 .lcdblk_offset = 0x210,
124 .lcdblk_vt_shift = 10,
125 .lcdblk_bypass_shift = 1,
de7af100 126 .has_shadowcon = 1,
3c3c9c1d 127 .has_vtsel = 1,
e2e13389
LKA
128};
129
dcb622aa
YC
130static struct fimd_driver_data exynos4415_fimd_driver_data = {
131 .timing_base = 0x20000,
132 .lcdblk_offset = 0x210,
133 .lcdblk_vt_shift = 10,
134 .lcdblk_bypass_shift = 1,
135 .has_shadowcon = 1,
136 .has_vidoutcon = 1,
3c3c9c1d 137 .has_vtsel = 1,
dcb622aa
YC
138};
139
6ecf18f9 140static struct fimd_driver_data exynos5_fimd_driver_data = {
e2e13389 141 .timing_base = 0x20000,
3854fab2
YC
142 .lcdblk_offset = 0x214,
143 .lcdblk_vt_shift = 24,
144 .lcdblk_bypass_shift = 15,
de7af100 145 .has_shadowcon = 1,
3854fab2 146 .has_vidoutcon = 1,
3c3c9c1d 147 .has_vtsel = 1,
e2e13389
LKA
148};
149
1feafd3a
CP
150static struct fimd_driver_data exynos5420_fimd_driver_data = {
151 .timing_base = 0x20000,
152 .lcdblk_offset = 0x214,
153 .lcdblk_vt_shift = 24,
154 .lcdblk_bypass_shift = 15,
155 .lcdblk_mic_bypass_shift = 11,
156 .has_shadowcon = 1,
157 .has_vidoutcon = 1,
158 .has_vtsel = 1,
159 .has_mic_bypass = 1,
160};
161
1c248b7d 162struct fimd_context {
bb7704d6 163 struct device *dev;
40c8ab4b 164 struct drm_device *drm_dev;
93bca243 165 struct exynos_drm_crtc *crtc;
7ee14cdc 166 struct exynos_drm_plane planes[WINDOWS_NR];
fd2d2fc2 167 struct exynos_drm_plane_config configs[WINDOWS_NR];
1c248b7d
ID
168 struct clk *bus_clk;
169 struct clk *lcd_clk;
1c248b7d 170 void __iomem *regs;
3854fab2 171 struct regmap *sysreg;
1c248b7d 172 unsigned long irq_flags;
3854fab2 173 u32 vidcon0;
1c248b7d 174 u32 vidcon1;
3854fab2
YC
175 u32 vidout_con;
176 u32 i80ifcon;
177 bool i80_if;
cb91f6a0 178 bool suspended;
080be03d 179 int pipe;
01ce113c
P
180 wait_queue_head_t wait_vsync_queue;
181 atomic_t wait_vsync_event;
3854fab2
YC
182 atomic_t win_updated;
183 atomic_t triggering;
1c248b7d 184
18873465 185 struct fimd_driver_data *driver_data;
2b8376c8 186 struct drm_encoder *encoder;
1c248b7d
ID
187};
188
d636ead8 189static const struct of_device_id fimd_driver_dt_match[] = {
725ddead
TF
190 { .compatible = "samsung,s3c6400-fimd",
191 .data = &s3c64xx_fimd_driver_data },
d6ce7b58
ID
192 { .compatible = "samsung,exynos3250-fimd",
193 .data = &exynos3_fimd_driver_data },
5830daf8 194 { .compatible = "samsung,exynos4210-fimd",
d636ead8 195 .data = &exynos4_fimd_driver_data },
dcb622aa
YC
196 { .compatible = "samsung,exynos4415-fimd",
197 .data = &exynos4415_fimd_driver_data },
5830daf8 198 { .compatible = "samsung,exynos5250-fimd",
d636ead8 199 .data = &exynos5_fimd_driver_data },
1feafd3a
CP
200 { .compatible = "samsung,exynos5420-fimd",
201 .data = &exynos5420_fimd_driver_data },
d636ead8
JS
202 {},
203};
0262ceeb 204MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
d636ead8 205
fd2d2fc2
MS
206static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
207 DRM_PLANE_TYPE_PRIMARY,
208 DRM_PLANE_TYPE_OVERLAY,
209 DRM_PLANE_TYPE_OVERLAY,
210 DRM_PLANE_TYPE_OVERLAY,
211 DRM_PLANE_TYPE_CURSOR,
212};
213
fbbb1e1a
MS
214static const uint32_t fimd_formats[] = {
215 DRM_FORMAT_C8,
216 DRM_FORMAT_XRGB1555,
217 DRM_FORMAT_RGB565,
218 DRM_FORMAT_XRGB8888,
219 DRM_FORMAT_ARGB8888,
220};
221
e2e13389
LKA
222static inline struct fimd_driver_data *drm_fimd_get_driver_data(
223 struct platform_device *pdev)
224{
d636ead8
JS
225 const struct of_device_id *of_id =
226 of_match_device(fimd_driver_dt_match, &pdev->dev);
227
2d3f173c 228 return (struct fimd_driver_data *)of_id->data;
e2e13389
LKA
229}
230
fb88e214
MS
231static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
232{
233 struct fimd_context *ctx = crtc->ctx;
234 u32 val;
235
236 if (ctx->suspended)
237 return -EPERM;
238
239 if (!test_and_set_bit(0, &ctx->irq_flags)) {
240 val = readl(ctx->regs + VIDINTCON0);
241
242 val |= VIDINTCON0_INT_ENABLE;
243
244 if (ctx->i80_if) {
245 val |= VIDINTCON0_INT_I80IFDONE;
246 val |= VIDINTCON0_INT_SYSMAINCON;
247 val &= ~VIDINTCON0_INT_SYSSUBCON;
248 } else {
249 val |= VIDINTCON0_INT_FRAME;
250
251 val &= ~VIDINTCON0_FRAMESEL0_MASK;
252 val |= VIDINTCON0_FRAMESEL0_VSYNC;
253 val &= ~VIDINTCON0_FRAMESEL1_MASK;
254 val |= VIDINTCON0_FRAMESEL1_NONE;
255 }
256
257 writel(val, ctx->regs + VIDINTCON0);
258 }
259
260 return 0;
261}
262
263static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
264{
265 struct fimd_context *ctx = crtc->ctx;
266 u32 val;
267
268 if (ctx->suspended)
269 return;
270
271 if (test_and_clear_bit(0, &ctx->irq_flags)) {
272 val = readl(ctx->regs + VIDINTCON0);
273
274 val &= ~VIDINTCON0_INT_ENABLE;
275
276 if (ctx->i80_if) {
277 val &= ~VIDINTCON0_INT_I80IFDONE;
278 val &= ~VIDINTCON0_INT_SYSMAINCON;
279 val &= ~VIDINTCON0_INT_SYSSUBCON;
280 } else
281 val &= ~VIDINTCON0_INT_FRAME;
282
283 writel(val, ctx->regs + VIDINTCON0);
284 }
285}
286
93bca243 287static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
f13bdbd1 288{
93bca243 289 struct fimd_context *ctx = crtc->ctx;
f13bdbd1
AA
290
291 if (ctx->suspended)
292 return;
293
294 atomic_set(&ctx->wait_vsync_event, 1);
295
296 /*
297 * wait for FIMD to signal VSYNC interrupt or return after
298 * timeout which is set to 50ms (refresh rate of 20).
299 */
300 if (!wait_event_timeout(ctx->wait_vsync_queue,
301 !atomic_read(&ctx->wait_vsync_event),
302 HZ/20))
303 DRM_DEBUG_KMS("vblank wait timed out.\n");
304}
305
5b1d5bc6 306static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
f181a543
YC
307 bool enable)
308{
309 u32 val = readl(ctx->regs + WINCON(win));
310
311 if (enable)
312 val |= WINCONx_ENWIN;
313 else
314 val &= ~WINCONx_ENWIN;
315
316 writel(val, ctx->regs + WINCON(win));
317}
318
5b1d5bc6
TJ
319static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
320 unsigned int win,
999d8b31
YC
321 bool enable)
322{
323 u32 val = readl(ctx->regs + SHADOWCON);
324
325 if (enable)
326 val |= SHADOWCON_CHx_ENABLE(win);
327 else
328 val &= ~SHADOWCON_CHx_ENABLE(win);
329
330 writel(val, ctx->regs + SHADOWCON);
331}
332
fc2e013f 333static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
f13bdbd1 334{
fc2e013f 335 struct fimd_context *ctx = crtc->ctx;
5b1d5bc6 336 unsigned int win, ch_enabled = 0;
f13bdbd1
AA
337
338 DRM_DEBUG_KMS("%s\n", __FILE__);
339
fb88e214
MS
340 /* Hardware is in unknown state, so ensure it gets enabled properly */
341 pm_runtime_get_sync(ctx->dev);
342
343 clk_prepare_enable(ctx->bus_clk);
344 clk_prepare_enable(ctx->lcd_clk);
345
f13bdbd1
AA
346 /* Check if any channel is enabled. */
347 for (win = 0; win < WINDOWS_NR; win++) {
eb8a3bf7
MS
348 u32 val = readl(ctx->regs + WINCON(win));
349
350 if (val & WINCONx_ENWIN) {
f181a543 351 fimd_enable_video_output(ctx, win, false);
eb8a3bf7 352
999d8b31
YC
353 if (ctx->driver_data->has_shadowcon)
354 fimd_enable_shadow_channel_path(ctx, win,
355 false);
356
f13bdbd1
AA
357 ch_enabled = 1;
358 }
359 }
360
361 /* Wait for vsync, as disable channel takes effect at next vsync */
eb8a3bf7 362 if (ch_enabled) {
fb88e214
MS
363 int pipe = ctx->pipe;
364
365 /* ensure that vblank interrupt won't be reported to core */
366 ctx->suspended = false;
367 ctx->pipe = -1;
eb8a3bf7 368
fb88e214 369 fimd_enable_vblank(ctx->crtc);
92dc7a04 370 fimd_wait_for_vblank(ctx->crtc);
fb88e214
MS
371 fimd_disable_vblank(ctx->crtc);
372
373 ctx->suspended = true;
374 ctx->pipe = pipe;
eb8a3bf7 375 }
fb88e214
MS
376
377 clk_disable_unprepare(ctx->lcd_clk);
378 clk_disable_unprepare(ctx->bus_clk);
379
380 pm_runtime_put(ctx->dev);
f13bdbd1
AA
381}
382
a968e727
SP
383static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
384 const struct drm_display_mode *mode)
385{
386 unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
387 u32 clkdiv;
388
3854fab2
YC
389 if (ctx->i80_if) {
390 /*
391 * The frame done interrupt should be occurred prior to the
392 * next TE signal.
393 */
394 ideal_clk *= 2;
395 }
396
a968e727 397 /* Find the clock divider value that gets us closest to ideal_clk */
217fb00a 398 clkdiv = DIV_ROUND_CLOSEST(clk_get_rate(ctx->lcd_clk), ideal_clk);
a968e727
SP
399
400 return (clkdiv < 0x100) ? clkdiv : 0xff;
401}
402
93bca243 403static void fimd_commit(struct exynos_drm_crtc *crtc)
1c248b7d 404{
93bca243 405 struct fimd_context *ctx = crtc->ctx;
020e79de 406 struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
3854fab2
YC
407 struct fimd_driver_data *driver_data = ctx->driver_data;
408 void *timing_base = ctx->regs + driver_data->timing_base;
409 u32 val, clkdiv;
1c248b7d 410
e30d4bcf
ID
411 if (ctx->suspended)
412 return;
413
a968e727
SP
414 /* nothing to do if we haven't set the mode yet */
415 if (mode->htotal == 0 || mode->vtotal == 0)
416 return;
417
3854fab2
YC
418 if (ctx->i80_if) {
419 val = ctx->i80ifcon | I80IFEN_ENABLE;
420 writel(val, timing_base + I80IFCONFAx(0));
421
422 /* disable auto frame rate */
423 writel(0, timing_base + I80IFCONFBx(0));
424
425 /* set video type selection to I80 interface */
3c3c9c1d
JS
426 if (driver_data->has_vtsel && ctx->sysreg &&
427 regmap_update_bits(ctx->sysreg,
3854fab2
YC
428 driver_data->lcdblk_offset,
429 0x3 << driver_data->lcdblk_vt_shift,
430 0x1 << driver_data->lcdblk_vt_shift)) {
431 DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
432 return;
433 }
434 } else {
435 int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
436 u32 vidcon1;
437
438 /* setup polarity values */
439 vidcon1 = ctx->vidcon1;
440 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
441 vidcon1 |= VIDCON1_INV_VSYNC;
442 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
443 vidcon1 |= VIDCON1_INV_HSYNC;
444 writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
445
446 /* setup vertical timing values. */
447 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
448 vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
449 vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
450
451 val = VIDTCON0_VBPD(vbpd - 1) |
452 VIDTCON0_VFPD(vfpd - 1) |
453 VIDTCON0_VSPW(vsync_len - 1);
454 writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
455
456 /* setup horizontal timing values. */
457 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
458 hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
459 hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
460
461 val = VIDTCON1_HBPD(hbpd - 1) |
462 VIDTCON1_HFPD(hfpd - 1) |
463 VIDTCON1_HSPW(hsync_len - 1);
464 writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
465 }
466
467 if (driver_data->has_vidoutcon)
468 writel(ctx->vidout_con, timing_base + VIDOUT_CON);
469
470 /* set bypass selection */
471 if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
472 driver_data->lcdblk_offset,
473 0x1 << driver_data->lcdblk_bypass_shift,
474 0x1 << driver_data->lcdblk_bypass_shift)) {
475 DRM_ERROR("Failed to update sysreg for bypass setting.\n");
476 return;
477 }
1c248b7d 478
1feafd3a
CP
479 /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
480 * bit should be cleared.
481 */
482 if (driver_data->has_mic_bypass && ctx->sysreg &&
483 regmap_update_bits(ctx->sysreg,
484 driver_data->lcdblk_offset,
485 0x1 << driver_data->lcdblk_mic_bypass_shift,
486 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
487 DRM_ERROR("Failed to update sysreg for bypass mic.\n");
488 return;
489 }
490
1c248b7d 491 /* setup horizontal and vertical display size. */
a968e727
SP
492 val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
493 VIDTCON2_HOZVAL(mode->hdisplay - 1) |
494 VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
495 VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
e2e13389 496 writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
1c248b7d 497
1d531062
AH
498 /*
499 * fields of register with prefix '_F' would be updated
500 * at vsync(same as dma start)
501 */
3854fab2
YC
502 val = ctx->vidcon0;
503 val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
1c248b7d 504
1d531062 505 if (ctx->driver_data->has_clksel)
411d9ed4 506 val |= VIDCON0_CLKSEL_LCD;
411d9ed4 507
a968e727
SP
508 clkdiv = fimd_calc_clkdiv(ctx, mode);
509 if (clkdiv > 1)
510 val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
1c248b7d 511
1c248b7d
ID
512 writel(val, ctx->regs + VIDCON0);
513}
514
1c248b7d 515
2eeb2e5e 516static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
8b704d8a 517 uint32_t pixel_format, int width)
1c248b7d 518{
1c248b7d
ID
519 unsigned long val;
520
1c248b7d
ID
521 val = WINCONx_ENWIN;
522
5cc4621a
ID
523 /*
524 * In case of s3c64xx, window 0 doesn't support alpha channel.
525 * So the request format is ARGB8888 then change it to XRGB8888.
526 */
527 if (ctx->driver_data->has_limited_fmt && !win) {
8b704d8a
MS
528 if (pixel_format == DRM_FORMAT_ARGB8888)
529 pixel_format = DRM_FORMAT_XRGB8888;
5cc4621a
ID
530 }
531
8b704d8a 532 switch (pixel_format) {
a4f38a80 533 case DRM_FORMAT_C8:
1c248b7d
ID
534 val |= WINCON0_BPPMODE_8BPP_PALETTE;
535 val |= WINCONx_BURSTLEN_8WORD;
536 val |= WINCONx_BYTSWP;
537 break;
a4f38a80
ID
538 case DRM_FORMAT_XRGB1555:
539 val |= WINCON0_BPPMODE_16BPP_1555;
540 val |= WINCONx_HAWSWP;
541 val |= WINCONx_BURSTLEN_16WORD;
542 break;
543 case DRM_FORMAT_RGB565:
1c248b7d
ID
544 val |= WINCON0_BPPMODE_16BPP_565;
545 val |= WINCONx_HAWSWP;
546 val |= WINCONx_BURSTLEN_16WORD;
547 break;
a4f38a80 548 case DRM_FORMAT_XRGB8888:
1c248b7d
ID
549 val |= WINCON0_BPPMODE_24BPP_888;
550 val |= WINCONx_WSWP;
551 val |= WINCONx_BURSTLEN_16WORD;
552 break;
a4f38a80
ID
553 case DRM_FORMAT_ARGB8888:
554 val |= WINCON1_BPPMODE_25BPP_A1888
1c248b7d
ID
555 | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
556 val |= WINCONx_WSWP;
557 val |= WINCONx_BURSTLEN_16WORD;
558 break;
559 default:
560 DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
561
562 val |= WINCON0_BPPMODE_24BPP_888;
563 val |= WINCONx_WSWP;
564 val |= WINCONx_BURSTLEN_16WORD;
565 break;
566 }
567
66367461 568 /*
8b704d8a
MS
569 * Setting dma-burst to 16Word causes permanent tearing for very small
570 * buffers, e.g. cursor buffer. Burst Mode switching which based on
571 * plane size is not recommended as plane size varies alot towards the
572 * end of the screen and rapid movement causes unstable DMA, but it is
573 * still better to change dma-burst than displaying garbage.
66367461
RS
574 */
575
8b704d8a 576 if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
66367461
RS
577 val &= ~WINCONx_BURSTLEN_MASK;
578 val |= WINCONx_BURSTLEN_4WORD;
579 }
580
1c248b7d 581 writel(val, ctx->regs + WINCON(win));
453b44a3
GP
582
583 /* hardware window 0 doesn't support alpha channel. */
584 if (win != 0) {
585 /* OSD alpha */
586 val = VIDISD14C_ALPHA0_R(0xf) |
587 VIDISD14C_ALPHA0_G(0xf) |
588 VIDISD14C_ALPHA0_B(0xf) |
589 VIDISD14C_ALPHA1_R(0xf) |
590 VIDISD14C_ALPHA1_G(0xf) |
591 VIDISD14C_ALPHA1_B(0xf);
592
593 writel(val, ctx->regs + VIDOSD_C(win));
594
595 val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
596 VIDW_ALPHA_G(0xf);
597 writel(val, ctx->regs + VIDWnALPHA0(win));
598 writel(val, ctx->regs + VIDWnALPHA1(win));
599 }
1c248b7d
ID
600}
601
bb7704d6 602static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
1c248b7d 603{
1c248b7d
ID
604 unsigned int keycon0 = 0, keycon1 = 0;
605
1c248b7d
ID
606 keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
607 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
608
609 keycon1 = WxKEYCON1_COLVAL(0xffffffff);
610
611 writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
612 writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
613}
614
de7af100
TF
615/**
616 * shadow_protect_win() - disable updating values from shadow registers at vsync
617 *
618 * @win: window to protect registers for
619 * @protect: 1 to protect (disable updates)
620 */
621static void fimd_shadow_protect_win(struct fimd_context *ctx,
6e2a3b66 622 unsigned int win, bool protect)
de7af100
TF
623{
624 u32 reg, bits, val;
625
ce3ff36b
GP
626 /*
627 * SHADOWCON/PRTCON register is used for enabling timing.
628 *
629 * for example, once only width value of a register is set,
630 * if the dma is started then fimd hardware could malfunction so
631 * with protect window setting, the register fields with prefix '_F'
632 * wouldn't be updated at vsync also but updated once unprotect window
633 * is set.
634 */
635
de7af100
TF
636 if (ctx->driver_data->has_shadowcon) {
637 reg = SHADOWCON;
638 bits = SHADOWCON_WINx_PROTECT(win);
639 } else {
640 reg = PRTCON;
641 bits = PRTCON_PROTECT;
642 }
643
644 val = readl(ctx->regs + reg);
645 if (protect)
646 val |= bits;
647 else
648 val &= ~bits;
649 writel(val, ctx->regs + reg);
650}
651
d29c2c14 652static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
ce3ff36b
GP
653{
654 struct fimd_context *ctx = crtc->ctx;
d29c2c14 655 int i;
ce3ff36b
GP
656
657 if (ctx->suspended)
658 return;
659
d29c2c14
MS
660 for (i = 0; i < WINDOWS_NR; i++)
661 fimd_shadow_protect_win(ctx, i, true);
ce3ff36b
GP
662}
663
d29c2c14 664static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
ce3ff36b
GP
665{
666 struct fimd_context *ctx = crtc->ctx;
d29c2c14 667 int i;
ce3ff36b
GP
668
669 if (ctx->suspended)
670 return;
671
d29c2c14
MS
672 for (i = 0; i < WINDOWS_NR; i++)
673 fimd_shadow_protect_win(ctx, i, false);
ce3ff36b
GP
674}
675
1e1d1393
GP
676static void fimd_update_plane(struct exynos_drm_crtc *crtc,
677 struct exynos_drm_plane *plane)
1c248b7d 678{
0114f404
MS
679 struct exynos_drm_plane_state *state =
680 to_exynos_plane_state(plane->base.state);
93bca243 681 struct fimd_context *ctx = crtc->ctx;
0114f404 682 struct drm_framebuffer *fb = state->base.fb;
7ee14cdc
GP
683 dma_addr_t dma_addr;
684 unsigned long val, size, offset;
685 unsigned int last_x, last_y, buf_offsize, line_size;
40bdfb0a 686 unsigned int win = plane->index;
0488f50e
MS
687 unsigned int bpp = fb->bits_per_pixel >> 3;
688 unsigned int pitch = fb->pitches[0];
1c248b7d 689
e30d4bcf
ID
690 if (ctx->suspended)
691 return;
692
0114f404
MS
693 offset = state->src.x * bpp;
694 offset += state->src.y * pitch;
7ee14cdc 695
1c248b7d 696 /* buffer start address */
0488f50e 697 dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
7ee14cdc 698 val = (unsigned long)dma_addr;
1c248b7d
ID
699 writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
700
701 /* buffer end address */
0114f404 702 size = pitch * state->crtc.h;
7ee14cdc 703 val = (unsigned long)(dma_addr + size);
1c248b7d
ID
704 writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
705
706 DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
7ee14cdc 707 (unsigned long)dma_addr, val, size);
19c8b834 708 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
0114f404 709 state->crtc.w, state->crtc.h);
1c248b7d
ID
710
711 /* buffer size */
0114f404
MS
712 buf_offsize = pitch - (state->crtc.w * bpp);
713 line_size = state->crtc.w * bpp;
7ee14cdc
GP
714 val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
715 VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
716 VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
717 VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
1c248b7d
ID
718 writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
719
720 /* OSD position */
0114f404
MS
721 val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
722 VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
723 VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
724 VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
1c248b7d
ID
725 writel(val, ctx->regs + VIDOSD_A(win));
726
0114f404 727 last_x = state->crtc.x + state->crtc.w;
f56aad3a
JS
728 if (last_x)
729 last_x--;
0114f404 730 last_y = state->crtc.y + state->crtc.h;
f56aad3a
JS
731 if (last_y)
732 last_y--;
733
ca555e5a
JS
734 val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
735 VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
736
1c248b7d
ID
737 writel(val, ctx->regs + VIDOSD_B(win));
738
19c8b834 739 DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
0114f404 740 state->crtc.x, state->crtc.y, last_x, last_y);
1c248b7d 741
1c248b7d
ID
742 /* OSD size */
743 if (win != 3 && win != 4) {
744 u32 offset = VIDOSD_D(win);
745 if (win == 0)
0f10cf14 746 offset = VIDOSD_C(win);
0114f404 747 val = state->crtc.w * state->crtc.h;
1c248b7d
ID
748 writel(val, ctx->regs + offset);
749
750 DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
751 }
752
8b704d8a 753 fimd_win_set_pixfmt(ctx, win, fb->pixel_format, state->src.w);
1c248b7d
ID
754
755 /* hardware window 0 doesn't support color key. */
756 if (win != 0)
bb7704d6 757 fimd_win_set_colkey(ctx, win);
1c248b7d 758
f181a543 759 fimd_enable_video_output(ctx, win, true);
ec05da95 760
999d8b31
YC
761 if (ctx->driver_data->has_shadowcon)
762 fimd_enable_shadow_channel_path(ctx, win, true);
ec05da95 763
3854fab2
YC
764 if (ctx->i80_if)
765 atomic_set(&ctx->win_updated, 1);
1c248b7d
ID
766}
767
1e1d1393
GP
768static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
769 struct exynos_drm_plane *plane)
1c248b7d 770{
93bca243 771 struct fimd_context *ctx = crtc->ctx;
40bdfb0a 772 unsigned int win = plane->index;
ec05da95 773
c329f667 774 if (ctx->suspended)
db7e55ae 775 return;
db7e55ae 776
f181a543 777 fimd_enable_video_output(ctx, win, false);
1c248b7d 778
999d8b31
YC
779 if (ctx->driver_data->has_shadowcon)
780 fimd_enable_shadow_channel_path(ctx, win, false);
a43b933b
SP
781}
782
3cecda03 783static void fimd_enable(struct exynos_drm_crtc *crtc)
a43b933b 784{
3cecda03 785 struct fimd_context *ctx = crtc->ctx;
a43b933b
SP
786
787 if (!ctx->suspended)
3cecda03 788 return;
a43b933b
SP
789
790 ctx->suspended = false;
791
af65c804
SP
792 pm_runtime_get_sync(ctx->dev);
793
a43b933b 794 /* if vblank was enabled status, enable it again. */
3cecda03
GP
795 if (test_and_clear_bit(0, &ctx->irq_flags))
796 fimd_enable_vblank(ctx->crtc);
a43b933b 797
c329f667 798 fimd_commit(ctx->crtc);
a43b933b
SP
799}
800
3cecda03 801static void fimd_disable(struct exynos_drm_crtc *crtc)
a43b933b 802{
3cecda03 803 struct fimd_context *ctx = crtc->ctx;
c329f667 804 int i;
3cecda03 805
a43b933b 806 if (ctx->suspended)
3cecda03 807 return;
a43b933b
SP
808
809 /*
810 * We need to make sure that all windows are disabled before we
811 * suspend that connector. Otherwise we might try to scan from
812 * a destroyed buffer later.
813 */
c329f667 814 for (i = 0; i < WINDOWS_NR; i++)
1e1d1393 815 fimd_disable_plane(crtc, &ctx->planes[i]);
a43b933b 816
94ab95a9
ID
817 fimd_enable_vblank(crtc);
818 fimd_wait_for_vblank(crtc);
819 fimd_disable_vblank(crtc);
820
b74f14fd
JS
821 writel(0, ctx->regs + VIDCON0);
822
af65c804 823 pm_runtime_put_sync(ctx->dev);
a43b933b 824 ctx->suspended = true;
080be03d
SP
825}
826
3854fab2
YC
827static void fimd_trigger(struct device *dev)
828{
e152dbd7 829 struct fimd_context *ctx = dev_get_drvdata(dev);
3854fab2
YC
830 struct fimd_driver_data *driver_data = ctx->driver_data;
831 void *timing_base = ctx->regs + driver_data->timing_base;
832 u32 reg;
833
9b67eb73 834 /*
1c905d95
YC
835 * Skips triggering if in triggering state, because multiple triggering
836 * requests can cause panel reset.
837 */
9b67eb73
JS
838 if (atomic_read(&ctx->triggering))
839 return;
840
1c905d95 841 /* Enters triggering mode */
3854fab2
YC
842 atomic_set(&ctx->triggering, 1);
843
3854fab2
YC
844 reg = readl(timing_base + TRIGCON);
845 reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
846 writel(reg, timing_base + TRIGCON);
87ab85b3
YC
847
848 /*
849 * Exits triggering mode if vblank is not enabled yet, because when the
850 * VIDINTCON0 register is not set, it can not exit from triggering mode.
851 */
852 if (!test_bit(0, &ctx->irq_flags))
853 atomic_set(&ctx->triggering, 0);
3854fab2
YC
854}
855
93bca243 856static void fimd_te_handler(struct exynos_drm_crtc *crtc)
3854fab2 857{
93bca243 858 struct fimd_context *ctx = crtc->ctx;
3854fab2
YC
859
860 /* Checks the crtc is detached already from encoder */
861 if (ctx->pipe < 0 || !ctx->drm_dev)
862 return;
863
3854fab2
YC
864 /*
865 * If there is a page flip request, triggers and handles the page flip
866 * event so that current fb can be updated into panel GRAM.
867 */
868 if (atomic_add_unless(&ctx->win_updated, -1, 0))
869 fimd_trigger(ctx->dev);
870
871 /* Wakes up vsync event queue */
872 if (atomic_read(&ctx->wait_vsync_event)) {
873 atomic_set(&ctx->wait_vsync_event, 0);
874 wake_up(&ctx->wait_vsync_queue);
3854fab2 875 }
b301ae24 876
adf67abf 877 if (test_bit(0, &ctx->irq_flags))
eafd540a 878 drm_crtc_handle_vblank(&ctx->crtc->base);
3854fab2
YC
879}
880
48107d7b
KK
881static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
882{
883 struct fimd_context *ctx = crtc->ctx;
884 u32 val;
885
886 /*
887 * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
888 * clock. On these SoCs the bootloader may enable it but any
889 * power domain off/on will reset it to disable state.
890 */
1feafd3a
CP
891 if (ctx->driver_data != &exynos5_fimd_driver_data ||
892 ctx->driver_data != &exynos5420_fimd_driver_data)
48107d7b
KK
893 return;
894
895 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
3c79fb8c 896 writel(val, ctx->regs + DP_MIE_CLKCON);
48107d7b
KK
897}
898
f3aaf762 899static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
3cecda03
GP
900 .enable = fimd_enable,
901 .disable = fimd_disable,
1c6244c3
SP
902 .commit = fimd_commit,
903 .enable_vblank = fimd_enable_vblank,
904 .disable_vblank = fimd_disable_vblank,
905 .wait_for_vblank = fimd_wait_for_vblank,
ce3ff36b 906 .atomic_begin = fimd_atomic_begin,
9cc7610a
GP
907 .update_plane = fimd_update_plane,
908 .disable_plane = fimd_disable_plane,
ce3ff36b 909 .atomic_flush = fimd_atomic_flush,
3854fab2 910 .te_handler = fimd_te_handler,
48107d7b 911 .clock_enable = fimd_dp_clock_enable,
1c248b7d
ID
912};
913
1c248b7d
ID
914static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
915{
916 struct fimd_context *ctx = (struct fimd_context *)dev_id;
cb11b3f1 917 u32 val, clear_bit, start, start_s;
822f6dfd 918 int win;
1c248b7d
ID
919
920 val = readl(ctx->regs + VIDINTCON1);
921
3854fab2
YC
922 clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
923 if (val & clear_bit)
924 writel(clear_bit, ctx->regs + VIDINTCON1);
1c248b7d 925
ec05da95 926 /* check the crtc is detached already from encoder */
080be03d 927 if (ctx->pipe < 0 || !ctx->drm_dev)
ec05da95 928 goto out;
483b88f8 929
fc75f710
GP
930 if (!ctx->i80_if)
931 drm_crtc_handle_vblank(&ctx->crtc->base);
932
822f6dfd
GP
933 for (win = 0 ; win < WINDOWS_NR ; win++) {
934 struct exynos_drm_plane *plane = &ctx->planes[win];
935
936 if (!plane->pending_fb)
937 continue;
938
cb11b3f1
GP
939 start = readl(ctx->regs + VIDWx_BUF_START(win, 0));
940 start_s = readl(ctx->regs + VIDWx_BUF_START_S(win, 0));
941 if (start == start_s)
942 exynos_drm_crtc_finish_update(ctx->crtc, plane);
822f6dfd 943 }
adf67abf 944
fc75f710 945 if (ctx->i80_if) {
1c905d95 946 /* Exits triggering mode */
3854fab2 947 atomic_set(&ctx->triggering, 0);
3854fab2 948 } else {
3854fab2
YC
949 /* set wait vsync event to zero and wake up queue. */
950 if (atomic_read(&ctx->wait_vsync_event)) {
951 atomic_set(&ctx->wait_vsync_event, 0);
952 wake_up(&ctx->wait_vsync_queue);
953 }
01ce113c 954 }
3854fab2 955
ec05da95 956out:
1c248b7d
ID
957 return IRQ_HANDLED;
958}
959
f37cd5e8 960static int fimd_bind(struct device *dev, struct device *master, void *data)
562ad9f4 961{
e152dbd7 962 struct fimd_context *ctx = dev_get_drvdata(dev);
f37cd5e8 963 struct drm_device *drm_dev = data;
cdbfca89 964 struct exynos_drm_private *priv = drm_dev->dev_private;
7ee14cdc 965 struct exynos_drm_plane *exynos_plane;
fd2d2fc2 966 unsigned int i;
6e2a3b66 967 int ret;
000cc920 968
cdbfca89
HH
969 ctx->drm_dev = drm_dev;
970 ctx->pipe = priv->pipe++;
efa75bcd 971
fd2d2fc2
MS
972 for (i = 0; i < WINDOWS_NR; i++) {
973 ctx->configs[i].pixel_formats = fimd_formats;
974 ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
975 ctx->configs[i].zpos = i;
976 ctx->configs[i].type = fimd_win_types[i];
40bdfb0a 977 ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
fd2d2fc2 978 1 << ctx->pipe, &ctx->configs[i]);
7ee14cdc
GP
979 if (ret)
980 return ret;
981 }
982
5d3d0995 983 exynos_plane = &ctx->planes[DEFAULT_WIN];
7ee14cdc
GP
984 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
985 ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
0f04cf8d 986 &fimd_crtc_ops, ctx);
d1222842
HH
987 if (IS_ERR(ctx->crtc))
988 return PTR_ERR(ctx->crtc);
93bca243 989
cf67cc9a 990 if (ctx->encoder)
a2986e80 991 exynos_dpi_bind(drm_dev, ctx->encoder);
000cc920 992
43a3b866
JS
993 if (is_drm_iommu_supported(drm_dev))
994 fimd_clear_channels(ctx->crtc);
eb7a3fc7
JS
995
996 ret = drm_iommu_attach_device(drm_dev, dev);
fc2e013f
HH
997 if (ret)
998 priv->pipe--;
999
1000 return ret;
000cc920
AH
1001}
1002
1003static void fimd_unbind(struct device *dev, struct device *master,
1004 void *data)
1005{
e152dbd7 1006 struct fimd_context *ctx = dev_get_drvdata(dev);
000cc920 1007
3cecda03 1008 fimd_disable(ctx->crtc);
000cc920 1009
bf56608a 1010 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
cdbfca89 1011
cf67cc9a
GP
1012 if (ctx->encoder)
1013 exynos_dpi_remove(ctx->encoder);
000cc920
AH
1014}
1015
1016static const struct component_ops fimd_component_ops = {
1017 .bind = fimd_bind,
1018 .unbind = fimd_unbind,
1019};
1020
1021static int fimd_probe(struct platform_device *pdev)
1022{
1023 struct device *dev = &pdev->dev;
562ad9f4 1024 struct fimd_context *ctx;
3854fab2 1025 struct device_node *i80_if_timings;
562ad9f4 1026 struct resource *res;
fe42cfb4 1027 int ret;
1c248b7d 1028
e152dbd7
AH
1029 if (!dev->of_node)
1030 return -ENODEV;
2d3f173c 1031
d873ab99 1032 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
e152dbd7
AH
1033 if (!ctx)
1034 return -ENOMEM;
1035
bb7704d6 1036 ctx->dev = dev;
a43b933b 1037 ctx->suspended = true;
3854fab2 1038 ctx->driver_data = drm_fimd_get_driver_data(pdev);
bb7704d6 1039
1417f109
SP
1040 if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
1041 ctx->vidcon1 |= VIDCON1_INV_VDEN;
1042 if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
1043 ctx->vidcon1 |= VIDCON1_INV_VCLK;
562ad9f4 1044
3854fab2
YC
1045 i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
1046 if (i80_if_timings) {
1047 u32 val;
1048
1049 ctx->i80_if = true;
1050
1051 if (ctx->driver_data->has_vidoutcon)
1052 ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
1053 else
1054 ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
1055 /*
1056 * The user manual describes that this "DSI_EN" bit is required
1057 * to enable I80 24-bit data interface.
1058 */
1059 ctx->vidcon0 |= VIDCON0_DSI_EN;
1060
1061 if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
1062 val = 0;
1063 ctx->i80ifcon = LCD_CS_SETUP(val);
1064 if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
1065 val = 0;
1066 ctx->i80ifcon |= LCD_WR_SETUP(val);
1067 if (of_property_read_u32(i80_if_timings, "wr-active", &val))
1068 val = 1;
1069 ctx->i80ifcon |= LCD_WR_ACTIVE(val);
1070 if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
1071 val = 0;
1072 ctx->i80ifcon |= LCD_WR_HOLD(val);
1073 }
1074 of_node_put(i80_if_timings);
1075
1076 ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
1077 "samsung,sysreg");
1078 if (IS_ERR(ctx->sysreg)) {
1079 dev_warn(dev, "failed to get system register.\n");
1080 ctx->sysreg = NULL;
1081 }
1082
a968e727
SP
1083 ctx->bus_clk = devm_clk_get(dev, "fimd");
1084 if (IS_ERR(ctx->bus_clk)) {
1085 dev_err(dev, "failed to get bus clock\n");
86650408 1086 return PTR_ERR(ctx->bus_clk);
a968e727
SP
1087 }
1088
1089 ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
1090 if (IS_ERR(ctx->lcd_clk)) {
1091 dev_err(dev, "failed to get lcd clock\n");
86650408 1092 return PTR_ERR(ctx->lcd_clk);
a968e727 1093 }
1c248b7d 1094
1c248b7d 1095 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1c248b7d 1096
d873ab99 1097 ctx->regs = devm_ioremap_resource(dev, res);
86650408
AH
1098 if (IS_ERR(ctx->regs))
1099 return PTR_ERR(ctx->regs);
1c248b7d 1100
3854fab2
YC
1101 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1102 ctx->i80_if ? "lcd_sys" : "vsync");
1c248b7d
ID
1103 if (!res) {
1104 dev_err(dev, "irq request failed.\n");
86650408 1105 return -ENXIO;
1c248b7d
ID
1106 }
1107
055e0c06 1108 ret = devm_request_irq(dev, res->start, fimd_irq_handler,
edc57266
SK
1109 0, "drm_fimd", ctx);
1110 if (ret) {
1c248b7d 1111 dev_err(dev, "irq request failed.\n");
86650408 1112 return ret;
1c248b7d
ID
1113 }
1114
57ed0f7b 1115 init_waitqueue_head(&ctx->wait_vsync_queue);
01ce113c 1116 atomic_set(&ctx->wait_vsync_event, 0);
1c248b7d 1117
e152dbd7 1118 platform_set_drvdata(pdev, ctx);
14b6873a 1119
cf67cc9a
GP
1120 ctx->encoder = exynos_dpi_probe(dev);
1121 if (IS_ERR(ctx->encoder))
1122 return PTR_ERR(ctx->encoder);
f37cd5e8 1123
e152dbd7 1124 pm_runtime_enable(dev);
f37cd5e8 1125
e152dbd7 1126 ret = component_add(dev, &fimd_component_ops);
df5225bc
ID
1127 if (ret)
1128 goto err_disable_pm_runtime;
1129
1130 return ret;
1131
1132err_disable_pm_runtime:
e152dbd7 1133 pm_runtime_disable(dev);
df5225bc 1134
df5225bc 1135 return ret;
f37cd5e8 1136}
cb91f6a0 1137
f37cd5e8
ID
1138static int fimd_remove(struct platform_device *pdev)
1139{
af65c804 1140 pm_runtime_disable(&pdev->dev);
5d55393a 1141
df5225bc 1142 component_del(&pdev->dev, &fimd_component_ops);
df5225bc 1143
5d55393a 1144 return 0;
e30d4bcf
ID
1145}
1146
41571976
GP
1147#ifdef CONFIG_PM
1148static int exynos_fimd_suspend(struct device *dev)
1149{
1150 struct fimd_context *ctx = dev_get_drvdata(dev);
1151
1152 clk_disable_unprepare(ctx->lcd_clk);
1153 clk_disable_unprepare(ctx->bus_clk);
1154
1155 return 0;
1156}
1157
1158static int exynos_fimd_resume(struct device *dev)
1159{
1160 struct fimd_context *ctx = dev_get_drvdata(dev);
1161 int ret;
1162
1163 ret = clk_prepare_enable(ctx->bus_clk);
1164 if (ret < 0) {
1165 DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
1166 return ret;
1167 }
1168
1169 ret = clk_prepare_enable(ctx->lcd_clk);
1170 if (ret < 0) {
1171 DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
1172 return ret;
1173 }
1174
1175 return 0;
1176}
1177#endif
1178
1179static const struct dev_pm_ops exynos_fimd_pm_ops = {
1180 SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
1181};
1182
132a5b91 1183struct platform_driver fimd_driver = {
1c248b7d 1184 .probe = fimd_probe,
56550d94 1185 .remove = fimd_remove,
1c248b7d
ID
1186 .driver = {
1187 .name = "exynos4-fb",
1188 .owner = THIS_MODULE,
41571976 1189 .pm = &exynos_fimd_pm_ops,
2d3f173c 1190 .of_match_table = fimd_driver_dt_match,
1c248b7d
ID
1191 },
1192};