drm/amdgpu: create GDS, GWS and OA in system domain
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_object.h
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_OBJECT_H__
29#define __AMDGPU_OBJECT_H__
30
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
33
9702d40d 34#define AMDGPU_BO_INVALID_OFFSET LONG_MAX
bf314ca3 35#define AMDGPU_BO_MAX_PLACEMENTS 3
9702d40d 36
a906dbb1
CZ
37struct amdgpu_bo_param {
38 unsigned long size;
39 int byte_align;
40 u32 domain;
aa2b2e28 41 u32 preferred_domain;
a906dbb1
CZ
42 u64 flags;
43 enum ttm_bo_type type;
44 struct reservation_object *resv;
45};
46
ec681545 47/* bo virtual addresses in a vm */
9124a398 48struct amdgpu_bo_va_mapping {
aebc5e6f 49 struct amdgpu_bo_va *bo_va;
9124a398
CK
50 struct list_head list;
51 struct rb_node rb;
52 uint64_t start;
53 uint64_t last;
54 uint64_t __subtree_last;
55 uint64_t offset;
56 uint64_t flags;
57};
58
ec681545 59/* User space allocated BO in a VM */
9124a398 60struct amdgpu_bo_va {
ec681545
CK
61 struct amdgpu_vm_bo_base base;
62
9124a398 63 /* protected by bo being reserved */
9124a398
CK
64 unsigned ref_count;
65
00b5cc83
CK
66 /* all other members protected by the VM PD being reserved */
67 struct dma_fence *last_pt_update;
68
9124a398
CK
69 /* mappings for this bo_va */
70 struct list_head invalids;
71 struct list_head valids;
cb7b6ec2
CK
72
73 /* If the mappings are cleared or filled */
74 bool cleared;
df399b06 75
76 bool is_xgmi;
9124a398
CK
77};
78
9124a398
CK
79struct amdgpu_bo {
80 /* Protected by tbo.reserved */
6d7d9c5a 81 u32 preferred_domains;
9124a398 82 u32 allowed_domains;
bf314ca3 83 struct ttm_place placements[AMDGPU_BO_MAX_PLACEMENTS];
9124a398
CK
84 struct ttm_placement placement;
85 struct ttm_buffer_object tbo;
86 struct ttm_bo_kmap_obj kmap;
87 u64 flags;
88 unsigned pin_count;
89 u64 tiling_flags;
90 u64 metadata_flags;
91 void *metadata;
92 u32 metadata_size;
93 unsigned prime_shared_count;
646b9025
CK
94 /* per VM structure for page tables and with virtual addresses */
95 struct amdgpu_vm_bo_base *vm_bo;
9124a398
CK
96 /* Constant after initialization */
97 struct drm_gem_object gem_base;
98 struct amdgpu_bo *parent;
99 struct amdgpu_bo *shadow;
100
101 struct ttm_bo_kmap_obj dma_buf_vmap;
102 struct amdgpu_mn *mn;
ed5b89c6
CK
103
104 union {
105 struct list_head mn_list;
106 struct list_head shadow_list;
107 };
a46a2cd1
FK
108
109 struct kgd_mem *kfd_bo;
9124a398
CK
110};
111
b82485fd
AR
112static inline struct amdgpu_bo *ttm_to_amdgpu_bo(struct ttm_buffer_object *tbo)
113{
114 return container_of(tbo, struct amdgpu_bo, tbo);
115}
116
d38ceaf9
AD
117/**
118 * amdgpu_mem_type_to_domain - return domain corresponding to mem_type
119 * @mem_type: ttm memory type
120 *
121 * Returns corresponding domain of the ttm mem_type
122 */
123static inline unsigned amdgpu_mem_type_to_domain(u32 mem_type)
124{
125 switch (mem_type) {
126 case TTM_PL_VRAM:
127 return AMDGPU_GEM_DOMAIN_VRAM;
128 case TTM_PL_TT:
129 return AMDGPU_GEM_DOMAIN_GTT;
130 case TTM_PL_SYSTEM:
131 return AMDGPU_GEM_DOMAIN_CPU;
132 case AMDGPU_PL_GDS:
133 return AMDGPU_GEM_DOMAIN_GDS;
134 case AMDGPU_PL_GWS:
135 return AMDGPU_GEM_DOMAIN_GWS;
136 case AMDGPU_PL_OA:
137 return AMDGPU_GEM_DOMAIN_OA;
138 default:
139 break;
140 }
141 return 0;
142}
143
144/**
145 * amdgpu_bo_reserve - reserve bo
146 * @bo: bo structure
147 * @no_intr: don't return -ERESTARTSYS on pending signal
148 *
149 * Returns:
150 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
151 * a signal. Release all buffer reservations and return to user-space.
152 */
153static inline int amdgpu_bo_reserve(struct amdgpu_bo *bo, bool no_intr)
154{
a7d64de6 155 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
d38ceaf9
AD
156 int r;
157
dfd5e50e 158 r = ttm_bo_reserve(&bo->tbo, !no_intr, false, NULL);
d38ceaf9
AD
159 if (unlikely(r != 0)) {
160 if (r != -ERESTARTSYS)
a7d64de6 161 dev_err(adev->dev, "%p reserve failed\n", bo);
d38ceaf9
AD
162 return r;
163 }
164 return 0;
165}
166
167static inline void amdgpu_bo_unreserve(struct amdgpu_bo *bo)
168{
169 ttm_bo_unreserve(&bo->tbo);
170}
171
d38ceaf9
AD
172static inline unsigned long amdgpu_bo_size(struct amdgpu_bo *bo)
173{
174 return bo->tbo.num_pages << PAGE_SHIFT;
175}
176
177static inline unsigned amdgpu_bo_ngpu_pages(struct amdgpu_bo *bo)
178{
179 return (bo->tbo.num_pages << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
180}
181
182static inline unsigned amdgpu_bo_gpu_page_alignment(struct amdgpu_bo *bo)
183{
184 return (bo->tbo.mem.page_alignment << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
185}
186
187/**
188 * amdgpu_bo_mmap_offset - return mmap offset of bo
189 * @bo: amdgpu object for which we query the offset
190 *
191 * Returns mmap offset of the object.
192 */
193static inline u64 amdgpu_bo_mmap_offset(struct amdgpu_bo *bo)
194{
195 return drm_vma_node_offset_addr(&bo->tbo.vma_node);
196}
197
5422a28f
CK
198/**
199 * amdgpu_bo_in_cpu_visible_vram - check if BO is (partly) in visible VRAM
200 */
201static inline bool amdgpu_bo_in_cpu_visible_vram(struct amdgpu_bo *bo)
202{
203 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
204 unsigned fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
205 struct drm_mm_node *node = bo->tbo.mem.mm_node;
206 unsigned long pages_left;
207
208 if (bo->tbo.mem.mem_type != TTM_PL_VRAM)
209 return false;
210
211 for (pages_left = bo->tbo.mem.num_pages; pages_left;
212 pages_left -= node->size, node++)
213 if (node->start < fpfn)
214 return true;
215
216 return false;
217}
218
177ae09b
AR
219/**
220 * amdgpu_bo_explicit_sync - return whether the bo is explicitly synced
221 */
222static inline bool amdgpu_bo_explicit_sync(struct amdgpu_bo *bo)
223{
224 return bo->flags & AMDGPU_GEM_CREATE_EXPLICIT_SYNC;
225}
226
c704ab18
CK
227bool amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
228void amdgpu_bo_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
229
3216c6b7
CZ
230int amdgpu_bo_create(struct amdgpu_device *adev,
231 struct amdgpu_bo_param *bp,
eab3de23 232 struct amdgpu_bo **bo_ptr);
9d903cbd
CK
233int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
234 unsigned long size, int align,
235 u32 domain, struct amdgpu_bo **bo_ptr,
236 u64 *gpu_addr, void **cpu_addr);
7c204889
CK
237int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
238 unsigned long size, int align,
239 u32 domain, struct amdgpu_bo **bo_ptr,
240 u64 *gpu_addr, void **cpu_addr);
aa1d562e
JZ
241void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
242 void **cpu_addr);
d38ceaf9 243int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr);
f5e1c740 244void *amdgpu_bo_kptr(struct amdgpu_bo *bo);
d38ceaf9
AD
245void amdgpu_bo_kunmap(struct amdgpu_bo *bo);
246struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo);
247void amdgpu_bo_unref(struct amdgpu_bo **bo);
7b7c6c81 248int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain);
d38ceaf9 249int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
7b7c6c81 250 u64 min_offset, u64 max_offset);
d38ceaf9
AD
251int amdgpu_bo_unpin(struct amdgpu_bo *bo);
252int amdgpu_bo_evict_vram(struct amdgpu_device *adev);
d38ceaf9 253int amdgpu_bo_init(struct amdgpu_device *adev);
6f752ec2 254int amdgpu_bo_late_init(struct amdgpu_device *adev);
d38ceaf9
AD
255void amdgpu_bo_fini(struct amdgpu_device *adev);
256int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
257 struct vm_area_struct *vma);
258int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags);
259void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
260int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
261 uint32_t metadata_size, uint64_t flags);
262int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
263 size_t buffer_size, uint32_t *metadata_size,
264 uint64_t *flags);
265void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
66257db7
NH
266 bool evict,
267 struct ttm_mem_reg *new_mem);
d38ceaf9 268int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
f54d1867 269void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
d38ceaf9 270 bool shared);
e8e32426 271int amdgpu_bo_sync_wait(struct amdgpu_bo *bo, void *owner, bool intr);
cdb7e8f2 272u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo);
82521316 273int amdgpu_bo_validate(struct amdgpu_bo *bo);
403009bf
CK
274int amdgpu_bo_restore_shadow(struct amdgpu_bo *shadow,
275 struct dma_fence **fence);
84b74608
DS
276uint32_t amdgpu_bo_get_preferred_pin_domain(struct amdgpu_device *adev,
277 uint32_t domain);
d38ceaf9
AD
278
279/*
280 * sub allocation
281 */
282
283static inline uint64_t amdgpu_sa_bo_gpu_addr(struct amdgpu_sa_bo *sa_bo)
284{
285 return sa_bo->manager->gpu_addr + sa_bo->soffset;
286}
287
288static inline void * amdgpu_sa_bo_cpu_addr(struct amdgpu_sa_bo *sa_bo)
289{
290 return sa_bo->manager->cpu_ptr + sa_bo->soffset;
291}
292
293int amdgpu_sa_bo_manager_init(struct amdgpu_device *adev,
294 struct amdgpu_sa_manager *sa_manager,
295 unsigned size, u32 align, u32 domain);
296void amdgpu_sa_bo_manager_fini(struct amdgpu_device *adev,
297 struct amdgpu_sa_manager *sa_manager);
298int amdgpu_sa_bo_manager_start(struct amdgpu_device *adev,
299 struct amdgpu_sa_manager *sa_manager);
bbf0b345
JZ
300int amdgpu_sa_bo_new(struct amdgpu_sa_manager *sa_manager,
301 struct amdgpu_sa_bo **sa_bo,
302 unsigned size, unsigned align);
d38ceaf9
AD
303void amdgpu_sa_bo_free(struct amdgpu_device *adev,
304 struct amdgpu_sa_bo **sa_bo,
f54d1867 305 struct dma_fence *fence);
d38ceaf9
AD
306#if defined(CONFIG_DEBUG_FS)
307void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,
308 struct seq_file *m);
309#endif
310
311
312#endif