drm/amdgpu/gmc8: SRIOV need to program fb location
[linux-2.6-block.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_kms.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
31#include "amdgpu_uvd.h"
32#include "amdgpu_vce.h"
33
34#include <linux/vga_switcheroo.h>
35#include <linux/slab.h>
36#include <linux/pm_runtime.h>
130e0371 37#include "amdgpu_amdkfd.h"
d38ceaf9 38
d38ceaf9
AD
39/**
40 * amdgpu_driver_unload_kms - Main unload function for KMS.
41 *
42 * @dev: drm dev pointer
43 *
44 * This is the main unload function for KMS (all asics).
45 * Returns 0 on success.
46 */
11b3c20b 47void amdgpu_driver_unload_kms(struct drm_device *dev)
d38ceaf9
AD
48{
49 struct amdgpu_device *adev = dev->dev_private;
50
51 if (adev == NULL)
11b3c20b 52 return;
d38ceaf9
AD
53
54 if (adev->rmmio == NULL)
55 goto done_free;
56
3149d9da
XY
57 if (amdgpu_sriov_vf(adev))
58 amdgpu_virt_request_full_gpu(adev, false);
59
4a788547
LW
60 if (amdgpu_device_is_px(dev)) {
61 pm_runtime_get_sync(dev->dev);
6ce62d8b 62 pm_runtime_forbid(dev->dev);
4a788547 63 }
d38ceaf9 64
130e0371
OG
65 amdgpu_amdkfd_device_fini(adev);
66
d38ceaf9
AD
67 amdgpu_acpi_fini(adev);
68
69 amdgpu_device_fini(adev);
70
71done_free:
72 kfree(adev);
73 dev->dev_private = NULL;
d38ceaf9
AD
74}
75
76/**
77 * amdgpu_driver_load_kms - Main load function for KMS.
78 *
79 * @dev: drm dev pointer
80 * @flags: device flags
81 *
82 * This is the main load function for KMS (all asics).
83 * Returns 0 on success, error on failure.
84 */
85int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
86{
87 struct amdgpu_device *adev;
88 int r, acpi_status;
89
6dd13096
FK
90#ifdef CONFIG_DRM_AMDGPU_SI
91 if (!amdgpu_si_support) {
92 switch (flags & AMD_ASIC_MASK) {
93 case CHIP_TAHITI:
94 case CHIP_PITCAIRN:
95 case CHIP_VERDE:
96 case CHIP_OLAND:
97 case CHIP_HAINAN:
98 dev_info(dev->dev,
99 "SI support provided by radeon.\n");
100 dev_info(dev->dev,
2b059658 101 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
6dd13096
FK
102 );
103 return -ENODEV;
104 }
105 }
106#endif
7df28986
FK
107#ifdef CONFIG_DRM_AMDGPU_CIK
108 if (!amdgpu_cik_support) {
109 switch (flags & AMD_ASIC_MASK) {
110 case CHIP_KAVERI:
111 case CHIP_BONAIRE:
112 case CHIP_HAWAII:
113 case CHIP_KABINI:
114 case CHIP_MULLINS:
115 dev_info(dev->dev,
2b059658
MD
116 "CIK support provided by radeon.\n");
117 dev_info(dev->dev,
118 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
119 );
7df28986
FK
120 return -ENODEV;
121 }
122 }
123#endif
124
d38ceaf9
AD
125 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
126 if (adev == NULL) {
127 return -ENOMEM;
128 }
129 dev->dev_private = (void *)adev;
130
131 if ((amdgpu_runtime_pm != 0) &&
132 amdgpu_has_atpx() &&
84b1528e
AD
133 (amdgpu_is_atpx_hybrid() ||
134 amdgpu_has_atpx_dgpu_power_cntl()) &&
84c8b22e
LW
135 ((flags & AMD_IS_APU) == 0) &&
136 !pci_is_thunderbolt_attached(dev->pdev))
2f7d10b3 137 flags |= AMD_IS_PX;
d38ceaf9
AD
138
139 /* amdgpu_device_init should report only fatal error
140 * like memory allocation failure or iomapping failure,
141 * or memory manager initialization failure, it must
142 * properly initialize the GPU MC controller and permit
143 * VRAM allocation
144 */
145 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
146 if (r) {
147 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
148 goto out;
149 }
150
151 /* Call ACPI methods: require modeset init
152 * but failure is not fatal
153 */
154 if (!r) {
155 acpi_status = amdgpu_acpi_init(adev);
156 if (acpi_status)
157 dev_dbg(&dev->pdev->dev,
158 "Error during ACPI methods call\n");
159 }
160
130e0371
OG
161 amdgpu_amdkfd_load_interface(adev);
162 amdgpu_amdkfd_device_probe(adev);
163 amdgpu_amdkfd_device_init(adev);
164
d38ceaf9
AD
165 if (amdgpu_device_is_px(dev)) {
166 pm_runtime_use_autosuspend(dev->dev);
167 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
168 pm_runtime_set_active(dev->dev);
169 pm_runtime_allow(dev->dev);
170 pm_runtime_mark_last_busy(dev->dev);
171 pm_runtime_put_autosuspend(dev->dev);
172 }
173
3149d9da
XY
174 if (amdgpu_sriov_vf(adev))
175 amdgpu_virt_release_full_gpu(adev, true);
176
d38ceaf9 177out:
c9c9bbd7
LW
178 if (r) {
179 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
180 if (adev->rmmio && amdgpu_device_is_px(dev))
181 pm_runtime_put_noidle(dev->dev);
d38ceaf9 182 amdgpu_driver_unload_kms(dev);
c9c9bbd7 183 }
d38ceaf9
AD
184
185 return r;
186}
187
000cab9a
HR
188static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
189 struct drm_amdgpu_query_fw *query_fw,
190 struct amdgpu_device *adev)
191{
192 switch (query_fw->fw_type) {
193 case AMDGPU_INFO_FW_VCE:
194 fw_info->ver = adev->vce.fw_version;
195 fw_info->feature = adev->vce.fb_version;
196 break;
197 case AMDGPU_INFO_FW_UVD:
198 fw_info->ver = adev->uvd.fw_version;
199 fw_info->feature = 0;
200 break;
201 case AMDGPU_INFO_FW_GMC:
202 fw_info->ver = adev->mc.fw_version;
203 fw_info->feature = 0;
204 break;
205 case AMDGPU_INFO_FW_GFX_ME:
206 fw_info->ver = adev->gfx.me_fw_version;
207 fw_info->feature = adev->gfx.me_feature_version;
208 break;
209 case AMDGPU_INFO_FW_GFX_PFP:
210 fw_info->ver = adev->gfx.pfp_fw_version;
211 fw_info->feature = adev->gfx.pfp_feature_version;
212 break;
213 case AMDGPU_INFO_FW_GFX_CE:
214 fw_info->ver = adev->gfx.ce_fw_version;
215 fw_info->feature = adev->gfx.ce_feature_version;
216 break;
217 case AMDGPU_INFO_FW_GFX_RLC:
218 fw_info->ver = adev->gfx.rlc_fw_version;
219 fw_info->feature = adev->gfx.rlc_feature_version;
220 break;
221 case AMDGPU_INFO_FW_GFX_MEC:
222 if (query_fw->index == 0) {
223 fw_info->ver = adev->gfx.mec_fw_version;
224 fw_info->feature = adev->gfx.mec_feature_version;
225 } else if (query_fw->index == 1) {
226 fw_info->ver = adev->gfx.mec2_fw_version;
227 fw_info->feature = adev->gfx.mec2_feature_version;
228 } else
229 return -EINVAL;
230 break;
231 case AMDGPU_INFO_FW_SMC:
232 fw_info->ver = adev->pm.fw_version;
233 fw_info->feature = 0;
234 break;
235 case AMDGPU_INFO_FW_SDMA:
236 if (query_fw->index >= adev->sdma.num_instances)
237 return -EINVAL;
238 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
239 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
240 break;
6a7ed07e
HR
241 case AMDGPU_INFO_FW_SOS:
242 fw_info->ver = adev->psp.sos_fw_version;
243 fw_info->feature = adev->psp.sos_feature_version;
244 break;
245 case AMDGPU_INFO_FW_ASD:
246 fw_info->ver = adev->psp.asd_fw_version;
247 fw_info->feature = adev->psp.asd_feature_version;
248 break;
000cab9a
HR
249 default:
250 return -EINVAL;
251 }
252 return 0;
253}
254
d38ceaf9
AD
255/*
256 * Userspace get information ioctl
257 */
258/**
259 * amdgpu_info_ioctl - answer a device specific request.
260 *
261 * @adev: amdgpu device pointer
262 * @data: request object
263 * @filp: drm filp
264 *
265 * This function is used to pass device specific parameters to the userspace
266 * drivers. Examples include: pci device id, pipeline parms, tiling params,
267 * etc. (all asics).
268 * Returns 0 on success, -EINVAL on failure.
269 */
270static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
271{
272 struct amdgpu_device *adev = dev->dev_private;
f1892138 273 struct amdgpu_fpriv *fpriv = filp->driver_priv;
d38ceaf9
AD
274 struct drm_amdgpu_info *info = data;
275 struct amdgpu_mode_info *minfo = &adev->mode_info;
ec2c467e 276 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
d38ceaf9
AD
277 uint32_t size = info->return_size;
278 struct drm_crtc *crtc;
279 uint32_t ui32 = 0;
280 uint64_t ui64 = 0;
281 int i, found;
5ebbac4b 282 int ui32_size = sizeof(ui32);
d38ceaf9
AD
283
284 if (!info->return_size || !info->return_pointer)
285 return -EINVAL;
f1892138
CZ
286 if (amdgpu_kms_vram_lost(adev, fpriv))
287 return -ENODEV;
d38ceaf9
AD
288
289 switch (info->query) {
290 case AMDGPU_INFO_ACCEL_WORKING:
291 ui32 = adev->accel_working;
292 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
293 case AMDGPU_INFO_CRTC_FROM_ID:
294 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
295 crtc = (struct drm_crtc *)minfo->crtcs[i];
296 if (crtc && crtc->base.id == info->mode_crtc.id) {
297 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
298 ui32 = amdgpu_crtc->crtc_id;
299 found = 1;
300 break;
301 }
302 }
303 if (!found) {
304 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
305 return -EINVAL;
306 }
307 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
308 case AMDGPU_INFO_HW_IP_INFO: {
309 struct drm_amdgpu_info_hw_ip ip = {};
5fc3aeeb 310 enum amd_ip_block_type type;
d38ceaf9 311 uint32_t ring_mask = 0;
71062f43
KW
312 uint32_t ib_start_alignment = 0;
313 uint32_t ib_size_alignment = 0;
d38ceaf9
AD
314
315 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
316 return -EINVAL;
317
318 switch (info->query_hw_ip.type) {
319 case AMDGPU_HW_IP_GFX:
5fc3aeeb 320 type = AMD_IP_BLOCK_TYPE_GFX;
d38ceaf9
AD
321 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
322 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
71062f43
KW
323 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
324 ib_size_alignment = 8;
d38ceaf9
AD
325 break;
326 case AMDGPU_HW_IP_COMPUTE:
5fc3aeeb 327 type = AMD_IP_BLOCK_TYPE_GFX;
d38ceaf9
AD
328 for (i = 0; i < adev->gfx.num_compute_rings; i++)
329 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
71062f43
KW
330 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
331 ib_size_alignment = 8;
d38ceaf9
AD
332 break;
333 case AMDGPU_HW_IP_DMA:
5fc3aeeb 334 type = AMD_IP_BLOCK_TYPE_SDMA;
c113ea1c
AD
335 for (i = 0; i < adev->sdma.num_instances; i++)
336 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
71062f43
KW
337 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
338 ib_size_alignment = 1;
d38ceaf9
AD
339 break;
340 case AMDGPU_HW_IP_UVD:
5fc3aeeb 341 type = AMD_IP_BLOCK_TYPE_UVD;
d38ceaf9 342 ring_mask = adev->uvd.ring.ready ? 1 : 0;
71062f43 343 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
c4795ca6 344 ib_size_alignment = 16;
d38ceaf9
AD
345 break;
346 case AMDGPU_HW_IP_VCE:
5fc3aeeb 347 type = AMD_IP_BLOCK_TYPE_VCE;
75c65480 348 for (i = 0; i < adev->vce.num_rings; i++)
d38ceaf9 349 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
71062f43 350 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
a22f803c 351 ib_size_alignment = 1;
d38ceaf9 352 break;
63defd3f
LL
353 case AMDGPU_HW_IP_UVD_ENC:
354 type = AMD_IP_BLOCK_TYPE_UVD;
355 for (i = 0; i < adev->uvd.num_enc_rings; i++)
356 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
357 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
358 ib_size_alignment = 1;
359 break;
bdc799e5
LL
360 case AMDGPU_HW_IP_VCN_DEC:
361 type = AMD_IP_BLOCK_TYPE_VCN;
362 ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
363 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
364 ib_size_alignment = 16;
365 break;
cefbc598
LL
366 case AMDGPU_HW_IP_VCN_ENC:
367 type = AMD_IP_BLOCK_TYPE_VCN;
368 for (i = 0; i < adev->vcn.num_enc_rings; i++)
369 ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
370 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
371 ib_size_alignment = 1;
372 break;
d38ceaf9
AD
373 default:
374 return -EINVAL;
375 }
376
377 for (i = 0; i < adev->num_ip_blocks; i++) {
a1255107
AD
378 if (adev->ip_blocks[i].version->type == type &&
379 adev->ip_blocks[i].status.valid) {
380 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
381 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
d38ceaf9
AD
382 ip.capabilities_flags = 0;
383 ip.available_rings = ring_mask;
71062f43
KW
384 ip.ib_start_alignment = ib_start_alignment;
385 ip.ib_size_alignment = ib_size_alignment;
d38ceaf9
AD
386 break;
387 }
388 }
389 return copy_to_user(out, &ip,
390 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
391 }
392 case AMDGPU_INFO_HW_IP_COUNT: {
5fc3aeeb 393 enum amd_ip_block_type type;
d38ceaf9
AD
394 uint32_t count = 0;
395
396 switch (info->query_hw_ip.type) {
397 case AMDGPU_HW_IP_GFX:
5fc3aeeb 398 type = AMD_IP_BLOCK_TYPE_GFX;
d38ceaf9
AD
399 break;
400 case AMDGPU_HW_IP_COMPUTE:
5fc3aeeb 401 type = AMD_IP_BLOCK_TYPE_GFX;
d38ceaf9
AD
402 break;
403 case AMDGPU_HW_IP_DMA:
5fc3aeeb 404 type = AMD_IP_BLOCK_TYPE_SDMA;
d38ceaf9
AD
405 break;
406 case AMDGPU_HW_IP_UVD:
5fc3aeeb 407 type = AMD_IP_BLOCK_TYPE_UVD;
d38ceaf9
AD
408 break;
409 case AMDGPU_HW_IP_VCE:
5fc3aeeb 410 type = AMD_IP_BLOCK_TYPE_VCE;
d38ceaf9 411 break;
63defd3f
LL
412 case AMDGPU_HW_IP_UVD_ENC:
413 type = AMD_IP_BLOCK_TYPE_UVD;
414 break;
bdc799e5 415 case AMDGPU_HW_IP_VCN_DEC:
cefbc598 416 case AMDGPU_HW_IP_VCN_ENC:
bdc799e5
LL
417 type = AMD_IP_BLOCK_TYPE_VCN;
418 break;
d38ceaf9
AD
419 default:
420 return -EINVAL;
421 }
422
423 for (i = 0; i < adev->num_ip_blocks; i++)
a1255107
AD
424 if (adev->ip_blocks[i].version->type == type &&
425 adev->ip_blocks[i].status.valid &&
d38ceaf9
AD
426 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
427 count++;
428
429 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
430 }
431 case AMDGPU_INFO_TIMESTAMP:
b95e31fd 432 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
d38ceaf9
AD
433 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
434 case AMDGPU_INFO_FW_VERSION: {
435 struct drm_amdgpu_info_firmware fw_info;
000cab9a 436 int ret;
d38ceaf9
AD
437
438 /* We only support one instance of each IP block right now. */
439 if (info->query_fw.ip_instance != 0)
440 return -EINVAL;
441
000cab9a
HR
442 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
443 if (ret)
444 return ret;
445
d38ceaf9
AD
446 return copy_to_user(out, &fw_info,
447 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
448 }
449 case AMDGPU_INFO_NUM_BYTES_MOVED:
450 ui64 = atomic64_read(&adev->num_bytes_moved);
451 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
83a59b63
MO
452 case AMDGPU_INFO_NUM_EVICTIONS:
453 ui64 = atomic64_read(&adev->num_evictions);
454 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
68e2c5ff
MO
455 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
456 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
457 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
d38ceaf9
AD
458 case AMDGPU_INFO_VRAM_USAGE:
459 ui64 = atomic64_read(&adev->vram_usage);
460 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
461 case AMDGPU_INFO_VIS_VRAM_USAGE:
462 ui64 = atomic64_read(&adev->vram_vis_usage);
463 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
464 case AMDGPU_INFO_GTT_USAGE:
465 ui64 = atomic64_read(&adev->gtt_usage);
466 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
467 case AMDGPU_INFO_GDS_CONFIG: {
468 struct drm_amdgpu_info_gds gds_info;
469
c92b90cc 470 memset(&gds_info, 0, sizeof(gds_info));
d38ceaf9
AD
471 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
472 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
473 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
474 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
475 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
476 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
477 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
478 return copy_to_user(out, &gds_info,
479 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
480 }
481 case AMDGPU_INFO_VRAM_GTT: {
482 struct drm_amdgpu_info_vram_gtt vram_gtt;
483
484 vram_gtt.vram_size = adev->mc.real_vram_size;
7c0ecda1 485 vram_gtt.vram_size -= adev->vram_pin_size;
d38ceaf9 486 vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
e131b914 487 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
09628c3f
CK
488 vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
489 vram_gtt.gtt_size *= PAGE_SIZE;
d38ceaf9
AD
490 vram_gtt.gtt_size -= adev->gart_pin_size;
491 return copy_to_user(out, &vram_gtt,
492 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
493 }
e0adf6c8
JZ
494 case AMDGPU_INFO_MEMORY: {
495 struct drm_amdgpu_memory_info mem;
496
497 memset(&mem, 0, sizeof(mem));
498 mem.vram.total_heap_size = adev->mc.real_vram_size;
499 mem.vram.usable_heap_size =
500 adev->mc.real_vram_size - adev->vram_pin_size;
501 mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
502 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
503
504 mem.cpu_accessible_vram.total_heap_size =
505 adev->mc.visible_vram_size;
506 mem.cpu_accessible_vram.usable_heap_size =
507 adev->mc.visible_vram_size -
508 (adev->vram_pin_size - adev->invisible_pin_size);
509 mem.cpu_accessible_vram.heap_usage =
510 atomic64_read(&adev->vram_vis_usage);
511 mem.cpu_accessible_vram.max_allocation =
512 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
513
09628c3f
CK
514 mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
515 mem.gtt.total_heap_size *= PAGE_SIZE;
516 mem.gtt.usable_heap_size = mem.gtt.total_heap_size
517 - adev->gart_pin_size;
e0adf6c8
JZ
518 mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
519 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
520
521 return copy_to_user(out, &mem,
522 min((size_t)size, sizeof(mem)))
cfa32556
JZ
523 ? -EFAULT : 0;
524 }
d38ceaf9 525 case AMDGPU_INFO_READ_MMR_REG: {
0d2edd37 526 unsigned n, alloc_size;
d38ceaf9
AD
527 uint32_t *regs;
528 unsigned se_num = (info->read_mmr_reg.instance >>
529 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
530 AMDGPU_INFO_MMR_SE_INDEX_MASK;
531 unsigned sh_num = (info->read_mmr_reg.instance >>
532 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
533 AMDGPU_INFO_MMR_SH_INDEX_MASK;
534
535 /* set full masks if the userspace set all bits
536 * in the bitfields */
537 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
538 se_num = 0xffffffff;
539 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
540 sh_num = 0xffffffff;
541
0d2edd37 542 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
d38ceaf9
AD
543 if (!regs)
544 return -ENOMEM;
0d2edd37 545 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
d38ceaf9
AD
546
547 for (i = 0; i < info->read_mmr_reg.count; i++)
548 if (amdgpu_asic_read_register(adev, se_num, sh_num,
549 info->read_mmr_reg.dword_offset + i,
550 &regs[i])) {
551 DRM_DEBUG_KMS("unallowed offset %#x\n",
552 info->read_mmr_reg.dword_offset + i);
553 kfree(regs);
554 return -EFAULT;
555 }
556 n = copy_to_user(out, regs, min(size, alloc_size));
557 kfree(regs);
558 return n ? -EFAULT : 0;
559 }
560 case AMDGPU_INFO_DEV_INFO: {
c193fa91 561 struct drm_amdgpu_info_device dev_info = {};
d38ceaf9
AD
562
563 dev_info.device_id = dev->pdev->device;
564 dev_info.chip_rev = adev->rev_id;
565 dev_info.external_rev = adev->external_rev_id;
566 dev_info.pci_rev = dev->pdev->revision;
567 dev_info.family = adev->family;
568 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
569 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
570 /* return all clocks in KHz */
571 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
32bf7106 572 if (adev->pm.dpm_enabled) {
1304f0c7
EQ
573 dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
574 dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
32bf7106 575 } else {
d38ceaf9 576 dev_info.max_engine_clock = adev->pm.default_sclk * 10;
32bf7106
KW
577 dev_info.max_memory_clock = adev->pm.default_mclk * 10;
578 }
d38ceaf9 579 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
0b10029d
AD
580 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
581 adev->gfx.config.max_shader_engines;
d38ceaf9
AD
582 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
583 dev_info._pad = 0;
584 dev_info.ids_flags = 0;
2f7d10b3 585 if (adev->flags & AMD_IS_APU)
d38ceaf9 586 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
aafcafa0
ML
587 if (amdgpu_sriov_vf(adev))
588 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
d38ceaf9 589 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
02b70c8c 590 dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
c548b345 591 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
d38ceaf9
AD
592 dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
593 AMDGPU_GPU_PAGE_SIZE;
594 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
595
7dae69a2
AD
596 dev_info.cu_active_number = adev->gfx.cu_info.number;
597 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
a101a899 598 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
dbfe85ea
FC
599 memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
600 sizeof(adev->gfx.cu_info.ao_cu_bitmap));
7dae69a2
AD
601 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
602 sizeof(adev->gfx.cu_info.bitmap));
81c59f54
KW
603 dev_info.vram_type = adev->mc.vram_type;
604 dev_info.vram_bit_width = adev->mc.vram_width;
fa92754e 605 dev_info.vce_harvest_config = adev->vce.harvest_config;
df6e2c4a
JZ
606 dev_info.gc_double_offchip_lds_buf =
607 adev->gfx.config.double_offchip_lds_buf;
d38ceaf9 608
bce23e00 609 if (amdgpu_ngg) {
af8baf15
GR
610 dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
611 dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
612 dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
613 dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
614 dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
615 dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
616 dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
617 dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
bce23e00 618 }
408bfe7c
JZ
619 dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
620 dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
621 dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
622 dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
623 dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
624 dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
f47b77b4 625 dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
bce23e00 626
d38ceaf9
AD
627 return copy_to_user(out, &dev_info,
628 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
629 }
07fecde5
AD
630 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
631 unsigned i;
632 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
633 struct amd_vce_state *vce_state;
634
635 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
636 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
637 if (vce_state) {
638 vce_clk_table.entries[i].sclk = vce_state->sclk;
639 vce_clk_table.entries[i].mclk = vce_state->mclk;
640 vce_clk_table.entries[i].eclk = vce_state->evclk;
641 vce_clk_table.num_valid_entries++;
642 }
643 }
644
645 return copy_to_user(out, &vce_clk_table,
646 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
647 }
40ee5888
EQ
648 case AMDGPU_INFO_VBIOS: {
649 uint32_t bios_size = adev->bios_size;
650
651 switch (info->vbios_info.type) {
652 case AMDGPU_INFO_VBIOS_SIZE:
653 return copy_to_user(out, &bios_size,
654 min((size_t)size, sizeof(bios_size)))
655 ? -EFAULT : 0;
656 case AMDGPU_INFO_VBIOS_IMAGE: {
657 uint8_t *bios;
658 uint32_t bios_offset = info->vbios_info.offset;
659
660 if (bios_offset >= bios_size)
661 return -EINVAL;
662
663 bios = adev->bios + bios_offset;
664 return copy_to_user(out, bios,
665 min((size_t)size, (size_t)(bios_size - bios_offset)))
666 ? -EFAULT : 0;
667 }
668 default:
669 DRM_DEBUG_KMS("Invalid request %d\n",
670 info->vbios_info.type);
671 return -EINVAL;
672 }
673 }
44879b62
AN
674 case AMDGPU_INFO_NUM_HANDLES: {
675 struct drm_amdgpu_info_num_handles handle;
676
677 switch (info->query_hw_ip.type) {
678 case AMDGPU_HW_IP_UVD:
679 /* Starting Polaris, we support unlimited UVD handles */
680 if (adev->asic_type < CHIP_POLARIS10) {
681 handle.uvd_max_handles = adev->uvd.max_handles;
682 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
683
684 return copy_to_user(out, &handle,
685 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
686 } else {
687 return -ENODATA;
688 }
689
690 break;
691 default:
692 return -EINVAL;
693 }
694 }
5ebbac4b
AD
695 case AMDGPU_INFO_SENSOR: {
696 struct pp_gpu_power query = {0};
697 int query_size = sizeof(query);
698
699 if (amdgpu_dpm == 0)
700 return -ENOENT;
701
702 switch (info->sensor_info.type) {
703 case AMDGPU_INFO_SENSOR_GFX_SCLK:
704 /* get sclk in Mhz */
705 if (amdgpu_dpm_read_sensor(adev,
706 AMDGPU_PP_SENSOR_GFX_SCLK,
707 (void *)&ui32, &ui32_size)) {
708 return -EINVAL;
709 }
710 ui32 /= 100;
711 break;
712 case AMDGPU_INFO_SENSOR_GFX_MCLK:
713 /* get mclk in Mhz */
714 if (amdgpu_dpm_read_sensor(adev,
715 AMDGPU_PP_SENSOR_GFX_MCLK,
716 (void *)&ui32, &ui32_size)) {
717 return -EINVAL;
718 }
719 ui32 /= 100;
720 break;
721 case AMDGPU_INFO_SENSOR_GPU_TEMP:
722 /* get temperature in millidegrees C */
723 if (amdgpu_dpm_read_sensor(adev,
724 AMDGPU_PP_SENSOR_GPU_TEMP,
725 (void *)&ui32, &ui32_size)) {
726 return -EINVAL;
727 }
728 break;
729 case AMDGPU_INFO_SENSOR_GPU_LOAD:
730 /* get GPU load */
731 if (amdgpu_dpm_read_sensor(adev,
732 AMDGPU_PP_SENSOR_GPU_LOAD,
733 (void *)&ui32, &ui32_size)) {
734 return -EINVAL;
735 }
736 break;
737 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
738 /* get average GPU power */
739 if (amdgpu_dpm_read_sensor(adev,
740 AMDGPU_PP_SENSOR_GPU_POWER,
741 (void *)&query, &query_size)) {
742 return -EINVAL;
743 }
744 ui32 = query.average_gpu_power >> 8;
745 break;
746 case AMDGPU_INFO_SENSOR_VDDNB:
747 /* get VDDNB in millivolts */
748 if (amdgpu_dpm_read_sensor(adev,
749 AMDGPU_PP_SENSOR_VDDNB,
750 (void *)&ui32, &ui32_size)) {
751 return -EINVAL;
752 }
753 break;
754 case AMDGPU_INFO_SENSOR_VDDGFX:
755 /* get VDDGFX in millivolts */
756 if (amdgpu_dpm_read_sensor(adev,
757 AMDGPU_PP_SENSOR_VDDGFX,
758 (void *)&ui32, &ui32_size)) {
759 return -EINVAL;
760 }
761 break;
762 default:
763 DRM_DEBUG_KMS("Invalid request %d\n",
764 info->sensor_info.type);
765 return -EINVAL;
766 }
767 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
768 }
d38ceaf9
AD
769 default:
770 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
771 return -EINVAL;
772 }
773 return 0;
774}
775
776
777/*
778 * Outdated mess for old drm with Xorg being in charge (void function now).
779 */
780/**
8b7530b1 781 * amdgpu_driver_lastclose_kms - drm callback for last close
d38ceaf9
AD
782 *
783 * @dev: drm dev pointer
784 *
1694467b 785 * Switch vga_switcheroo state after last close (all asics).
d38ceaf9
AD
786 */
787void amdgpu_driver_lastclose_kms(struct drm_device *dev)
788{
8b7530b1
AD
789 struct amdgpu_device *adev = dev->dev_private;
790
791 amdgpu_fbdev_restore_mode(adev);
d38ceaf9
AD
792 vga_switcheroo_process_delayed_switch();
793}
794
f1892138
CZ
795bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
796 struct amdgpu_fpriv *fpriv)
797{
798 return fpriv->vram_lost_counter != atomic_read(&adev->vram_lost_counter);
799}
800
d38ceaf9
AD
801/**
802 * amdgpu_driver_open_kms - drm callback for open
803 *
804 * @dev: drm dev pointer
805 * @file_priv: drm file
806 *
807 * On device open, init vm on cayman+ (all asics).
808 * Returns 0 on success, error on failure.
809 */
810int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
811{
812 struct amdgpu_device *adev = dev->dev_private;
813 struct amdgpu_fpriv *fpriv;
814 int r;
815
816 file_priv->driver_priv = NULL;
817
818 r = pm_runtime_get_sync(dev->dev);
819 if (r < 0)
820 return r;
821
822 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
dc08267a
AD
823 if (unlikely(!fpriv)) {
824 r = -ENOMEM;
825 goto out_suspend;
826 }
d38ceaf9 827
9a4b7d4c
HK
828 r = amdgpu_vm_init(adev, &fpriv->vm,
829 AMDGPU_VM_CONTEXT_GFX);
dc08267a
AD
830 if (r) {
831 kfree(fpriv);
832 goto out_suspend;
833 }
d38ceaf9 834
b85891bd
JZ
835 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
836 if (!fpriv->prt_va) {
837 r = -ENOMEM;
838 amdgpu_vm_fini(adev, &fpriv->vm);
839 kfree(fpriv);
840 goto out_suspend;
841 }
842
2493664f
ML
843 if (amdgpu_sriov_vf(adev)) {
844 r = amdgpu_map_static_csa(adev, &fpriv->vm);
845 if (r)
846 goto out_suspend;
847 }
848
d38ceaf9
AD
849 mutex_init(&fpriv->bo_list_lock);
850 idr_init(&fpriv->bo_list_handles);
851
efd4ccb5 852 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
d38ceaf9 853
f1892138 854 fpriv->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
d38ceaf9
AD
855 file_priv->driver_priv = fpriv;
856
dc08267a 857out_suspend:
d38ceaf9
AD
858 pm_runtime_mark_last_busy(dev->dev);
859 pm_runtime_put_autosuspend(dev->dev);
d38ceaf9
AD
860
861 return r;
862}
863
864/**
865 * amdgpu_driver_postclose_kms - drm callback for post close
866 *
867 * @dev: drm dev pointer
868 * @file_priv: drm file
869 *
870 * On device post close, tear down vm on cayman+ (all asics).
871 */
872void amdgpu_driver_postclose_kms(struct drm_device *dev,
873 struct drm_file *file_priv)
874{
875 struct amdgpu_device *adev = dev->dev_private;
876 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
877 struct amdgpu_bo_list *list;
878 int handle;
879
880 if (!fpriv)
881 return;
882
04e30c9c
DV
883 pm_runtime_get_sync(dev->dev);
884
02537d63
CK
885 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
886
ef80d30b
LL
887 if (adev->asic_type != CHIP_RAVEN) {
888 amdgpu_uvd_free_handles(adev, file_priv);
889 amdgpu_vce_free_handles(adev, file_priv);
890 }
cd437e37 891
b85891bd
JZ
892 amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
893
2493664f
ML
894 if (amdgpu_sriov_vf(adev)) {
895 /* TODO: how to handle reserve failure */
c81a1a74 896 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
2493664f
ML
897 amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va);
898 fpriv->vm.csa_bo_va = NULL;
899 amdgpu_bo_unreserve(adev->virt.csa_obj);
900 }
901
d38ceaf9
AD
902 amdgpu_vm_fini(adev, &fpriv->vm);
903
904 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
905 amdgpu_bo_list_free(list);
906
907 idr_destroy(&fpriv->bo_list_handles);
908 mutex_destroy(&fpriv->bo_list_lock);
909
d38ceaf9
AD
910 kfree(fpriv);
911 file_priv->driver_priv = NULL;
d6bda7b4
AD
912
913 pm_runtime_mark_last_busy(dev->dev);
914 pm_runtime_put_autosuspend(dev->dev);
d38ceaf9
AD
915}
916
d38ceaf9
AD
917/*
918 * VBlank related functions.
919 */
920/**
921 * amdgpu_get_vblank_counter_kms - get frame count
922 *
923 * @dev: drm dev pointer
88e72717 924 * @pipe: crtc to get the frame count from
d38ceaf9
AD
925 *
926 * Gets the frame count on the requested crtc (all asics).
927 * Returns frame count on success, -EINVAL on failure.
928 */
88e72717 929u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
d38ceaf9
AD
930{
931 struct amdgpu_device *adev = dev->dev_private;
8e36f9d3
AD
932 int vpos, hpos, stat;
933 u32 count;
d38ceaf9 934
88e72717
TR
935 if (pipe >= adev->mode_info.num_crtc) {
936 DRM_ERROR("Invalid crtc %u\n", pipe);
d38ceaf9
AD
937 return -EINVAL;
938 }
939
8e36f9d3
AD
940 /* The hw increments its frame counter at start of vsync, not at start
941 * of vblank, as is required by DRM core vblank counter handling.
942 * Cook the hw count here to make it appear to the caller as if it
943 * incremented at start of vblank. We measure distance to start of
944 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
945 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
946 * result by 1 to give the proper appearance to caller.
947 */
948 if (adev->mode_info.crtcs[pipe]) {
949 /* Repeat readout if needed to provide stable result if
950 * we cross start of vsync during the queries.
951 */
952 do {
953 count = amdgpu_display_vblank_get_counter(adev, pipe);
954 /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
955 * distance to start of vblank, instead of regular
956 * vertical scanout pos.
957 */
958 stat = amdgpu_get_crtc_scanoutpos(
959 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
960 &vpos, &hpos, NULL, NULL,
961 &adev->mode_info.crtcs[pipe]->base.hwmode);
962 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
963
964 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
965 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
966 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
967 } else {
968 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
969 pipe, vpos);
970
971 /* Bump counter if we are at >= leading edge of vblank,
972 * but before vsync where vpos would turn negative and
973 * the hw counter really increments.
974 */
975 if (vpos >= 0)
976 count++;
977 }
978 } else {
979 /* Fallback to use value as is. */
980 count = amdgpu_display_vblank_get_counter(adev, pipe);
981 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
982 }
983
984 return count;
d38ceaf9
AD
985}
986
987/**
988 * amdgpu_enable_vblank_kms - enable vblank interrupt
989 *
990 * @dev: drm dev pointer
88e72717 991 * @pipe: crtc to enable vblank interrupt for
d38ceaf9
AD
992 *
993 * Enable the interrupt on the requested crtc (all asics).
994 * Returns 0 on success, -EINVAL on failure.
995 */
88e72717 996int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
d38ceaf9
AD
997{
998 struct amdgpu_device *adev = dev->dev_private;
88e72717 999 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
d38ceaf9
AD
1000
1001 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1002}
1003
1004/**
1005 * amdgpu_disable_vblank_kms - disable vblank interrupt
1006 *
1007 * @dev: drm dev pointer
88e72717 1008 * @pipe: crtc to disable vblank interrupt for
d38ceaf9
AD
1009 *
1010 * Disable the interrupt on the requested crtc (all asics).
1011 */
88e72717 1012void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
d38ceaf9
AD
1013{
1014 struct amdgpu_device *adev = dev->dev_private;
88e72717 1015 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
d38ceaf9
AD
1016
1017 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1018}
1019
d38ceaf9 1020const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
f8c47144
DV
1021 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1022 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
cfbcacf4 1023 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
f8c47144 1024 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
d38ceaf9 1025 /* KMS */
f8c47144
DV
1026 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1027 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1028 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1029 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1030 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
eef18a82 1031 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
f8c47144
DV
1032 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1033 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1034 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1035 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
d38ceaf9 1036};
f498d9ed 1037const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
50ab2533
HR
1038
1039/*
1040 * Debugfs info
1041 */
1042#if defined(CONFIG_DEBUG_FS)
1043
1044static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1045{
1046 struct drm_info_node *node = (struct drm_info_node *) m->private;
1047 struct drm_device *dev = node->minor->dev;
1048 struct amdgpu_device *adev = dev->dev_private;
1049 struct drm_amdgpu_info_firmware fw_info;
1050 struct drm_amdgpu_query_fw query_fw;
1051 int ret, i;
1052
1053 /* VCE */
1054 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1055 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1056 if (ret)
1057 return ret;
1058 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1059 fw_info.feature, fw_info.ver);
1060
1061 /* UVD */
1062 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1063 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1064 if (ret)
1065 return ret;
1066 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1067 fw_info.feature, fw_info.ver);
1068
1069 /* GMC */
1070 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1071 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1072 if (ret)
1073 return ret;
1074 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1075 fw_info.feature, fw_info.ver);
1076
1077 /* ME */
1078 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1079 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1080 if (ret)
1081 return ret;
1082 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1083 fw_info.feature, fw_info.ver);
1084
1085 /* PFP */
1086 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1087 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1088 if (ret)
1089 return ret;
1090 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1091 fw_info.feature, fw_info.ver);
1092
1093 /* CE */
1094 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1095 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1096 if (ret)
1097 return ret;
1098 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1099 fw_info.feature, fw_info.ver);
1100
1101 /* RLC */
1102 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1103 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1104 if (ret)
1105 return ret;
1106 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1107 fw_info.feature, fw_info.ver);
1108
1109 /* MEC */
1110 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1111 query_fw.index = 0;
1112 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1113 if (ret)
1114 return ret;
1115 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1116 fw_info.feature, fw_info.ver);
1117
1118 /* MEC2 */
1119 if (adev->asic_type == CHIP_KAVERI ||
1120 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1121 query_fw.index = 1;
1122 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1123 if (ret)
1124 return ret;
1125 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1126 fw_info.feature, fw_info.ver);
1127 }
1128
6a7ed07e
HR
1129 /* PSP SOS */
1130 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1131 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1132 if (ret)
1133 return ret;
1134 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1135 fw_info.feature, fw_info.ver);
1136
1137
1138 /* PSP ASD */
1139 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1140 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1141 if (ret)
1142 return ret;
1143 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1144 fw_info.feature, fw_info.ver);
1145
50ab2533
HR
1146 /* SMC */
1147 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1148 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1149 if (ret)
1150 return ret;
1151 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1152 fw_info.feature, fw_info.ver);
1153
1154 /* SDMA */
1155 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1156 for (i = 0; i < adev->sdma.num_instances; i++) {
1157 query_fw.index = i;
1158 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1159 if (ret)
1160 return ret;
1161 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1162 i, fw_info.feature, fw_info.ver);
1163 }
1164
1165 return 0;
1166}
1167
1168static const struct drm_info_list amdgpu_firmware_info_list[] = {
1169 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1170};
1171#endif
1172
1173int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1174{
1175#if defined(CONFIG_DEBUG_FS)
1176 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1177 ARRAY_SIZE(amdgpu_firmware_info_list));
1178#else
1179 return 0;
1180#endif
1181}