Merge tag 'pm+acpi-4.6-rc1-3' of git://git.kernel.org/pub/scm/linux/kernel/git/rafael...
[linux-2.6-block.git] / drivers / gpio / gpio-intel-mid.c
CommitLineData
c103de24 1/*
a0bbf032 2 * Intel MID GPIO driver
c103de24 3 *
a0bbf032 4 * Copyright (c) 2008-2014 Intel Corporation.
8bf02617
AD
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
8bf02617
AD
14 */
15
16/* Supports:
17 * Moorestown platform Langwell chip.
8081c84c 18 * Medfield platform Penwell chip.
f89a768f
DC
19 * Clovertrail platform Cloverview chip.
20 * Merrifield platform Tangier chip.
8bf02617
AD
21 */
22
23#include <linux/module.h>
24#include <linux/pci.h>
72b4379e 25#include <linux/platform_device.h>
8bf02617
AD
26#include <linux/kernel.h>
27#include <linux/delay.h>
28#include <linux/stddef.h>
29#include <linux/interrupt.h>
30#include <linux/init.h>
8bf02617 31#include <linux/io.h>
3f7dbfd8 32#include <linux/gpio/driver.h>
5a0e3ad6 33#include <linux/slab.h>
7812803a 34#include <linux/pm_runtime.h>
8bf02617 35
f89a768f
DC
36#define INTEL_MID_IRQ_TYPE_EDGE (1 << 0)
37#define INTEL_MID_IRQ_TYPE_LEVEL (1 << 1)
d56d6b3d 38
8081c84c
AD
39/*
40 * Langwell chip has 64 pins and thus there are 2 32bit registers to control
41 * each feature, while Penwell chip has 96 pins for each block, and need 3 32bit
42 * registers to control them, so we only define the order here instead of a
43 * structure, to get a bit offset for a pin (use GPDR as an example):
44 *
45 * nreg = ngpio / 32;
46 * reg = offset / 32;
47 * bit = offset % 32;
48 * reg_addr = reg_base + GPDR * nreg * 4 + reg * 4;
49 *
50 * so the bit of reg_addr is to control pin offset's GPDR feature
51*/
52
53enum GPIO_REG {
54 GPLR = 0, /* pin level read-only */
55 GPDR, /* pin direction */
56 GPSR, /* pin set */
57 GPCR, /* pin clear */
58 GRER, /* rising edge detect */
59 GFER, /* falling edge detect */
60 GEDR, /* edge detect result */
8c0f7b10 61 GAFR, /* alt function */
8bf02617
AD
62};
63
f89a768f
DC
64/* intel_mid gpio driver data */
65struct intel_mid_gpio_ddata {
d56d6b3d
DC
66 u16 ngpio; /* number of gpio pins */
67 u32 gplr_offset; /* offset of first GPLR register from base */
68 u32 flis_base; /* base address of FLIS registers */
69 u32 flis_len; /* length of FLIS registers */
70 u32 (*get_flis_offset)(int gpio);
71 u32 chip_irq_type; /* chip interrupt type */
72};
73
f89a768f 74struct intel_mid_gpio {
8bf02617 75 struct gpio_chip chip;
64c8cbc1 76 void __iomem *reg_base;
8bf02617 77 spinlock_t lock;
7812803a 78 struct pci_dev *pdev;
8bf02617
AD
79};
80
8081c84c 81static void __iomem *gpio_reg(struct gpio_chip *chip, unsigned offset,
611a485b 82 enum GPIO_REG reg_type)
8bf02617 83{
5c77c021 84 struct intel_mid_gpio *priv = gpiochip_get_data(chip);
8081c84c 85 unsigned nreg = chip->ngpio / 32;
8bf02617 86 u8 reg = offset / 32;
8081c84c 87
f89a768f 88 return priv->reg_base + reg_type * nreg * 4 + reg * 4;
8081c84c
AD
89}
90
8c0f7b10
AH
91static void __iomem *gpio_reg_2bit(struct gpio_chip *chip, unsigned offset,
92 enum GPIO_REG reg_type)
93{
5c77c021 94 struct intel_mid_gpio *priv = gpiochip_get_data(chip);
8c0f7b10
AH
95 unsigned nreg = chip->ngpio / 32;
96 u8 reg = offset / 16;
8c0f7b10 97
f89a768f 98 return priv->reg_base + reg_type * nreg * 4 + reg * 4;
8c0f7b10
AH
99}
100
f89a768f 101static int intel_gpio_request(struct gpio_chip *chip, unsigned offset)
8c0f7b10
AH
102{
103 void __iomem *gafr = gpio_reg_2bit(chip, offset, GAFR);
104 u32 value = readl(gafr);
105 int shift = (offset % 16) << 1, af = (value >> shift) & 3;
106
107 if (af) {
108 value &= ~(3 << shift);
109 writel(value, gafr);
110 }
111 return 0;
112}
113
f89a768f 114static int intel_gpio_get(struct gpio_chip *chip, unsigned offset)
8081c84c
AD
115{
116 void __iomem *gplr = gpio_reg(chip, offset, GPLR);
8bf02617 117
4c628f3d 118 return !!(readl(gplr) & BIT(offset % 32));
8bf02617
AD
119}
120
f89a768f 121static void intel_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
8bf02617 122{
8bf02617
AD
123 void __iomem *gpsr, *gpcr;
124
125 if (value) {
8081c84c 126 gpsr = gpio_reg(chip, offset, GPSR);
8bf02617
AD
127 writel(BIT(offset % 32), gpsr);
128 } else {
8081c84c 129 gpcr = gpio_reg(chip, offset, GPCR);
8bf02617
AD
130 writel(BIT(offset % 32), gpcr);
131 }
132}
133
f89a768f 134static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
8bf02617 135{
5c77c021 136 struct intel_mid_gpio *priv = gpiochip_get_data(chip);
8081c84c 137 void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
8bf02617
AD
138 u32 value;
139 unsigned long flags;
8bf02617 140
f89a768f
DC
141 if (priv->pdev)
142 pm_runtime_get(&priv->pdev->dev);
7812803a 143
f89a768f 144 spin_lock_irqsave(&priv->lock, flags);
8bf02617
AD
145 value = readl(gpdr);
146 value &= ~BIT(offset % 32);
147 writel(value, gpdr);
f89a768f 148 spin_unlock_irqrestore(&priv->lock, flags);
7812803a 149
f89a768f
DC
150 if (priv->pdev)
151 pm_runtime_put(&priv->pdev->dev);
7812803a 152
8bf02617
AD
153 return 0;
154}
155
f89a768f 156static int intel_gpio_direction_output(struct gpio_chip *chip,
8bf02617
AD
157 unsigned offset, int value)
158{
5c77c021 159 struct intel_mid_gpio *priv = gpiochip_get_data(chip);
8081c84c 160 void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
8bf02617 161 unsigned long flags;
8bf02617 162
f89a768f 163 intel_gpio_set(chip, offset, value);
7812803a 164
f89a768f
DC
165 if (priv->pdev)
166 pm_runtime_get(&priv->pdev->dev);
7812803a 167
f89a768f 168 spin_lock_irqsave(&priv->lock, flags);
8bf02617 169 value = readl(gpdr);
6eab04a8 170 value |= BIT(offset % 32);
8bf02617 171 writel(value, gpdr);
f89a768f 172 spin_unlock_irqrestore(&priv->lock, flags);
7812803a 173
f89a768f
DC
174 if (priv->pdev)
175 pm_runtime_put(&priv->pdev->dev);
7812803a 176
8bf02617
AD
177 return 0;
178}
179
f89a768f 180static int intel_mid_irq_type(struct irq_data *d, unsigned type)
8bf02617 181{
3f7dbfd8 182 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
5c77c021 183 struct intel_mid_gpio *priv = gpiochip_get_data(gc);
465f2bd4 184 u32 gpio = irqd_to_hwirq(d);
8bf02617
AD
185 unsigned long flags;
186 u32 value;
f89a768f
DC
187 void __iomem *grer = gpio_reg(&priv->chip, gpio, GRER);
188 void __iomem *gfer = gpio_reg(&priv->chip, gpio, GFER);
8bf02617 189
f89a768f 190 if (gpio >= priv->chip.ngpio)
8bf02617 191 return -EINVAL;
7812803a 192
f89a768f
DC
193 if (priv->pdev)
194 pm_runtime_get(&priv->pdev->dev);
7812803a 195
f89a768f 196 spin_lock_irqsave(&priv->lock, flags);
8bf02617
AD
197 if (type & IRQ_TYPE_EDGE_RISING)
198 value = readl(grer) | BIT(gpio % 32);
199 else
200 value = readl(grer) & (~BIT(gpio % 32));
201 writel(value, grer);
202
203 if (type & IRQ_TYPE_EDGE_FALLING)
204 value = readl(gfer) | BIT(gpio % 32);
205 else
206 value = readl(gfer) & (~BIT(gpio % 32));
207 writel(value, gfer);
f89a768f 208 spin_unlock_irqrestore(&priv->lock, flags);
8bf02617 209
f89a768f
DC
210 if (priv->pdev)
211 pm_runtime_put(&priv->pdev->dev);
7812803a 212
8bf02617 213 return 0;
fd0574cb 214}
8bf02617 215
f89a768f 216static void intel_mid_irq_unmask(struct irq_data *d)
8bf02617 217{
fd0574cb 218}
8bf02617 219
f89a768f 220static void intel_mid_irq_mask(struct irq_data *d)
8bf02617 221{
fd0574cb 222}
8bf02617 223
f89a768f
DC
224static struct irq_chip intel_mid_irqchip = {
225 .name = "INTEL_MID-GPIO",
226 .irq_mask = intel_mid_irq_mask,
227 .irq_unmask = intel_mid_irq_unmask,
228 .irq_set_type = intel_mid_irq_type,
8bf02617
AD
229};
230
f89a768f 231static const struct intel_mid_gpio_ddata gpio_lincroft = {
d56d6b3d
DC
232 .ngpio = 64,
233};
234
f89a768f 235static const struct intel_mid_gpio_ddata gpio_penwell_aon = {
d56d6b3d 236 .ngpio = 96,
f89a768f 237 .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE,
d56d6b3d
DC
238};
239
f89a768f 240static const struct intel_mid_gpio_ddata gpio_penwell_core = {
d56d6b3d 241 .ngpio = 96,
f89a768f 242 .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE,
d56d6b3d
DC
243};
244
f89a768f 245static const struct intel_mid_gpio_ddata gpio_cloverview_aon = {
d56d6b3d 246 .ngpio = 96,
f89a768f 247 .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE | INTEL_MID_IRQ_TYPE_LEVEL,
d56d6b3d
DC
248};
249
f89a768f 250static const struct intel_mid_gpio_ddata gpio_cloverview_core = {
d56d6b3d 251 .ngpio = 96,
f89a768f 252 .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE,
d56d6b3d
DC
253};
254
f89a768f 255static const struct intel_mid_gpio_ddata gpio_tangier = {
d56d6b3d
DC
256 .ngpio = 192,
257 .gplr_offset = 4,
258 .flis_base = 0xff0c0000,
259 .flis_len = 0x8000,
260 .get_flis_offset = NULL,
f89a768f 261 .chip_irq_type = INTEL_MID_IRQ_TYPE_EDGE,
d56d6b3d
DC
262};
263
14f4a883 264static const struct pci_device_id intel_gpio_ids[] = {
d56d6b3d
DC
265 {
266 /* Lincroft */
267 PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x080f),
268 .driver_data = (kernel_ulong_t)&gpio_lincroft,
269 },
270 {
271 /* Penwell AON */
272 PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x081f),
273 .driver_data = (kernel_ulong_t)&gpio_penwell_aon,
274 },
275 {
276 /* Penwell Core */
277 PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x081a),
278 .driver_data = (kernel_ulong_t)&gpio_penwell_core,
279 },
280 {
281 /* Cloverview Aon */
282 PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x08eb),
283 .driver_data = (kernel_ulong_t)&gpio_cloverview_aon,
284 },
285 {
286 /* Cloverview Core */
287 PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x08f7),
288 .driver_data = (kernel_ulong_t)&gpio_cloverview_core,
289 },
290 {
291 /* Tangier */
292 PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x1199),
293 .driver_data = (kernel_ulong_t)&gpio_tangier,
294 },
295 { 0 }
8bf02617 296};
f89a768f 297MODULE_DEVICE_TABLE(pci, intel_gpio_ids);
8bf02617 298
bd0b9ac4 299static void intel_mid_irq_handler(struct irq_desc *desc)
8bf02617 300{
3f7dbfd8 301 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
5c77c021 302 struct intel_mid_gpio *priv = gpiochip_get_data(gc);
20e2aa91 303 struct irq_data *data = irq_desc_get_irq_data(desc);
20e2aa91 304 struct irq_chip *chip = irq_data_get_irq_chip(data);
84bead6c 305 u32 base, gpio, mask;
732063b9 306 unsigned long pending;
8bf02617 307 void __iomem *gedr;
8bf02617
AD
308
309 /* check GPIO controller to check which pin triggered the interrupt */
f89a768f
DC
310 for (base = 0; base < priv->chip.ngpio; base += 32) {
311 gedr = gpio_reg(&priv->chip, base, GEDR);
c8f925b6 312 while ((pending = readl(gedr))) {
2345b20f 313 gpio = __ffs(pending);
84bead6c 314 mask = BIT(gpio);
84bead6c
TG
315 /* Clear before handling so we can't lose an edge */
316 writel(mask, gedr);
3f7dbfd8 317 generic_handle_irq(irq_find_mapping(gc->irqdomain,
465f2bd4 318 base + gpio));
732063b9 319 }
8bf02617 320 }
0766d20f 321
20e2aa91 322 chip->irq_eoi(data);
8bf02617
AD
323}
324
f89a768f 325static void intel_mid_irq_init_hw(struct intel_mid_gpio *priv)
f5f93117
MW
326{
327 void __iomem *reg;
328 unsigned base;
329
f89a768f 330 for (base = 0; base < priv->chip.ngpio; base += 32) {
f5f93117 331 /* Clear the rising-edge detect register */
f89a768f 332 reg = gpio_reg(&priv->chip, base, GRER);
f5f93117
MW
333 writel(0, reg);
334 /* Clear the falling-edge detect register */
f89a768f 335 reg = gpio_reg(&priv->chip, base, GFER);
f5f93117
MW
336 writel(0, reg);
337 /* Clear the edge detect status register */
f89a768f 338 reg = gpio_reg(&priv->chip, base, GEDR);
f5f93117
MW
339 writel(~0, reg);
340 }
341}
342
f89a768f 343static int intel_gpio_runtime_idle(struct device *dev)
7812803a 344{
84a34575 345 int err = pm_schedule_suspend(dev, 500);
346 return err ?: -EBUSY;
7812803a
KCA
347}
348
f89a768f
DC
349static const struct dev_pm_ops intel_gpio_pm_ops = {
350 SET_RUNTIME_PM_OPS(NULL, NULL, intel_gpio_runtime_idle)
7812803a
KCA
351};
352
f89a768f 353static int intel_gpio_probe(struct pci_dev *pdev,
64c8cbc1 354 const struct pci_device_id *id)
8bf02617 355{
64c8cbc1 356 void __iomem *base;
f89a768f 357 struct intel_mid_gpio *priv;
8bf02617 358 u32 gpio_base;
2519f9ab 359 u32 irq_base;
d6a2b7ba 360 int retval;
f89a768f
DC
361 struct intel_mid_gpio_ddata *ddata =
362 (struct intel_mid_gpio_ddata *)id->driver_data;
8bf02617 363
786e07ec 364 retval = pcim_enable_device(pdev);
8bf02617 365 if (retval)
8302c741 366 return retval;
8bf02617 367
786e07ec 368 retval = pcim_iomap_regions(pdev, 1 << 0 | 1 << 1, pci_name(pdev));
8bf02617 369 if (retval) {
786e07ec
AS
370 dev_err(&pdev->dev, "I/O memory mapping error\n");
371 return retval;
8bf02617 372 }
64c8cbc1 373
786e07ec
AS
374 base = pcim_iomap_table(pdev)[1];
375
64c8cbc1
AS
376 irq_base = readl(base);
377 gpio_base = readl(sizeof(u32) + base);
378
8bf02617 379 /* release the IO mapping, since we already get the info from bar1 */
786e07ec 380 pcim_iounmap_regions(pdev, 1 << 1);
8bf02617 381
f89a768f
DC
382 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
383 if (!priv) {
8aca119f 384 dev_err(&pdev->dev, "can't allocate chip data\n");
786e07ec 385 return -ENOMEM;
8bf02617 386 }
b3e35af2 387
f89a768f
DC
388 priv->reg_base = pcim_iomap_table(pdev)[0];
389 priv->chip.label = dev_name(&pdev->dev);
58383c78 390 priv->chip.parent = &pdev->dev;
f89a768f
DC
391 priv->chip.request = intel_gpio_request;
392 priv->chip.direction_input = intel_gpio_direction_input;
393 priv->chip.direction_output = intel_gpio_direction_output;
394 priv->chip.get = intel_gpio_get;
395 priv->chip.set = intel_gpio_set;
f89a768f
DC
396 priv->chip.base = gpio_base;
397 priv->chip.ngpio = ddata->ngpio;
9fb1f39e 398 priv->chip.can_sleep = false;
f89a768f
DC
399 priv->pdev = pdev;
400
401 spin_lock_init(&priv->lock);
402
f89a768f 403 pci_set_drvdata(pdev, priv);
5c77c021 404 retval = gpiochip_add_data(&priv->chip, priv);
8bf02617 405 if (retval) {
8aca119f 406 dev_err(&pdev->dev, "gpiochip_add error %d\n", retval);
786e07ec 407 return retval;
8bf02617 408 }
f5f93117 409
3f7dbfd8
LW
410 retval = gpiochip_irqchip_add(&priv->chip,
411 &intel_mid_irqchip,
412 irq_base,
413 handle_simple_irq,
414 IRQ_TYPE_NONE);
415 if (retval) {
416 dev_err(&pdev->dev,
417 "could not connect irqchip to gpiochip\n");
418 return retval;
419 }
420
f89a768f 421 intel_mid_irq_init_hw(priv);
f5f93117 422
3f7dbfd8
LW
423 gpiochip_set_chained_irqchip(&priv->chip,
424 &intel_mid_irqchip,
425 pdev->irq,
426 intel_mid_irq_handler);
8bf02617 427
7812803a
KCA
428 pm_runtime_put_noidle(&pdev->dev);
429 pm_runtime_allow(&pdev->dev);
430
8302c741 431 return 0;
8bf02617
AD
432}
433
f89a768f
DC
434static struct pci_driver intel_gpio_driver = {
435 .name = "intel_mid_gpio",
436 .id_table = intel_gpio_ids,
437 .probe = intel_gpio_probe,
7812803a 438 .driver = {
f89a768f 439 .pm = &intel_gpio_pm_ops,
7812803a 440 },
8bf02617
AD
441};
442
f89a768f 443static int __init intel_gpio_init(void)
8bf02617 444{
f89a768f 445 return pci_register_driver(&intel_gpio_driver);
8bf02617
AD
446}
447
f89a768f 448device_initcall(intel_gpio_init);