EDAC: Fix csrow size reported in sysfs
[linux-2.6-block.git] / drivers / edac / edac_mc_sysfs.c
CommitLineData
7c9281d7
DT
1/*
2 * edac_mc kernel module
42a8e397
DT
3 * (C) 2005-2007 Linux Networx (http://lnxi.com)
4 *
7c9281d7
DT
5 * This file may be distributed under the terms of the
6 * GNU General Public License.
7 *
42a8e397 8 * Written Doug Thompson <norsk5@xmission.com> www.softwarebitmaker.com
7c9281d7 9 *
7a623c03
MCC
10 * (c) 2012 - Mauro Carvalho Chehab <mchehab@redhat.com>
11 * The entire API were re-written, and ported to use struct device
12 *
7c9281d7
DT
13 */
14
7c9281d7 15#include <linux/ctype.h>
5a0e3ad6 16#include <linux/slab.h>
30e1f7a8 17#include <linux/edac.h>
8096cfaf 18#include <linux/bug.h>
7a623c03 19#include <linux/pm_runtime.h>
452a6bf9 20#include <linux/uaccess.h>
7c9281d7 21
20bcb7a8 22#include "edac_core.h"
7c9281d7
DT
23#include "edac_module.h"
24
25/* MC EDAC Controls, setable by module parameter, and sysfs */
4de78c68
DJ
26static int edac_mc_log_ue = 1;
27static int edac_mc_log_ce = 1;
f044091c 28static int edac_mc_panic_on_ue;
4de78c68 29static int edac_mc_poll_msec = 1000;
7c9281d7
DT
30
31/* Getter functions for above */
4de78c68 32int edac_mc_get_log_ue(void)
7c9281d7 33{
4de78c68 34 return edac_mc_log_ue;
7c9281d7
DT
35}
36
4de78c68 37int edac_mc_get_log_ce(void)
7c9281d7 38{
4de78c68 39 return edac_mc_log_ce;
7c9281d7
DT
40}
41
4de78c68 42int edac_mc_get_panic_on_ue(void)
7c9281d7 43{
4de78c68 44 return edac_mc_panic_on_ue;
7c9281d7
DT
45}
46
81d87cb1
DJ
47/* this is temporary */
48int edac_mc_get_poll_msec(void)
49{
4de78c68 50 return edac_mc_poll_msec;
7c9281d7
DT
51}
52
096846e2
AJ
53static int edac_set_poll_msec(const char *val, struct kernel_param *kp)
54{
55 long l;
56 int ret;
57
58 if (!val)
59 return -EINVAL;
60
61 ret = strict_strtol(val, 0, &l);
62 if (ret == -EINVAL || ((int)l != l))
63 return -EINVAL;
64 *((int *)kp->arg) = l;
65
66 /* notify edac_mc engine to reset the poll period */
67 edac_mc_reset_delay_period(l);
68
69 return 0;
70}
71
7c9281d7 72/* Parameter declarations for above */
4de78c68
DJ
73module_param(edac_mc_panic_on_ue, int, 0644);
74MODULE_PARM_DESC(edac_mc_panic_on_ue, "Panic on uncorrected error: 0=off 1=on");
75module_param(edac_mc_log_ue, int, 0644);
76MODULE_PARM_DESC(edac_mc_log_ue,
079708b9 77 "Log uncorrectable error to console: 0=off 1=on");
4de78c68
DJ
78module_param(edac_mc_log_ce, int, 0644);
79MODULE_PARM_DESC(edac_mc_log_ce,
079708b9 80 "Log correctable error to console: 0=off 1=on");
096846e2
AJ
81module_param_call(edac_mc_poll_msec, edac_set_poll_msec, param_get_int,
82 &edac_mc_poll_msec, 0644);
4de78c68 83MODULE_PARM_DESC(edac_mc_poll_msec, "Polling period in milliseconds");
7c9281d7 84
de3910eb 85static struct device *mci_pdev;
7a623c03 86
7c9281d7
DT
87/*
88 * various constants for Memory Controllers
89 */
90static const char *mem_types[] = {
91 [MEM_EMPTY] = "Empty",
92 [MEM_RESERVED] = "Reserved",
93 [MEM_UNKNOWN] = "Unknown",
94 [MEM_FPM] = "FPM",
95 [MEM_EDO] = "EDO",
96 [MEM_BEDO] = "BEDO",
97 [MEM_SDR] = "Unbuffered-SDR",
98 [MEM_RDR] = "Registered-SDR",
99 [MEM_DDR] = "Unbuffered-DDR",
100 [MEM_RDDR] = "Registered-DDR",
1a9b85e6
DJ
101 [MEM_RMBS] = "RMBS",
102 [MEM_DDR2] = "Unbuffered-DDR2",
103 [MEM_FB_DDR2] = "FullyBuffered-DDR2",
1d5f726c 104 [MEM_RDDR2] = "Registered-DDR2",
b1cfebc9
YS
105 [MEM_XDR] = "XDR",
106 [MEM_DDR3] = "Unbuffered-DDR3",
107 [MEM_RDDR3] = "Registered-DDR3"
7c9281d7
DT
108};
109
110static const char *dev_types[] = {
111 [DEV_UNKNOWN] = "Unknown",
112 [DEV_X1] = "x1",
113 [DEV_X2] = "x2",
114 [DEV_X4] = "x4",
115 [DEV_X8] = "x8",
116 [DEV_X16] = "x16",
117 [DEV_X32] = "x32",
118 [DEV_X64] = "x64"
119};
120
121static const char *edac_caps[] = {
122 [EDAC_UNKNOWN] = "Unknown",
123 [EDAC_NONE] = "None",
124 [EDAC_RESERVED] = "Reserved",
125 [EDAC_PARITY] = "PARITY",
126 [EDAC_EC] = "EC",
127 [EDAC_SECDED] = "SECDED",
128 [EDAC_S2ECD2ED] = "S2ECD2ED",
129 [EDAC_S4ECD4ED] = "S4ECD4ED",
130 [EDAC_S8ECD8ED] = "S8ECD8ED",
131 [EDAC_S16ECD16ED] = "S16ECD16ED"
132};
133
19974710 134#ifdef CONFIG_EDAC_LEGACY_SYSFS
7a623c03
MCC
135/*
136 * EDAC sysfs CSROW data structures and methods
137 */
138
139#define to_csrow(k) container_of(k, struct csrow_info, dev)
140
141/*
142 * We need it to avoid namespace conflicts between the legacy API
143 * and the per-dimm/per-rank one
7c9281d7 144 */
7a623c03
MCC
145#define DEVICE_ATTR_LEGACY(_name, _mode, _show, _store) \
146 struct device_attribute dev_attr_legacy_##_name = __ATTR(_name, _mode, _show, _store)
147
148struct dev_ch_attribute {
149 struct device_attribute attr;
150 int channel;
151};
152
153#define DEVICE_CHANNEL(_name, _mode, _show, _store, _var) \
154 struct dev_ch_attribute dev_attr_legacy_##_name = \
155 { __ATTR(_name, _mode, _show, _store), (_var) }
156
157#define to_channel(k) (container_of(k, struct dev_ch_attribute, attr)->channel)
7c9281d7
DT
158
159/* Set of more default csrow<id> attribute show/store functions */
7a623c03
MCC
160static ssize_t csrow_ue_count_show(struct device *dev,
161 struct device_attribute *mattr, char *data)
7c9281d7 162{
7a623c03
MCC
163 struct csrow_info *csrow = to_csrow(dev);
164
079708b9 165 return sprintf(data, "%u\n", csrow->ue_count);
7c9281d7
DT
166}
167
7a623c03
MCC
168static ssize_t csrow_ce_count_show(struct device *dev,
169 struct device_attribute *mattr, char *data)
7c9281d7 170{
7a623c03
MCC
171 struct csrow_info *csrow = to_csrow(dev);
172
079708b9 173 return sprintf(data, "%u\n", csrow->ce_count);
7c9281d7
DT
174}
175
7a623c03
MCC
176static ssize_t csrow_size_show(struct device *dev,
177 struct device_attribute *mattr, char *data)
7c9281d7 178{
7a623c03 179 struct csrow_info *csrow = to_csrow(dev);
a895bf8b
MCC
180 int i;
181 u32 nr_pages = 0;
182
16a528ee
BP
183 if (csrow->mci->csbased)
184 return sprintf(data, "%u\n", PAGES_TO_MiB(csrow->nr_pages));
185
a895bf8b 186 for (i = 0; i < csrow->nr_channels; i++)
de3910eb 187 nr_pages += csrow->channels[i]->dimm->nr_pages;
a895bf8b 188 return sprintf(data, "%u\n", PAGES_TO_MiB(nr_pages));
7c9281d7
DT
189}
190
7a623c03
MCC
191static ssize_t csrow_mem_type_show(struct device *dev,
192 struct device_attribute *mattr, char *data)
7c9281d7 193{
7a623c03
MCC
194 struct csrow_info *csrow = to_csrow(dev);
195
de3910eb 196 return sprintf(data, "%s\n", mem_types[csrow->channels[0]->dimm->mtype]);
7c9281d7
DT
197}
198
7a623c03
MCC
199static ssize_t csrow_dev_type_show(struct device *dev,
200 struct device_attribute *mattr, char *data)
7c9281d7 201{
7a623c03
MCC
202 struct csrow_info *csrow = to_csrow(dev);
203
de3910eb 204 return sprintf(data, "%s\n", dev_types[csrow->channels[0]->dimm->dtype]);
7c9281d7
DT
205}
206
7a623c03
MCC
207static ssize_t csrow_edac_mode_show(struct device *dev,
208 struct device_attribute *mattr,
209 char *data)
7c9281d7 210{
7a623c03
MCC
211 struct csrow_info *csrow = to_csrow(dev);
212
de3910eb 213 return sprintf(data, "%s\n", edac_caps[csrow->channels[0]->dimm->edac_mode]);
7c9281d7
DT
214}
215
216/* show/store functions for DIMM Label attributes */
7a623c03
MCC
217static ssize_t channel_dimm_label_show(struct device *dev,
218 struct device_attribute *mattr,
219 char *data)
7c9281d7 220{
7a623c03
MCC
221 struct csrow_info *csrow = to_csrow(dev);
222 unsigned chan = to_channel(mattr);
de3910eb 223 struct rank_info *rank = csrow->channels[chan];
7a623c03 224
124682c7 225 /* if field has not been initialized, there is nothing to send */
7a623c03 226 if (!rank->dimm->label[0])
124682c7
AJ
227 return 0;
228
229 return snprintf(data, EDAC_MC_LABEL_LEN, "%s\n",
7a623c03 230 rank->dimm->label);
7c9281d7
DT
231}
232
7a623c03
MCC
233static ssize_t channel_dimm_label_store(struct device *dev,
234 struct device_attribute *mattr,
235 const char *data, size_t count)
7c9281d7 236{
7a623c03
MCC
237 struct csrow_info *csrow = to_csrow(dev);
238 unsigned chan = to_channel(mattr);
de3910eb 239 struct rank_info *rank = csrow->channels[chan];
7a623c03 240
7c9281d7
DT
241 ssize_t max_size = 0;
242
079708b9 243 max_size = min((ssize_t) count, (ssize_t) EDAC_MC_LABEL_LEN - 1);
7a623c03
MCC
244 strncpy(rank->dimm->label, data, max_size);
245 rank->dimm->label[max_size] = '\0';
7c9281d7
DT
246
247 return max_size;
248}
249
250/* show function for dynamic chX_ce_count attribute */
7a623c03
MCC
251static ssize_t channel_ce_count_show(struct device *dev,
252 struct device_attribute *mattr, char *data)
7c9281d7 253{
7a623c03
MCC
254 struct csrow_info *csrow = to_csrow(dev);
255 unsigned chan = to_channel(mattr);
de3910eb 256 struct rank_info *rank = csrow->channels[chan];
7a623c03
MCC
257
258 return sprintf(data, "%u\n", rank->ce_count);
7c9281d7
DT
259}
260
7a623c03
MCC
261/* cwrow<id>/attribute files */
262DEVICE_ATTR_LEGACY(size_mb, S_IRUGO, csrow_size_show, NULL);
263DEVICE_ATTR_LEGACY(dev_type, S_IRUGO, csrow_dev_type_show, NULL);
264DEVICE_ATTR_LEGACY(mem_type, S_IRUGO, csrow_mem_type_show, NULL);
265DEVICE_ATTR_LEGACY(edac_mode, S_IRUGO, csrow_edac_mode_show, NULL);
266DEVICE_ATTR_LEGACY(ue_count, S_IRUGO, csrow_ue_count_show, NULL);
267DEVICE_ATTR_LEGACY(ce_count, S_IRUGO, csrow_ce_count_show, NULL);
7c9281d7 268
7a623c03
MCC
269/* default attributes of the CSROW<id> object */
270static struct attribute *csrow_attrs[] = {
271 &dev_attr_legacy_dev_type.attr,
272 &dev_attr_legacy_mem_type.attr,
273 &dev_attr_legacy_edac_mode.attr,
274 &dev_attr_legacy_size_mb.attr,
275 &dev_attr_legacy_ue_count.attr,
276 &dev_attr_legacy_ce_count.attr,
277 NULL,
278};
7c9281d7 279
7a623c03
MCC
280static struct attribute_group csrow_attr_grp = {
281 .attrs = csrow_attrs,
282};
7c9281d7 283
7a623c03
MCC
284static const struct attribute_group *csrow_attr_groups[] = {
285 &csrow_attr_grp,
286 NULL
287};
7c9281d7 288
de3910eb 289static void csrow_attr_release(struct device *dev)
7c9281d7 290{
de3910eb
MCC
291 struct csrow_info *csrow = container_of(dev, struct csrow_info, dev);
292
956b9ba1 293 edac_dbg(1, "Releasing csrow device %s\n", dev_name(dev));
de3910eb 294 kfree(csrow);
7c9281d7
DT
295}
296
7a623c03
MCC
297static struct device_type csrow_attr_type = {
298 .groups = csrow_attr_groups,
299 .release = csrow_attr_release,
7c9281d7
DT
300};
301
7a623c03
MCC
302/*
303 * possible dynamic channel DIMM Label attribute files
304 *
305 */
7c9281d7 306
7a623c03 307#define EDAC_NR_CHANNELS 6
7c9281d7 308
7a623c03 309DEVICE_CHANNEL(ch0_dimm_label, S_IRUGO | S_IWUSR,
052dfb45 310 channel_dimm_label_show, channel_dimm_label_store, 0);
7a623c03 311DEVICE_CHANNEL(ch1_dimm_label, S_IRUGO | S_IWUSR,
052dfb45 312 channel_dimm_label_show, channel_dimm_label_store, 1);
7a623c03 313DEVICE_CHANNEL(ch2_dimm_label, S_IRUGO | S_IWUSR,
052dfb45 314 channel_dimm_label_show, channel_dimm_label_store, 2);
7a623c03 315DEVICE_CHANNEL(ch3_dimm_label, S_IRUGO | S_IWUSR,
052dfb45 316 channel_dimm_label_show, channel_dimm_label_store, 3);
7a623c03 317DEVICE_CHANNEL(ch4_dimm_label, S_IRUGO | S_IWUSR,
052dfb45 318 channel_dimm_label_show, channel_dimm_label_store, 4);
7a623c03 319DEVICE_CHANNEL(ch5_dimm_label, S_IRUGO | S_IWUSR,
052dfb45 320 channel_dimm_label_show, channel_dimm_label_store, 5);
7c9281d7
DT
321
322/* Total possible dynamic DIMM Label attribute file table */
7a623c03
MCC
323static struct device_attribute *dynamic_csrow_dimm_attr[] = {
324 &dev_attr_legacy_ch0_dimm_label.attr,
325 &dev_attr_legacy_ch1_dimm_label.attr,
326 &dev_attr_legacy_ch2_dimm_label.attr,
327 &dev_attr_legacy_ch3_dimm_label.attr,
328 &dev_attr_legacy_ch4_dimm_label.attr,
329 &dev_attr_legacy_ch5_dimm_label.attr
7c9281d7
DT
330};
331
332/* possible dynamic channel ce_count attribute files */
7a623c03
MCC
333DEVICE_CHANNEL(ch0_ce_count, S_IRUGO | S_IWUSR,
334 channel_ce_count_show, NULL, 0);
335DEVICE_CHANNEL(ch1_ce_count, S_IRUGO | S_IWUSR,
336 channel_ce_count_show, NULL, 1);
337DEVICE_CHANNEL(ch2_ce_count, S_IRUGO | S_IWUSR,
338 channel_ce_count_show, NULL, 2);
339DEVICE_CHANNEL(ch3_ce_count, S_IRUGO | S_IWUSR,
340 channel_ce_count_show, NULL, 3);
341DEVICE_CHANNEL(ch4_ce_count, S_IRUGO | S_IWUSR,
342 channel_ce_count_show, NULL, 4);
343DEVICE_CHANNEL(ch5_ce_count, S_IRUGO | S_IWUSR,
344 channel_ce_count_show, NULL, 5);
7c9281d7
DT
345
346/* Total possible dynamic ce_count attribute file table */
7a623c03
MCC
347static struct device_attribute *dynamic_csrow_ce_count_attr[] = {
348 &dev_attr_legacy_ch0_ce_count.attr,
349 &dev_attr_legacy_ch1_ce_count.attr,
350 &dev_attr_legacy_ch2_ce_count.attr,
351 &dev_attr_legacy_ch3_ce_count.attr,
352 &dev_attr_legacy_ch4_ce_count.attr,
353 &dev_attr_legacy_ch5_ce_count.attr
7c9281d7
DT
354};
355
e39f4ea9
MCC
356static inline int nr_pages_per_csrow(struct csrow_info *csrow)
357{
358 int chan, nr_pages = 0;
359
360 for (chan = 0; chan < csrow->nr_channels; chan++)
de3910eb 361 nr_pages += csrow->channels[chan]->dimm->nr_pages;
e39f4ea9
MCC
362
363 return nr_pages;
364}
365
7a623c03
MCC
366/* Create a CSROW object under specifed edac_mc_device */
367static int edac_create_csrow_object(struct mem_ctl_info *mci,
368 struct csrow_info *csrow, int index)
7c9281d7 369{
7a623c03 370 int err, chan;
7c9281d7 371
7a623c03
MCC
372 if (csrow->nr_channels >= EDAC_NR_CHANNELS)
373 return -ENODEV;
7c9281d7 374
7a623c03
MCC
375 csrow->dev.type = &csrow_attr_type;
376 csrow->dev.bus = &mci->bus;
377 device_initialize(&csrow->dev);
378 csrow->dev.parent = &mci->dev;
921a6899 379 csrow->mci = mci;
7a623c03
MCC
380 dev_set_name(&csrow->dev, "csrow%d", index);
381 dev_set_drvdata(&csrow->dev, csrow);
7c9281d7 382
956b9ba1
JP
383 edac_dbg(0, "creating (virtual) csrow node %s\n",
384 dev_name(&csrow->dev));
7c9281d7 385
7a623c03
MCC
386 err = device_add(&csrow->dev);
387 if (err < 0)
388 return err;
7c9281d7 389
7a623c03 390 for (chan = 0; chan < csrow->nr_channels; chan++) {
e39f4ea9 391 /* Only expose populated DIMMs */
de3910eb 392 if (!csrow->channels[chan]->dimm->nr_pages)
e39f4ea9 393 continue;
7a623c03
MCC
394 err = device_create_file(&csrow->dev,
395 dynamic_csrow_dimm_attr[chan]);
396 if (err < 0)
397 goto error;
398 err = device_create_file(&csrow->dev,
399 dynamic_csrow_ce_count_attr[chan]);
400 if (err < 0) {
401 device_remove_file(&csrow->dev,
402 dynamic_csrow_dimm_attr[chan]);
403 goto error;
404 }
405 }
8096cfaf 406
7a623c03 407 return 0;
8096cfaf 408
7a623c03
MCC
409error:
410 for (--chan; chan >= 0; chan--) {
411 device_remove_file(&csrow->dev,
412 dynamic_csrow_dimm_attr[chan]);
413 device_remove_file(&csrow->dev,
414 dynamic_csrow_ce_count_attr[chan]);
415 }
416 put_device(&csrow->dev);
7c9281d7 417
7a623c03
MCC
418 return err;
419}
7c9281d7
DT
420
421/* Create a CSROW object under specifed edac_mc_device */
7a623c03 422static int edac_create_csrow_objects(struct mem_ctl_info *mci)
7c9281d7 423{
7a623c03
MCC
424 int err, i, chan;
425 struct csrow_info *csrow;
7c9281d7 426
7a623c03 427 for (i = 0; i < mci->nr_csrows; i++) {
de3910eb 428 csrow = mci->csrows[i];
e39f4ea9
MCC
429 if (!nr_pages_per_csrow(csrow))
430 continue;
de3910eb 431 err = edac_create_csrow_object(mci, mci->csrows[i], i);
7a623c03
MCC
432 if (err < 0)
433 goto error;
434 }
435 return 0;
8096cfaf 436
7a623c03
MCC
437error:
438 for (--i; i >= 0; i--) {
de3910eb 439 csrow = mci->csrows[i];
e39f4ea9
MCC
440 if (!nr_pages_per_csrow(csrow))
441 continue;
7a623c03 442 for (chan = csrow->nr_channels - 1; chan >= 0; chan--) {
de3910eb 443 if (!csrow->channels[chan]->dimm->nr_pages)
e39f4ea9 444 continue;
7a623c03
MCC
445 device_remove_file(&csrow->dev,
446 dynamic_csrow_dimm_attr[chan]);
447 device_remove_file(&csrow->dev,
448 dynamic_csrow_ce_count_attr[chan]);
449 }
de3910eb 450 put_device(&mci->csrows[i]->dev);
8096cfaf 451 }
7c9281d7 452
7a623c03
MCC
453 return err;
454}
8096cfaf 455
7a623c03
MCC
456static void edac_delete_csrow_objects(struct mem_ctl_info *mci)
457{
458 int i, chan;
459 struct csrow_info *csrow;
8096cfaf 460
7a623c03 461 for (i = mci->nr_csrows - 1; i >= 0; i--) {
de3910eb 462 csrow = mci->csrows[i];
e39f4ea9
MCC
463 if (!nr_pages_per_csrow(csrow))
464 continue;
7a623c03 465 for (chan = csrow->nr_channels - 1; chan >= 0; chan--) {
de3910eb 466 if (!csrow->channels[chan]->dimm->nr_pages)
e39f4ea9 467 continue;
956b9ba1
JP
468 edac_dbg(1, "Removing csrow %d channel %d sysfs nodes\n",
469 i, chan);
7a623c03
MCC
470 device_remove_file(&csrow->dev,
471 dynamic_csrow_dimm_attr[chan]);
472 device_remove_file(&csrow->dev,
473 dynamic_csrow_ce_count_attr[chan]);
7c9281d7 474 }
de3910eb
MCC
475 put_device(&mci->csrows[i]->dev);
476 device_del(&mci->csrows[i]->dev);
7c9281d7 477 }
7c9281d7 478}
19974710
MCC
479#endif
480
481/*
482 * Per-dimm (or per-rank) devices
483 */
484
485#define to_dimm(k) container_of(k, struct dimm_info, dev)
486
487/* show/store functions for DIMM Label attributes */
488static ssize_t dimmdev_location_show(struct device *dev,
489 struct device_attribute *mattr, char *data)
490{
491 struct dimm_info *dimm = to_dimm(dev);
19974710 492
6e84d359 493 return edac_dimm_info_location(dimm, data, PAGE_SIZE);
19974710
MCC
494}
495
496static ssize_t dimmdev_label_show(struct device *dev,
497 struct device_attribute *mattr, char *data)
498{
499 struct dimm_info *dimm = to_dimm(dev);
500
501 /* if field has not been initialized, there is nothing to send */
502 if (!dimm->label[0])
503 return 0;
504
505 return snprintf(data, EDAC_MC_LABEL_LEN, "%s\n", dimm->label);
506}
507
508static ssize_t dimmdev_label_store(struct device *dev,
509 struct device_attribute *mattr,
510 const char *data,
511 size_t count)
512{
513 struct dimm_info *dimm = to_dimm(dev);
514
515 ssize_t max_size = 0;
516
517 max_size = min((ssize_t) count, (ssize_t) EDAC_MC_LABEL_LEN - 1);
518 strncpy(dimm->label, data, max_size);
519 dimm->label[max_size] = '\0';
520
521 return max_size;
522}
523
524static ssize_t dimmdev_size_show(struct device *dev,
525 struct device_attribute *mattr, char *data)
526{
527 struct dimm_info *dimm = to_dimm(dev);
528
529 return sprintf(data, "%u\n", PAGES_TO_MiB(dimm->nr_pages));
530}
531
532static ssize_t dimmdev_mem_type_show(struct device *dev,
533 struct device_attribute *mattr, char *data)
534{
535 struct dimm_info *dimm = to_dimm(dev);
536
537 return sprintf(data, "%s\n", mem_types[dimm->mtype]);
538}
539
540static ssize_t dimmdev_dev_type_show(struct device *dev,
541 struct device_attribute *mattr, char *data)
542{
543 struct dimm_info *dimm = to_dimm(dev);
544
545 return sprintf(data, "%s\n", dev_types[dimm->dtype]);
546}
547
548static ssize_t dimmdev_edac_mode_show(struct device *dev,
549 struct device_attribute *mattr,
550 char *data)
551{
552 struct dimm_info *dimm = to_dimm(dev);
553
554 return sprintf(data, "%s\n", edac_caps[dimm->edac_mode]);
555}
556
557/* dimm/rank attribute files */
558static DEVICE_ATTR(dimm_label, S_IRUGO | S_IWUSR,
559 dimmdev_label_show, dimmdev_label_store);
560static DEVICE_ATTR(dimm_location, S_IRUGO, dimmdev_location_show, NULL);
561static DEVICE_ATTR(size, S_IRUGO, dimmdev_size_show, NULL);
562static DEVICE_ATTR(dimm_mem_type, S_IRUGO, dimmdev_mem_type_show, NULL);
563static DEVICE_ATTR(dimm_dev_type, S_IRUGO, dimmdev_dev_type_show, NULL);
564static DEVICE_ATTR(dimm_edac_mode, S_IRUGO, dimmdev_edac_mode_show, NULL);
565
566/* attributes of the dimm<id>/rank<id> object */
567static struct attribute *dimm_attrs[] = {
568 &dev_attr_dimm_label.attr,
569 &dev_attr_dimm_location.attr,
570 &dev_attr_size.attr,
571 &dev_attr_dimm_mem_type.attr,
572 &dev_attr_dimm_dev_type.attr,
573 &dev_attr_dimm_edac_mode.attr,
574 NULL,
575};
576
577static struct attribute_group dimm_attr_grp = {
578 .attrs = dimm_attrs,
579};
580
581static const struct attribute_group *dimm_attr_groups[] = {
582 &dimm_attr_grp,
583 NULL
584};
585
de3910eb 586static void dimm_attr_release(struct device *dev)
19974710 587{
de3910eb
MCC
588 struct dimm_info *dimm = container_of(dev, struct dimm_info, dev);
589
956b9ba1 590 edac_dbg(1, "Releasing dimm device %s\n", dev_name(dev));
de3910eb 591 kfree(dimm);
19974710
MCC
592}
593
594static struct device_type dimm_attr_type = {
595 .groups = dimm_attr_groups,
596 .release = dimm_attr_release,
597};
598
599/* Create a DIMM object under specifed memory controller device */
600static int edac_create_dimm_object(struct mem_ctl_info *mci,
601 struct dimm_info *dimm,
602 int index)
603{
604 int err;
605 dimm->mci = mci;
606
607 dimm->dev.type = &dimm_attr_type;
608 dimm->dev.bus = &mci->bus;
609 device_initialize(&dimm->dev);
610
611 dimm->dev.parent = &mci->dev;
612 if (mci->mem_is_per_rank)
613 dev_set_name(&dimm->dev, "rank%d", index);
614 else
615 dev_set_name(&dimm->dev, "dimm%d", index);
616 dev_set_drvdata(&dimm->dev, dimm);
617 pm_runtime_forbid(&mci->dev);
618
619 err = device_add(&dimm->dev);
620
956b9ba1 621 edac_dbg(0, "creating rank/dimm device %s\n", dev_name(&dimm->dev));
19974710
MCC
622
623 return err;
624}
7c9281d7 625
7a623c03
MCC
626/*
627 * Memory controller device
628 */
629
630#define to_mci(k) container_of(k, struct mem_ctl_info, dev)
7c9281d7 631
7a623c03
MCC
632static ssize_t mci_reset_counters_store(struct device *dev,
633 struct device_attribute *mattr,
079708b9 634 const char *data, size_t count)
7c9281d7 635{
7a623c03
MCC
636 struct mem_ctl_info *mci = to_mci(dev);
637 int cnt, row, chan, i;
5926ff50
MCC
638 mci->ue_mc = 0;
639 mci->ce_mc = 0;
7a623c03
MCC
640 mci->ue_noinfo_count = 0;
641 mci->ce_noinfo_count = 0;
7c9281d7
DT
642
643 for (row = 0; row < mci->nr_csrows; row++) {
de3910eb 644 struct csrow_info *ri = mci->csrows[row];
7c9281d7
DT
645
646 ri->ue_count = 0;
647 ri->ce_count = 0;
648
649 for (chan = 0; chan < ri->nr_channels; chan++)
de3910eb 650 ri->channels[chan]->ce_count = 0;
7c9281d7
DT
651 }
652
7a623c03
MCC
653 cnt = 1;
654 for (i = 0; i < mci->n_layers; i++) {
655 cnt *= mci->layers[i].size;
656 memset(mci->ce_per_layer[i], 0, cnt * sizeof(u32));
657 memset(mci->ue_per_layer[i], 0, cnt * sizeof(u32));
658 }
659
7c9281d7
DT
660 mci->start_time = jiffies;
661 return count;
662}
663
39094443
BP
664/* Memory scrubbing interface:
665 *
666 * A MC driver can limit the scrubbing bandwidth based on the CPU type.
667 * Therefore, ->set_sdram_scrub_rate should be made to return the actual
668 * bandwidth that is accepted or 0 when scrubbing is to be disabled.
669 *
670 * Negative value still means that an error has occurred while setting
671 * the scrub rate.
672 */
7a623c03
MCC
673static ssize_t mci_sdram_scrub_rate_store(struct device *dev,
674 struct device_attribute *mattr,
eba042a8 675 const char *data, size_t count)
7c9281d7 676{
7a623c03 677 struct mem_ctl_info *mci = to_mci(dev);
eba042a8 678 unsigned long bandwidth = 0;
39094443 679 int new_bw = 0;
7c9281d7 680
39094443 681 if (!mci->set_sdram_scrub_rate)
5e8e19bf 682 return -ENODEV;
7c9281d7 683
eba042a8
BP
684 if (strict_strtoul(data, 10, &bandwidth) < 0)
685 return -EINVAL;
7c9281d7 686
39094443 687 new_bw = mci->set_sdram_scrub_rate(mci, bandwidth);
4949603a
MT
688 if (new_bw < 0) {
689 edac_printk(KERN_WARNING, EDAC_MC,
690 "Error setting scrub rate to: %lu\n", bandwidth);
691 return -EINVAL;
7c9281d7 692 }
39094443 693
4949603a 694 return count;
7c9281d7
DT
695}
696
39094443
BP
697/*
698 * ->get_sdram_scrub_rate() return value semantics same as above.
699 */
7a623c03
MCC
700static ssize_t mci_sdram_scrub_rate_show(struct device *dev,
701 struct device_attribute *mattr,
702 char *data)
7c9281d7 703{
7a623c03 704 struct mem_ctl_info *mci = to_mci(dev);
39094443 705 int bandwidth = 0;
eba042a8 706
39094443 707 if (!mci->get_sdram_scrub_rate)
5e8e19bf 708 return -ENODEV;
eba042a8 709
39094443
BP
710 bandwidth = mci->get_sdram_scrub_rate(mci);
711 if (bandwidth < 0) {
eba042a8 712 edac_printk(KERN_DEBUG, EDAC_MC, "Error reading scrub rate\n");
39094443 713 return bandwidth;
7c9281d7 714 }
39094443 715
39094443 716 return sprintf(data, "%d\n", bandwidth);
7c9281d7
DT
717}
718
719/* default attribute files for the MCI object */
7a623c03
MCC
720static ssize_t mci_ue_count_show(struct device *dev,
721 struct device_attribute *mattr,
722 char *data)
7c9281d7 723{
7a623c03
MCC
724 struct mem_ctl_info *mci = to_mci(dev);
725
5926ff50 726 return sprintf(data, "%d\n", mci->ue_mc);
7c9281d7
DT
727}
728
7a623c03
MCC
729static ssize_t mci_ce_count_show(struct device *dev,
730 struct device_attribute *mattr,
731 char *data)
7c9281d7 732{
7a623c03
MCC
733 struct mem_ctl_info *mci = to_mci(dev);
734
5926ff50 735 return sprintf(data, "%d\n", mci->ce_mc);
7c9281d7
DT
736}
737
7a623c03
MCC
738static ssize_t mci_ce_noinfo_show(struct device *dev,
739 struct device_attribute *mattr,
740 char *data)
7c9281d7 741{
7a623c03
MCC
742 struct mem_ctl_info *mci = to_mci(dev);
743
079708b9 744 return sprintf(data, "%d\n", mci->ce_noinfo_count);
7c9281d7
DT
745}
746
7a623c03
MCC
747static ssize_t mci_ue_noinfo_show(struct device *dev,
748 struct device_attribute *mattr,
749 char *data)
7c9281d7 750{
7a623c03
MCC
751 struct mem_ctl_info *mci = to_mci(dev);
752
079708b9 753 return sprintf(data, "%d\n", mci->ue_noinfo_count);
7c9281d7
DT
754}
755
7a623c03
MCC
756static ssize_t mci_seconds_show(struct device *dev,
757 struct device_attribute *mattr,
758 char *data)
7c9281d7 759{
7a623c03
MCC
760 struct mem_ctl_info *mci = to_mci(dev);
761
079708b9 762 return sprintf(data, "%ld\n", (jiffies - mci->start_time) / HZ);
7c9281d7
DT
763}
764
7a623c03
MCC
765static ssize_t mci_ctl_name_show(struct device *dev,
766 struct device_attribute *mattr,
767 char *data)
7c9281d7 768{
7a623c03
MCC
769 struct mem_ctl_info *mci = to_mci(dev);
770
079708b9 771 return sprintf(data, "%s\n", mci->ctl_name);
7c9281d7
DT
772}
773
7a623c03
MCC
774static ssize_t mci_size_mb_show(struct device *dev,
775 struct device_attribute *mattr,
776 char *data)
7c9281d7 777{
7a623c03 778 struct mem_ctl_info *mci = to_mci(dev);
a895bf8b 779 int total_pages = 0, csrow_idx, j;
7c9281d7 780
a895bf8b 781 for (csrow_idx = 0; csrow_idx < mci->nr_csrows; csrow_idx++) {
de3910eb 782 struct csrow_info *csrow = mci->csrows[csrow_idx];
7c9281d7 783
a895bf8b 784 for (j = 0; j < csrow->nr_channels; j++) {
de3910eb 785 struct dimm_info *dimm = csrow->channels[j]->dimm;
7c9281d7 786
a895bf8b
MCC
787 total_pages += dimm->nr_pages;
788 }
7c9281d7
DT
789 }
790
079708b9 791 return sprintf(data, "%u\n", PAGES_TO_MiB(total_pages));
7c9281d7
DT
792}
793
8ad6c78a
MCC
794static ssize_t mci_max_location_show(struct device *dev,
795 struct device_attribute *mattr,
796 char *data)
797{
798 struct mem_ctl_info *mci = to_mci(dev);
799 int i;
800 char *p = data;
801
802 for (i = 0; i < mci->n_layers; i++) {
803 p += sprintf(p, "%s %d ",
804 edac_layer_name[mci->layers[i].type],
805 mci->layers[i].size - 1);
806 }
807
808 return p - data;
809}
810
452a6bf9
MCC
811#ifdef CONFIG_EDAC_DEBUG
812static ssize_t edac_fake_inject_write(struct file *file,
813 const char __user *data,
814 size_t count, loff_t *ppos)
815{
816 struct device *dev = file->private_data;
817 struct mem_ctl_info *mci = to_mci(dev);
818 static enum hw_event_mc_err_type type;
38ced28b
MCC
819 u16 errcount = mci->fake_inject_count;
820
821 if (!errcount)
822 errcount = 1;
452a6bf9
MCC
823
824 type = mci->fake_inject_ue ? HW_EVENT_ERR_UNCORRECTED
825 : HW_EVENT_ERR_CORRECTED;
826
827 printk(KERN_DEBUG
38ced28b
MCC
828 "Generating %d %s fake error%s to %d.%d.%d to test core handling. NOTE: this won't test the driver-specific decoding logic.\n",
829 errcount,
452a6bf9 830 (type == HW_EVENT_ERR_UNCORRECTED) ? "UE" : "CE",
38ced28b 831 errcount > 1 ? "s" : "",
452a6bf9
MCC
832 mci->fake_inject_layer[0],
833 mci->fake_inject_layer[1],
834 mci->fake_inject_layer[2]
835 );
38ced28b 836 edac_mc_handle_error(type, mci, errcount, 0, 0, 0,
452a6bf9
MCC
837 mci->fake_inject_layer[0],
838 mci->fake_inject_layer[1],
839 mci->fake_inject_layer[2],
03f7eae8 840 "FAKE ERROR", "for EDAC testing only");
452a6bf9
MCC
841
842 return count;
843}
844
845static int debugfs_open(struct inode *inode, struct file *file)
846{
847 file->private_data = inode->i_private;
848 return 0;
849}
850
851static const struct file_operations debug_fake_inject_fops = {
852 .open = debugfs_open,
853 .write = edac_fake_inject_write,
854 .llseek = generic_file_llseek,
855};
856#endif
857
7c9281d7 858/* default Control file */
7a623c03 859DEVICE_ATTR(reset_counters, S_IWUSR, NULL, mci_reset_counters_store);
7c9281d7
DT
860
861/* default Attribute files */
7a623c03
MCC
862DEVICE_ATTR(mc_name, S_IRUGO, mci_ctl_name_show, NULL);
863DEVICE_ATTR(size_mb, S_IRUGO, mci_size_mb_show, NULL);
864DEVICE_ATTR(seconds_since_reset, S_IRUGO, mci_seconds_show, NULL);
865DEVICE_ATTR(ue_noinfo_count, S_IRUGO, mci_ue_noinfo_show, NULL);
866DEVICE_ATTR(ce_noinfo_count, S_IRUGO, mci_ce_noinfo_show, NULL);
867DEVICE_ATTR(ue_count, S_IRUGO, mci_ue_count_show, NULL);
868DEVICE_ATTR(ce_count, S_IRUGO, mci_ce_count_show, NULL);
8ad6c78a 869DEVICE_ATTR(max_location, S_IRUGO, mci_max_location_show, NULL);
7c9281d7
DT
870
871/* memory scrubber attribute file */
7a623c03 872DEVICE_ATTR(sdram_scrub_rate, S_IRUGO | S_IWUSR, mci_sdram_scrub_rate_show,
052dfb45 873 mci_sdram_scrub_rate_store);
7c9281d7 874
7a623c03
MCC
875static struct attribute *mci_attrs[] = {
876 &dev_attr_reset_counters.attr,
877 &dev_attr_mc_name.attr,
878 &dev_attr_size_mb.attr,
879 &dev_attr_seconds_since_reset.attr,
880 &dev_attr_ue_noinfo_count.attr,
881 &dev_attr_ce_noinfo_count.attr,
882 &dev_attr_ue_count.attr,
883 &dev_attr_ce_count.attr,
884 &dev_attr_sdram_scrub_rate.attr,
8ad6c78a 885 &dev_attr_max_location.attr,
7c9281d7
DT
886 NULL
887};
888
7a623c03
MCC
889static struct attribute_group mci_attr_grp = {
890 .attrs = mci_attrs,
cc301b3a
MCC
891};
892
7a623c03
MCC
893static const struct attribute_group *mci_attr_groups[] = {
894 &mci_attr_grp,
895 NULL
cc301b3a
MCC
896};
897
de3910eb 898static void mci_attr_release(struct device *dev)
42a8e397 899{
de3910eb
MCC
900 struct mem_ctl_info *mci = container_of(dev, struct mem_ctl_info, dev);
901
956b9ba1 902 edac_dbg(1, "Releasing csrow device %s\n", dev_name(dev));
de3910eb 903 kfree(mci);
42a8e397
DT
904}
905
7a623c03
MCC
906static struct device_type mci_attr_type = {
907 .groups = mci_attr_groups,
908 .release = mci_attr_release,
909};
8096cfaf 910
452a6bf9 911#ifdef CONFIG_EDAC_DEBUG
e7930ba4
RH
912static struct dentry *edac_debugfs;
913
914int __init edac_debugfs_init(void)
915{
916 edac_debugfs = debugfs_create_dir("edac", NULL);
917 if (IS_ERR(edac_debugfs)) {
918 edac_debugfs = NULL;
919 return -ENOMEM;
920 }
921 return 0;
922}
923
924void __exit edac_debugfs_exit(void)
925{
926 debugfs_remove(edac_debugfs);
927}
928
452a6bf9
MCC
929int edac_create_debug_nodes(struct mem_ctl_info *mci)
930{
931 struct dentry *d, *parent;
932 char name[80];
933 int i;
934
e7930ba4
RH
935 if (!edac_debugfs)
936 return -ENODEV;
937
938 d = debugfs_create_dir(mci->dev.kobj.name, edac_debugfs);
452a6bf9
MCC
939 if (!d)
940 return -ENOMEM;
941 parent = d;
942
943 for (i = 0; i < mci->n_layers; i++) {
944 sprintf(name, "fake_inject_%s",
945 edac_layer_name[mci->layers[i].type]);
946 d = debugfs_create_u8(name, S_IRUGO | S_IWUSR, parent,
947 &mci->fake_inject_layer[i]);
948 if (!d)
949 goto nomem;
950 }
951
952 d = debugfs_create_bool("fake_inject_ue", S_IRUGO | S_IWUSR, parent,
953 &mci->fake_inject_ue);
954 if (!d)
955 goto nomem;
956
38ced28b
MCC
957 d = debugfs_create_u16("fake_inject_count", S_IRUGO | S_IWUSR, parent,
958 &mci->fake_inject_count);
959 if (!d)
960 goto nomem;
961
452a6bf9
MCC
962 d = debugfs_create_file("fake_inject", S_IWUSR, parent,
963 &mci->dev,
964 &debug_fake_inject_fops);
965 if (!d)
966 goto nomem;
967
e7930ba4 968 mci->debugfs = parent;
452a6bf9
MCC
969 return 0;
970nomem:
971 debugfs_remove(mci->debugfs);
972 return -ENOMEM;
973}
974#endif
975
7c9281d7
DT
976/*
977 * Create a new Memory Controller kobject instance,
978 * mc<id> under the 'mc' directory
979 *
980 * Return:
981 * 0 Success
982 * !0 Failure
983 */
984int edac_create_sysfs_mci_device(struct mem_ctl_info *mci)
985{
7a623c03 986 int i, err;
7c9281d7 987
de3910eb
MCC
988 /*
989 * The memory controller needs its own bus, in order to avoid
990 * namespace conflicts at /sys/bus/edac.
991 */
992 mci->bus.name = kasprintf(GFP_KERNEL, "mc%d", mci->mc_idx);
993 if (!mci->bus.name)
994 return -ENOMEM;
956b9ba1 995 edac_dbg(0, "creating bus %s\n", mci->bus.name);
de3910eb
MCC
996 err = bus_register(&mci->bus);
997 if (err < 0)
998 return err;
7c9281d7 999
7a623c03 1000 /* get the /sys/devices/system/edac subsys reference */
7a623c03
MCC
1001 mci->dev.type = &mci_attr_type;
1002 device_initialize(&mci->dev);
7c9281d7 1003
de3910eb 1004 mci->dev.parent = mci_pdev;
7a623c03
MCC
1005 mci->dev.bus = &mci->bus;
1006 dev_set_name(&mci->dev, "mc%d", mci->mc_idx);
1007 dev_set_drvdata(&mci->dev, mci);
1008 pm_runtime_forbid(&mci->dev);
1009
956b9ba1 1010 edac_dbg(0, "creating device %s\n", dev_name(&mci->dev));
7a623c03
MCC
1011 err = device_add(&mci->dev);
1012 if (err < 0) {
1013 bus_unregister(&mci->bus);
1014 kfree(mci->bus.name);
1015 return err;
42a8e397
DT
1016 }
1017
7a623c03
MCC
1018 /*
1019 * Create the dimm/rank devices
7c9281d7 1020 */
7a623c03 1021 for (i = 0; i < mci->tot_dimms; i++) {
de3910eb 1022 struct dimm_info *dimm = mci->dimms[i];
7a623c03
MCC
1023 /* Only expose populated DIMMs */
1024 if (dimm->nr_pages == 0)
1025 continue;
1026#ifdef CONFIG_EDAC_DEBUG
956b9ba1 1027 edac_dbg(1, "creating dimm%d, located at ", i);
7a623c03
MCC
1028 if (edac_debug_level >= 1) {
1029 int lay;
1030 for (lay = 0; lay < mci->n_layers; lay++)
1031 printk(KERN_CONT "%s %d ",
1032 edac_layer_name[mci->layers[lay].type],
1033 dimm->location[lay]);
1034 printk(KERN_CONT "\n");
7c9281d7 1035 }
7a623c03 1036#endif
19974710
MCC
1037 err = edac_create_dimm_object(mci, dimm, i);
1038 if (err) {
956b9ba1 1039 edac_dbg(1, "failure: create dimm %d obj\n", i);
19974710
MCC
1040 goto fail;
1041 }
7c9281d7
DT
1042 }
1043
19974710 1044#ifdef CONFIG_EDAC_LEGACY_SYSFS
7a623c03
MCC
1045 err = edac_create_csrow_objects(mci);
1046 if (err < 0)
1047 goto fail;
19974710 1048#endif
7a623c03 1049
452a6bf9
MCC
1050#ifdef CONFIG_EDAC_DEBUG
1051 edac_create_debug_nodes(mci);
1052#endif
7c9281d7
DT
1053 return 0;
1054
7a623c03 1055fail:
079708b9 1056 for (i--; i >= 0; i--) {
de3910eb 1057 struct dimm_info *dimm = mci->dimms[i];
7a623c03
MCC
1058 if (dimm->nr_pages == 0)
1059 continue;
1060 put_device(&dimm->dev);
1061 device_del(&dimm->dev);
7c9281d7 1062 }
7a623c03
MCC
1063 put_device(&mci->dev);
1064 device_del(&mci->dev);
1065 bus_unregister(&mci->bus);
1066 kfree(mci->bus.name);
7c9281d7
DT
1067 return err;
1068}
1069
1070/*
1071 * remove a Memory Controller instance
1072 */
1073void edac_remove_sysfs_mci_device(struct mem_ctl_info *mci)
1074{
7a623c03 1075 int i;
7c9281d7 1076
956b9ba1 1077 edac_dbg(0, "\n");
7c9281d7 1078
452a6bf9
MCC
1079#ifdef CONFIG_EDAC_DEBUG
1080 debugfs_remove(mci->debugfs);
1081#endif
19974710 1082#ifdef CONFIG_EDAC_LEGACY_SYSFS
7a623c03 1083 edac_delete_csrow_objects(mci);
19974710 1084#endif
7c9281d7 1085
7a623c03 1086 for (i = 0; i < mci->tot_dimms; i++) {
de3910eb 1087 struct dimm_info *dimm = mci->dimms[i];
7a623c03
MCC
1088 if (dimm->nr_pages == 0)
1089 continue;
956b9ba1 1090 edac_dbg(0, "removing device %s\n", dev_name(&dimm->dev));
7a623c03
MCC
1091 put_device(&dimm->dev);
1092 device_del(&dimm->dev);
6fe1108f 1093 }
7c9281d7 1094}
8096cfaf 1095
7a623c03
MCC
1096void edac_unregister_sysfs(struct mem_ctl_info *mci)
1097{
956b9ba1 1098 edac_dbg(1, "Unregistering device %s\n", dev_name(&mci->dev));
7a623c03
MCC
1099 put_device(&mci->dev);
1100 device_del(&mci->dev);
1101 bus_unregister(&mci->bus);
1102 kfree(mci->bus.name);
1103}
8096cfaf 1104
de3910eb 1105static void mc_attr_release(struct device *dev)
7a623c03 1106{
de3910eb
MCC
1107 /*
1108 * There's no container structure here, as this is just the mci
1109 * parent device, used to create the /sys/devices/mc sysfs node.
1110 * So, there are no attributes on it.
1111 */
956b9ba1 1112 edac_dbg(1, "Releasing device %s\n", dev_name(dev));
de3910eb 1113 kfree(dev);
7a623c03 1114}
8096cfaf 1115
7a623c03
MCC
1116static struct device_type mc_attr_type = {
1117 .release = mc_attr_release,
1118};
8096cfaf 1119/*
7a623c03 1120 * Init/exit code for the module. Basically, creates/removes /sys/class/rc
8096cfaf 1121 */
7a623c03 1122int __init edac_mc_sysfs_init(void)
8096cfaf 1123{
fe5ff8b8 1124 struct bus_type *edac_subsys;
7a623c03 1125 int err;
8096cfaf 1126
fe5ff8b8
KS
1127 /* get the /sys/devices/system/edac subsys reference */
1128 edac_subsys = edac_get_sysfs_subsys();
1129 if (edac_subsys == NULL) {
956b9ba1 1130 edac_dbg(1, "no edac_subsys\n");
7a623c03 1131 return -EINVAL;
8096cfaf
DT
1132 }
1133
de3910eb
MCC
1134 mci_pdev = kzalloc(sizeof(*mci_pdev), GFP_KERNEL);
1135
1136 mci_pdev->bus = edac_subsys;
1137 mci_pdev->type = &mc_attr_type;
1138 device_initialize(mci_pdev);
1139 dev_set_name(mci_pdev, "mc");
8096cfaf 1140
de3910eb 1141 err = device_add(mci_pdev);
7a623c03
MCC
1142 if (err < 0)
1143 return err;
8096cfaf 1144
956b9ba1 1145 edac_dbg(0, "device %s created\n", dev_name(mci_pdev));
de3910eb 1146
8096cfaf 1147 return 0;
8096cfaf
DT
1148}
1149
7a623c03 1150void __exit edac_mc_sysfs_exit(void)
8096cfaf 1151{
de3910eb
MCC
1152 put_device(mci_pdev);
1153 device_del(mci_pdev);
fe5ff8b8 1154 edac_put_sysfs_subsys();
8096cfaf 1155}