dw_dmac: disable dma in optimal way in probe
[linux-2.6-block.git] / drivers / dma / dw_dmac.c
CommitLineData
3bfb1d20
HS
1/*
2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
3 * AVR32 systems.)
4 *
5 * Copyright (C) 2007-2008 Atmel Corporation
aecb7b64 6 * Copyright (C) 2010-2011 ST Microelectronics
3bfb1d20
HS
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
327e6970 12#include <linux/bitops.h>
3bfb1d20
HS
13#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
d3f797d9 20#include <linux/of.h>
3bfb1d20
HS
21#include <linux/mm.h>
22#include <linux/module.h>
23#include <linux/platform_device.h>
24#include <linux/slab.h>
25
26#include "dw_dmac_regs.h"
d2ebfb33 27#include "dmaengine.h"
3bfb1d20
HS
28
29/*
30 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
31 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
32 * of which use ARM any more). See the "Databook" from Synopsys for
33 * information beyond what licensees probably provide.
34 *
35 * The driver has currently been tested only with the Atmel AT32AP7000,
36 * which does not support descriptor writeback.
37 */
38
327e6970
VK
39#define DWC_DEFAULT_CTLLO(_chan) ({ \
40 struct dw_dma_slave *__slave = (_chan->private); \
41 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
42 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
43 int _dms = __slave ? __slave->dst_master : 0; \
44 int _sms = __slave ? __slave->src_master : 1; \
45 u8 _smsize = __slave ? _sconfig->src_maxburst : \
46 DW_DMA_MSIZE_16; \
47 u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
48 DW_DMA_MSIZE_16; \
f301c062 49 \
327e6970
VK
50 (DWC_CTLL_DST_MSIZE(_dmsize) \
51 | DWC_CTLL_SRC_MSIZE(_smsize) \
f301c062
JI
52 | DWC_CTLL_LLP_D_EN \
53 | DWC_CTLL_LLP_S_EN \
327e6970
VK
54 | DWC_CTLL_DMS(_dms) \
55 | DWC_CTLL_SMS(_sms)); \
f301c062 56 })
3bfb1d20
HS
57
58/*
59 * This is configuration-dependent and usually a funny size like 4095.
3bfb1d20
HS
60 *
61 * Note that this is a transfer count, i.e. if we transfer 32-bit
418e7407 62 * words, we can do 16380 bytes per descriptor.
3bfb1d20
HS
63 *
64 * This parameter is also system-specific.
65 */
418e7407 66#define DWC_MAX_COUNT 4095U
3bfb1d20
HS
67
68/*
69 * Number of descriptors to allocate for each channel. This should be
70 * made configurable somehow; preferably, the clients (at least the
71 * ones using slave transfers) should be able to give us a hint.
72 */
73#define NR_DESCS_PER_CHANNEL 64
74
75/*----------------------------------------------------------------------*/
76
77/*
78 * Because we're not relying on writeback from the controller (it may not
79 * even be configured into the core!) we don't need to use dma_pool. These
80 * descriptors -- and associated data -- are cacheable. We do need to make
81 * sure their dcache entries are written back before handing them off to
82 * the controller, though.
83 */
84
41d5e59c
DW
85static struct device *chan2dev(struct dma_chan *chan)
86{
87 return &chan->dev->device;
88}
89static struct device *chan2parent(struct dma_chan *chan)
90{
91 return chan->dev->device.parent;
92}
93
3bfb1d20
HS
94static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
95{
96 return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
97}
98
3bfb1d20
HS
99static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
100{
101 struct dw_desc *desc, *_desc;
102 struct dw_desc *ret = NULL;
103 unsigned int i = 0;
69cea5a0 104 unsigned long flags;
3bfb1d20 105
69cea5a0 106 spin_lock_irqsave(&dwc->lock, flags);
3bfb1d20 107 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
2ab37276 108 i++;
3bfb1d20
HS
109 if (async_tx_test_ack(&desc->txd)) {
110 list_del(&desc->desc_node);
111 ret = desc;
112 break;
113 }
41d5e59c 114 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
3bfb1d20 115 }
69cea5a0 116 spin_unlock_irqrestore(&dwc->lock, flags);
3bfb1d20 117
41d5e59c 118 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
3bfb1d20
HS
119
120 return ret;
121}
122
123static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
124{
125 struct dw_desc *child;
126
e0bd0f8c 127 list_for_each_entry(child, &desc->tx_list, desc_node)
41d5e59c 128 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
3bfb1d20
HS
129 child->txd.phys, sizeof(child->lli),
130 DMA_TO_DEVICE);
41d5e59c 131 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
3bfb1d20
HS
132 desc->txd.phys, sizeof(desc->lli),
133 DMA_TO_DEVICE);
134}
135
136/*
137 * Move a descriptor, including any children, to the free list.
138 * `desc' must not be on any lists.
139 */
140static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
141{
69cea5a0
VK
142 unsigned long flags;
143
3bfb1d20
HS
144 if (desc) {
145 struct dw_desc *child;
146
147 dwc_sync_desc_for_cpu(dwc, desc);
148
69cea5a0 149 spin_lock_irqsave(&dwc->lock, flags);
e0bd0f8c 150 list_for_each_entry(child, &desc->tx_list, desc_node)
41d5e59c 151 dev_vdbg(chan2dev(&dwc->chan),
3bfb1d20
HS
152 "moving child desc %p to freelist\n",
153 child);
e0bd0f8c 154 list_splice_init(&desc->tx_list, &dwc->free_list);
41d5e59c 155 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
3bfb1d20 156 list_add(&desc->desc_node, &dwc->free_list);
69cea5a0 157 spin_unlock_irqrestore(&dwc->lock, flags);
3bfb1d20
HS
158 }
159}
160
61e183f8
VK
161static void dwc_initialize(struct dw_dma_chan *dwc)
162{
163 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
164 struct dw_dma_slave *dws = dwc->chan.private;
165 u32 cfghi = DWC_CFGH_FIFO_MODE;
166 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
167
168 if (dwc->initialized == true)
169 return;
170
171 if (dws) {
172 /*
173 * We need controller-specific data to set up slave
174 * transfers.
175 */
176 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
177
178 cfghi = dws->cfg_hi;
179 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
180 }
181
182 channel_writel(dwc, CFG_LO, cfglo);
183 channel_writel(dwc, CFG_HI, cfghi);
184
185 /* Enable interrupts */
186 channel_set_bit(dw, MASK.XFER, dwc->mask);
61e183f8
VK
187 channel_set_bit(dw, MASK.ERROR, dwc->mask);
188
189 dwc->initialized = true;
190}
191
3bfb1d20
HS
192/*----------------------------------------------------------------------*/
193
1d455437
AS
194static void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
195{
196 dev_err(chan2dev(&dwc->chan),
197 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
198 channel_readl(dwc, SAR),
199 channel_readl(dwc, DAR),
200 channel_readl(dwc, LLP),
201 channel_readl(dwc, CTL_HI),
202 channel_readl(dwc, CTL_LO));
203}
204
205/*----------------------------------------------------------------------*/
206
3bfb1d20
HS
207/* Called with dwc->lock held and bh disabled */
208static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
209{
210 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
211
212 /* ASSERT: channel is idle */
213 if (dma_readl(dw, CH_EN) & dwc->mask) {
41d5e59c 214 dev_err(chan2dev(&dwc->chan),
3bfb1d20 215 "BUG: Attempted to start non-idle channel\n");
1d455437 216 dwc_dump_chan_regs(dwc);
3bfb1d20
HS
217
218 /* The tasklet will hopefully advance the queue... */
219 return;
220 }
221
61e183f8
VK
222 dwc_initialize(dwc);
223
3bfb1d20
HS
224 channel_writel(dwc, LLP, first->txd.phys);
225 channel_writel(dwc, CTL_LO,
226 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
227 channel_writel(dwc, CTL_HI, 0);
228 channel_set_bit(dw, CH_EN, dwc->mask);
229}
230
231/*----------------------------------------------------------------------*/
232
233static void
5fedefb8
VK
234dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
235 bool callback_required)
3bfb1d20 236{
5fedefb8
VK
237 dma_async_tx_callback callback = NULL;
238 void *param = NULL;
3bfb1d20 239 struct dma_async_tx_descriptor *txd = &desc->txd;
e518076e 240 struct dw_desc *child;
69cea5a0 241 unsigned long flags;
3bfb1d20 242
41d5e59c 243 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
3bfb1d20 244
69cea5a0 245 spin_lock_irqsave(&dwc->lock, flags);
f7fbce07 246 dma_cookie_complete(txd);
5fedefb8
VK
247 if (callback_required) {
248 callback = txd->callback;
249 param = txd->callback_param;
250 }
3bfb1d20
HS
251
252 dwc_sync_desc_for_cpu(dwc, desc);
e518076e
VK
253
254 /* async_tx_ack */
255 list_for_each_entry(child, &desc->tx_list, desc_node)
256 async_tx_ack(&child->txd);
257 async_tx_ack(&desc->txd);
258
e0bd0f8c 259 list_splice_init(&desc->tx_list, &dwc->free_list);
3bfb1d20
HS
260 list_move(&desc->desc_node, &dwc->free_list);
261
657a77fa
AN
262 if (!dwc->chan.private) {
263 struct device *parent = chan2parent(&dwc->chan);
264 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
265 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
266 dma_unmap_single(parent, desc->lli.dar,
267 desc->len, DMA_FROM_DEVICE);
268 else
269 dma_unmap_page(parent, desc->lli.dar,
270 desc->len, DMA_FROM_DEVICE);
271 }
272 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
273 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
274 dma_unmap_single(parent, desc->lli.sar,
275 desc->len, DMA_TO_DEVICE);
276 else
277 dma_unmap_page(parent, desc->lli.sar,
278 desc->len, DMA_TO_DEVICE);
279 }
280 }
3bfb1d20 281
69cea5a0
VK
282 spin_unlock_irqrestore(&dwc->lock, flags);
283
5fedefb8 284 if (callback_required && callback)
3bfb1d20
HS
285 callback(param);
286}
287
288static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
289{
290 struct dw_desc *desc, *_desc;
291 LIST_HEAD(list);
69cea5a0 292 unsigned long flags;
3bfb1d20 293
69cea5a0 294 spin_lock_irqsave(&dwc->lock, flags);
3bfb1d20 295 if (dma_readl(dw, CH_EN) & dwc->mask) {
41d5e59c 296 dev_err(chan2dev(&dwc->chan),
3bfb1d20
HS
297 "BUG: XFER bit set, but channel not idle!\n");
298
299 /* Try to continue after resetting the channel... */
300 channel_clear_bit(dw, CH_EN, dwc->mask);
301 while (dma_readl(dw, CH_EN) & dwc->mask)
302 cpu_relax();
303 }
304
305 /*
306 * Submit queued descriptors ASAP, i.e. before we go through
307 * the completed ones.
308 */
3bfb1d20 309 list_splice_init(&dwc->active_list, &list);
f336e42f
VK
310 if (!list_empty(&dwc->queue)) {
311 list_move(dwc->queue.next, &dwc->active_list);
312 dwc_dostart(dwc, dwc_first_active(dwc));
313 }
3bfb1d20 314
69cea5a0
VK
315 spin_unlock_irqrestore(&dwc->lock, flags);
316
3bfb1d20 317 list_for_each_entry_safe(desc, _desc, &list, desc_node)
5fedefb8 318 dwc_descriptor_complete(dwc, desc, true);
3bfb1d20
HS
319}
320
321static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
322{
323 dma_addr_t llp;
324 struct dw_desc *desc, *_desc;
325 struct dw_desc *child;
326 u32 status_xfer;
69cea5a0 327 unsigned long flags;
3bfb1d20 328
69cea5a0 329 spin_lock_irqsave(&dwc->lock, flags);
3bfb1d20
HS
330 llp = channel_readl(dwc, LLP);
331 status_xfer = dma_readl(dw, RAW.XFER);
332
333 if (status_xfer & dwc->mask) {
334 /* Everything we've submitted is done */
335 dma_writel(dw, CLEAR.XFER, dwc->mask);
69cea5a0
VK
336 spin_unlock_irqrestore(&dwc->lock, flags);
337
3bfb1d20
HS
338 dwc_complete_all(dw, dwc);
339 return;
340 }
341
69cea5a0
VK
342 if (list_empty(&dwc->active_list)) {
343 spin_unlock_irqrestore(&dwc->lock, flags);
087809fc 344 return;
69cea5a0 345 }
087809fc 346
2e4c364e 347 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
2f45d613 348 (unsigned long long)llp);
3bfb1d20
HS
349
350 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
84adccfb 351 /* check first descriptors addr */
69cea5a0
VK
352 if (desc->txd.phys == llp) {
353 spin_unlock_irqrestore(&dwc->lock, flags);
84adccfb 354 return;
69cea5a0 355 }
84adccfb
VK
356
357 /* check first descriptors llp */
69cea5a0 358 if (desc->lli.llp == llp) {
3bfb1d20 359 /* This one is currently in progress */
69cea5a0 360 spin_unlock_irqrestore(&dwc->lock, flags);
3bfb1d20 361 return;
69cea5a0 362 }
3bfb1d20 363
e0bd0f8c 364 list_for_each_entry(child, &desc->tx_list, desc_node)
69cea5a0 365 if (child->lli.llp == llp) {
3bfb1d20 366 /* Currently in progress */
69cea5a0 367 spin_unlock_irqrestore(&dwc->lock, flags);
3bfb1d20 368 return;
69cea5a0 369 }
3bfb1d20
HS
370
371 /*
372 * No descriptors so far seem to be in progress, i.e.
373 * this one must be done.
374 */
69cea5a0 375 spin_unlock_irqrestore(&dwc->lock, flags);
5fedefb8 376 dwc_descriptor_complete(dwc, desc, true);
69cea5a0 377 spin_lock_irqsave(&dwc->lock, flags);
3bfb1d20
HS
378 }
379
41d5e59c 380 dev_err(chan2dev(&dwc->chan),
3bfb1d20
HS
381 "BUG: All descriptors done, but channel not idle!\n");
382
383 /* Try to continue after resetting the channel... */
384 channel_clear_bit(dw, CH_EN, dwc->mask);
385 while (dma_readl(dw, CH_EN) & dwc->mask)
386 cpu_relax();
387
388 if (!list_empty(&dwc->queue)) {
f336e42f
VK
389 list_move(dwc->queue.next, &dwc->active_list);
390 dwc_dostart(dwc, dwc_first_active(dwc));
3bfb1d20 391 }
69cea5a0 392 spin_unlock_irqrestore(&dwc->lock, flags);
3bfb1d20
HS
393}
394
395static void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
396{
41d5e59c 397 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
2f45d613
AS
398 " desc: s0x%llx d0x%llx l0x%llx c0x%x:%x\n",
399 (unsigned long long)lli->sar,
400 (unsigned long long)lli->dar,
401 (unsigned long long)lli->llp,
3bfb1d20
HS
402 lli->ctlhi, lli->ctllo);
403}
404
405static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
406{
407 struct dw_desc *bad_desc;
408 struct dw_desc *child;
69cea5a0 409 unsigned long flags;
3bfb1d20
HS
410
411 dwc_scan_descriptors(dw, dwc);
412
69cea5a0
VK
413 spin_lock_irqsave(&dwc->lock, flags);
414
3bfb1d20
HS
415 /*
416 * The descriptor currently at the head of the active list is
417 * borked. Since we don't have any way to report errors, we'll
418 * just have to scream loudly and try to carry on.
419 */
420 bad_desc = dwc_first_active(dwc);
421 list_del_init(&bad_desc->desc_node);
f336e42f 422 list_move(dwc->queue.next, dwc->active_list.prev);
3bfb1d20
HS
423
424 /* Clear the error flag and try to restart the controller */
425 dma_writel(dw, CLEAR.ERROR, dwc->mask);
426 if (!list_empty(&dwc->active_list))
427 dwc_dostart(dwc, dwc_first_active(dwc));
428
429 /*
430 * KERN_CRITICAL may seem harsh, but since this only happens
431 * when someone submits a bad physical address in a
432 * descriptor, we should consider ourselves lucky that the
433 * controller flagged an error instead of scribbling over
434 * random memory locations.
435 */
41d5e59c 436 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
3bfb1d20 437 "Bad descriptor submitted for DMA!\n");
41d5e59c 438 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
3bfb1d20
HS
439 " cookie: %d\n", bad_desc->txd.cookie);
440 dwc_dump_lli(dwc, &bad_desc->lli);
e0bd0f8c 441 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
3bfb1d20
HS
442 dwc_dump_lli(dwc, &child->lli);
443
69cea5a0
VK
444 spin_unlock_irqrestore(&dwc->lock, flags);
445
3bfb1d20 446 /* Pretend the descriptor completed successfully */
5fedefb8 447 dwc_descriptor_complete(dwc, bad_desc, true);
3bfb1d20
HS
448}
449
d9de4519
HCE
450/* --------------------- Cyclic DMA API extensions -------------------- */
451
452inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
453{
454 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
455 return channel_readl(dwc, SAR);
456}
457EXPORT_SYMBOL(dw_dma_get_src_addr);
458
459inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
460{
461 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
462 return channel_readl(dwc, DAR);
463}
464EXPORT_SYMBOL(dw_dma_get_dst_addr);
465
466/* called with dwc->lock held and all DMAC interrupts disabled */
467static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
ff7b05f2 468 u32 status_err, u32 status_xfer)
d9de4519 469{
69cea5a0
VK
470 unsigned long flags;
471
ff7b05f2 472 if (dwc->mask) {
d9de4519
HCE
473 void (*callback)(void *param);
474 void *callback_param;
475
476 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
477 channel_readl(dwc, LLP));
d9de4519
HCE
478
479 callback = dwc->cdesc->period_callback;
480 callback_param = dwc->cdesc->period_callback_param;
69cea5a0
VK
481
482 if (callback)
d9de4519 483 callback(callback_param);
d9de4519
HCE
484 }
485
486 /*
487 * Error and transfer complete are highly unlikely, and will most
488 * likely be due to a configuration error by the user.
489 */
490 if (unlikely(status_err & dwc->mask) ||
491 unlikely(status_xfer & dwc->mask)) {
492 int i;
493
494 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
495 "interrupt, stopping DMA transfer\n",
496 status_xfer ? "xfer" : "error");
69cea5a0
VK
497
498 spin_lock_irqsave(&dwc->lock, flags);
499
1d455437 500 dwc_dump_chan_regs(dwc);
d9de4519
HCE
501
502 channel_clear_bit(dw, CH_EN, dwc->mask);
503 while (dma_readl(dw, CH_EN) & dwc->mask)
504 cpu_relax();
505
506 /* make sure DMA does not restart by loading a new list */
507 channel_writel(dwc, LLP, 0);
508 channel_writel(dwc, CTL_LO, 0);
509 channel_writel(dwc, CTL_HI, 0);
510
d9de4519
HCE
511 dma_writel(dw, CLEAR.ERROR, dwc->mask);
512 dma_writel(dw, CLEAR.XFER, dwc->mask);
513
514 for (i = 0; i < dwc->cdesc->periods; i++)
515 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
69cea5a0
VK
516
517 spin_unlock_irqrestore(&dwc->lock, flags);
d9de4519
HCE
518 }
519}
520
521/* ------------------------------------------------------------------------- */
522
3bfb1d20
HS
523static void dw_dma_tasklet(unsigned long data)
524{
525 struct dw_dma *dw = (struct dw_dma *)data;
526 struct dw_dma_chan *dwc;
3bfb1d20
HS
527 u32 status_xfer;
528 u32 status_err;
529 int i;
530
7fe7b2f4 531 status_xfer = dma_readl(dw, RAW.XFER);
3bfb1d20
HS
532 status_err = dma_readl(dw, RAW.ERROR);
533
2e4c364e 534 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
3bfb1d20
HS
535
536 for (i = 0; i < dw->dma.chancnt; i++) {
537 dwc = &dw->chan[i];
d9de4519 538 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
ff7b05f2 539 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
d9de4519 540 else if (status_err & (1 << i))
3bfb1d20 541 dwc_handle_error(dw, dwc);
ff7b05f2 542 else if (status_xfer & (1 << i))
3bfb1d20 543 dwc_scan_descriptors(dw, dwc);
3bfb1d20
HS
544 }
545
546 /*
ff7b05f2 547 * Re-enable interrupts.
3bfb1d20
HS
548 */
549 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
3bfb1d20
HS
550 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
551}
552
553static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
554{
555 struct dw_dma *dw = dev_id;
556 u32 status;
557
2e4c364e 558 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
3bfb1d20
HS
559 dma_readl(dw, STATUS_INT));
560
561 /*
562 * Just disable the interrupts. We'll turn them back on in the
563 * softirq handler.
564 */
565 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
3bfb1d20
HS
566 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
567
568 status = dma_readl(dw, STATUS_INT);
569 if (status) {
570 dev_err(dw->dma.dev,
571 "BUG: Unexpected interrupts pending: 0x%x\n",
572 status);
573
574 /* Try to recover */
575 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
3bfb1d20
HS
576 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
577 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
578 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
579 }
580
581 tasklet_schedule(&dw->tasklet);
582
583 return IRQ_HANDLED;
584}
585
586/*----------------------------------------------------------------------*/
587
588static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
589{
590 struct dw_desc *desc = txd_to_dw_desc(tx);
591 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
592 dma_cookie_t cookie;
69cea5a0 593 unsigned long flags;
3bfb1d20 594
69cea5a0 595 spin_lock_irqsave(&dwc->lock, flags);
884485e1 596 cookie = dma_cookie_assign(tx);
3bfb1d20
HS
597
598 /*
599 * REVISIT: We should attempt to chain as many descriptors as
600 * possible, perhaps even appending to those already submitted
601 * for DMA. But this is hard to do in a race-free manner.
602 */
603 if (list_empty(&dwc->active_list)) {
2e4c364e 604 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
3bfb1d20 605 desc->txd.cookie);
3bfb1d20 606 list_add_tail(&desc->desc_node, &dwc->active_list);
f336e42f 607 dwc_dostart(dwc, dwc_first_active(dwc));
3bfb1d20 608 } else {
2e4c364e 609 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
3bfb1d20
HS
610 desc->txd.cookie);
611
612 list_add_tail(&desc->desc_node, &dwc->queue);
613 }
614
69cea5a0 615 spin_unlock_irqrestore(&dwc->lock, flags);
3bfb1d20
HS
616
617 return cookie;
618}
619
620static struct dma_async_tx_descriptor *
621dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
622 size_t len, unsigned long flags)
623{
624 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
625 struct dw_desc *desc;
626 struct dw_desc *first;
627 struct dw_desc *prev;
628 size_t xfer_count;
629 size_t offset;
630 unsigned int src_width;
631 unsigned int dst_width;
632 u32 ctllo;
633
2f45d613 634 dev_vdbg(chan2dev(chan),
2e4c364e 635 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
2f45d613
AS
636 (unsigned long long)dest, (unsigned long long)src,
637 len, flags);
3bfb1d20
HS
638
639 if (unlikely(!len)) {
2e4c364e 640 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
3bfb1d20
HS
641 return NULL;
642 }
643
644 /*
645 * We can be a lot more clever here, but this should take care
646 * of the most common optimization.
647 */
a0227456
VK
648 if (!((src | dest | len) & 7))
649 src_width = dst_width = 3;
650 else if (!((src | dest | len) & 3))
3bfb1d20
HS
651 src_width = dst_width = 2;
652 else if (!((src | dest | len) & 1))
653 src_width = dst_width = 1;
654 else
655 src_width = dst_width = 0;
656
327e6970 657 ctllo = DWC_DEFAULT_CTLLO(chan)
3bfb1d20
HS
658 | DWC_CTLL_DST_WIDTH(dst_width)
659 | DWC_CTLL_SRC_WIDTH(src_width)
660 | DWC_CTLL_DST_INC
661 | DWC_CTLL_SRC_INC
662 | DWC_CTLL_FC_M2M;
663 prev = first = NULL;
664
665 for (offset = 0; offset < len; offset += xfer_count << src_width) {
666 xfer_count = min_t(size_t, (len - offset) >> src_width,
667 DWC_MAX_COUNT);
668
669 desc = dwc_desc_get(dwc);
670 if (!desc)
671 goto err_desc_get;
672
673 desc->lli.sar = src + offset;
674 desc->lli.dar = dest + offset;
675 desc->lli.ctllo = ctllo;
676 desc->lli.ctlhi = xfer_count;
677
678 if (!first) {
679 first = desc;
680 } else {
681 prev->lli.llp = desc->txd.phys;
41d5e59c 682 dma_sync_single_for_device(chan2parent(chan),
3bfb1d20
HS
683 prev->txd.phys, sizeof(prev->lli),
684 DMA_TO_DEVICE);
685 list_add_tail(&desc->desc_node,
e0bd0f8c 686 &first->tx_list);
3bfb1d20
HS
687 }
688 prev = desc;
689 }
690
691
692 if (flags & DMA_PREP_INTERRUPT)
693 /* Trigger interrupt after last block */
694 prev->lli.ctllo |= DWC_CTLL_INT_EN;
695
696 prev->lli.llp = 0;
41d5e59c 697 dma_sync_single_for_device(chan2parent(chan),
3bfb1d20
HS
698 prev->txd.phys, sizeof(prev->lli),
699 DMA_TO_DEVICE);
700
701 first->txd.flags = flags;
702 first->len = len;
703
704 return &first->txd;
705
706err_desc_get:
707 dwc_desc_put(dwc, first);
708 return NULL;
709}
710
711static struct dma_async_tx_descriptor *
712dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
db8196df 713 unsigned int sg_len, enum dma_transfer_direction direction,
185ecb5f 714 unsigned long flags, void *context)
3bfb1d20
HS
715{
716 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
287d8592 717 struct dw_dma_slave *dws = chan->private;
327e6970 718 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
3bfb1d20
HS
719 struct dw_desc *prev;
720 struct dw_desc *first;
721 u32 ctllo;
722 dma_addr_t reg;
723 unsigned int reg_width;
724 unsigned int mem_width;
725 unsigned int i;
726 struct scatterlist *sg;
727 size_t total_len = 0;
728
2e4c364e 729 dev_vdbg(chan2dev(chan), "%s\n", __func__);
3bfb1d20
HS
730
731 if (unlikely(!dws || !sg_len))
732 return NULL;
733
3bfb1d20
HS
734 prev = first = NULL;
735
3bfb1d20 736 switch (direction) {
db8196df 737 case DMA_MEM_TO_DEV:
327e6970
VK
738 reg_width = __fls(sconfig->dst_addr_width);
739 reg = sconfig->dst_addr;
740 ctllo = (DWC_DEFAULT_CTLLO(chan)
3bfb1d20
HS
741 | DWC_CTLL_DST_WIDTH(reg_width)
742 | DWC_CTLL_DST_FIX
327e6970
VK
743 | DWC_CTLL_SRC_INC);
744
745 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
746 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
747
3bfb1d20
HS
748 for_each_sg(sgl, sg, sg_len, i) {
749 struct dw_desc *desc;
69dc14b5 750 u32 len, dlen, mem;
3bfb1d20 751
cbb796cc 752 mem = sg_dma_address(sg);
69dc14b5 753 len = sg_dma_len(sg);
6bc711f6
VK
754
755 if (!((mem | len) & 7))
756 mem_width = 3;
757 else if (!((mem | len) & 3))
758 mem_width = 2;
759 else if (!((mem | len) & 1))
760 mem_width = 1;
761 else
69dc14b5 762 mem_width = 0;
3bfb1d20 763
69dc14b5 764slave_sg_todev_fill_desc:
3bfb1d20
HS
765 desc = dwc_desc_get(dwc);
766 if (!desc) {
41d5e59c 767 dev_err(chan2dev(chan),
3bfb1d20
HS
768 "not enough descriptors available\n");
769 goto err_desc_get;
770 }
771
3bfb1d20
HS
772 desc->lli.sar = mem;
773 desc->lli.dar = reg;
774 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
69dc14b5
VK
775 if ((len >> mem_width) > DWC_MAX_COUNT) {
776 dlen = DWC_MAX_COUNT << mem_width;
777 mem += dlen;
778 len -= dlen;
779 } else {
780 dlen = len;
781 len = 0;
782 }
783
784 desc->lli.ctlhi = dlen >> mem_width;
3bfb1d20
HS
785
786 if (!first) {
787 first = desc;
788 } else {
789 prev->lli.llp = desc->txd.phys;
41d5e59c 790 dma_sync_single_for_device(chan2parent(chan),
3bfb1d20
HS
791 prev->txd.phys,
792 sizeof(prev->lli),
793 DMA_TO_DEVICE);
794 list_add_tail(&desc->desc_node,
e0bd0f8c 795 &first->tx_list);
3bfb1d20
HS
796 }
797 prev = desc;
69dc14b5
VK
798 total_len += dlen;
799
800 if (len)
801 goto slave_sg_todev_fill_desc;
3bfb1d20
HS
802 }
803 break;
db8196df 804 case DMA_DEV_TO_MEM:
327e6970
VK
805 reg_width = __fls(sconfig->src_addr_width);
806 reg = sconfig->src_addr;
807 ctllo = (DWC_DEFAULT_CTLLO(chan)
3bfb1d20
HS
808 | DWC_CTLL_SRC_WIDTH(reg_width)
809 | DWC_CTLL_DST_INC
327e6970
VK
810 | DWC_CTLL_SRC_FIX);
811
812 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
813 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
3bfb1d20 814
3bfb1d20
HS
815 for_each_sg(sgl, sg, sg_len, i) {
816 struct dw_desc *desc;
69dc14b5 817 u32 len, dlen, mem;
3bfb1d20 818
cbb796cc 819 mem = sg_dma_address(sg);
3bfb1d20 820 len = sg_dma_len(sg);
6bc711f6
VK
821
822 if (!((mem | len) & 7))
823 mem_width = 3;
824 else if (!((mem | len) & 3))
825 mem_width = 2;
826 else if (!((mem | len) & 1))
827 mem_width = 1;
828 else
3bfb1d20
HS
829 mem_width = 0;
830
69dc14b5
VK
831slave_sg_fromdev_fill_desc:
832 desc = dwc_desc_get(dwc);
833 if (!desc) {
834 dev_err(chan2dev(chan),
835 "not enough descriptors available\n");
836 goto err_desc_get;
837 }
838
3bfb1d20
HS
839 desc->lli.sar = reg;
840 desc->lli.dar = mem;
841 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
69dc14b5
VK
842 if ((len >> reg_width) > DWC_MAX_COUNT) {
843 dlen = DWC_MAX_COUNT << reg_width;
844 mem += dlen;
845 len -= dlen;
846 } else {
847 dlen = len;
848 len = 0;
849 }
850 desc->lli.ctlhi = dlen >> reg_width;
3bfb1d20
HS
851
852 if (!first) {
853 first = desc;
854 } else {
855 prev->lli.llp = desc->txd.phys;
41d5e59c 856 dma_sync_single_for_device(chan2parent(chan),
3bfb1d20
HS
857 prev->txd.phys,
858 sizeof(prev->lli),
859 DMA_TO_DEVICE);
860 list_add_tail(&desc->desc_node,
e0bd0f8c 861 &first->tx_list);
3bfb1d20
HS
862 }
863 prev = desc;
69dc14b5
VK
864 total_len += dlen;
865
866 if (len)
867 goto slave_sg_fromdev_fill_desc;
3bfb1d20
HS
868 }
869 break;
870 default:
871 return NULL;
872 }
873
874 if (flags & DMA_PREP_INTERRUPT)
875 /* Trigger interrupt after last block */
876 prev->lli.ctllo |= DWC_CTLL_INT_EN;
877
878 prev->lli.llp = 0;
41d5e59c 879 dma_sync_single_for_device(chan2parent(chan),
3bfb1d20
HS
880 prev->txd.phys, sizeof(prev->lli),
881 DMA_TO_DEVICE);
882
883 first->len = total_len;
884
885 return &first->txd;
886
887err_desc_get:
888 dwc_desc_put(dwc, first);
889 return NULL;
890}
891
327e6970
VK
892/*
893 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
894 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
895 *
896 * NOTE: burst size 2 is not supported by controller.
897 *
898 * This can be done by finding least significant bit set: n & (n - 1)
899 */
900static inline void convert_burst(u32 *maxburst)
901{
902 if (*maxburst > 1)
903 *maxburst = fls(*maxburst) - 2;
904 else
905 *maxburst = 0;
906}
907
908static int
909set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
910{
911 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
912
913 /* Check if it is chan is configured for slave transfers */
914 if (!chan->private)
915 return -EINVAL;
916
917 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
918
919 convert_burst(&dwc->dma_sconfig.src_maxburst);
920 convert_burst(&dwc->dma_sconfig.dst_maxburst);
921
922 return 0;
923}
924
05827630
LW
925static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
926 unsigned long arg)
3bfb1d20
HS
927{
928 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
929 struct dw_dma *dw = to_dw_dma(chan->device);
930 struct dw_desc *desc, *_desc;
69cea5a0 931 unsigned long flags;
a7c57cf7 932 u32 cfglo;
3bfb1d20
HS
933 LIST_HEAD(list);
934
a7c57cf7
LW
935 if (cmd == DMA_PAUSE) {
936 spin_lock_irqsave(&dwc->lock, flags);
c3635c78 937
a7c57cf7
LW
938 cfglo = channel_readl(dwc, CFG_LO);
939 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
940 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
941 cpu_relax();
3bfb1d20 942
a7c57cf7
LW
943 dwc->paused = true;
944 spin_unlock_irqrestore(&dwc->lock, flags);
945 } else if (cmd == DMA_RESUME) {
946 if (!dwc->paused)
947 return 0;
3bfb1d20 948
a7c57cf7 949 spin_lock_irqsave(&dwc->lock, flags);
3bfb1d20 950
a7c57cf7
LW
951 cfglo = channel_readl(dwc, CFG_LO);
952 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
953 dwc->paused = false;
3bfb1d20 954
a7c57cf7
LW
955 spin_unlock_irqrestore(&dwc->lock, flags);
956 } else if (cmd == DMA_TERMINATE_ALL) {
957 spin_lock_irqsave(&dwc->lock, flags);
3bfb1d20 958
a7c57cf7
LW
959 channel_clear_bit(dw, CH_EN, dwc->mask);
960 while (dma_readl(dw, CH_EN) & dwc->mask)
961 cpu_relax();
962
963 dwc->paused = false;
964
965 /* active_list entries will end up before queued entries */
966 list_splice_init(&dwc->queue, &list);
967 list_splice_init(&dwc->active_list, &list);
968
969 spin_unlock_irqrestore(&dwc->lock, flags);
970
971 /* Flush all pending and queued descriptors */
972 list_for_each_entry_safe(desc, _desc, &list, desc_node)
973 dwc_descriptor_complete(dwc, desc, false);
327e6970
VK
974 } else if (cmd == DMA_SLAVE_CONFIG) {
975 return set_runtime_config(chan, (struct dma_slave_config *)arg);
976 } else {
a7c57cf7 977 return -ENXIO;
327e6970 978 }
c3635c78
LW
979
980 return 0;
3bfb1d20
HS
981}
982
983static enum dma_status
07934481
LW
984dwc_tx_status(struct dma_chan *chan,
985 dma_cookie_t cookie,
986 struct dma_tx_state *txstate)
3bfb1d20
HS
987{
988 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
96a2af41 989 enum dma_status ret;
3bfb1d20 990
96a2af41 991 ret = dma_cookie_status(chan, cookie, txstate);
3bfb1d20
HS
992 if (ret != DMA_SUCCESS) {
993 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
994
96a2af41 995 ret = dma_cookie_status(chan, cookie, txstate);
3bfb1d20
HS
996 }
997
abf53902 998 if (ret != DMA_SUCCESS)
96a2af41 999 dma_set_residue(txstate, dwc_first_active(dwc)->len);
3bfb1d20 1000
a7c57cf7
LW
1001 if (dwc->paused)
1002 return DMA_PAUSED;
3bfb1d20
HS
1003
1004 return ret;
1005}
1006
1007static void dwc_issue_pending(struct dma_chan *chan)
1008{
1009 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1010
3bfb1d20
HS
1011 if (!list_empty(&dwc->queue))
1012 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
3bfb1d20
HS
1013}
1014
aa1e6f1a 1015static int dwc_alloc_chan_resources(struct dma_chan *chan)
3bfb1d20
HS
1016{
1017 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1018 struct dw_dma *dw = to_dw_dma(chan->device);
1019 struct dw_desc *desc;
3bfb1d20 1020 int i;
69cea5a0 1021 unsigned long flags;
3bfb1d20 1022
2e4c364e 1023 dev_vdbg(chan2dev(chan), "%s\n", __func__);
3bfb1d20 1024
3bfb1d20
HS
1025 /* ASSERT: channel is idle */
1026 if (dma_readl(dw, CH_EN) & dwc->mask) {
41d5e59c 1027 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
3bfb1d20
HS
1028 return -EIO;
1029 }
1030
d3ee98cd 1031 dma_cookie_init(chan);
3bfb1d20 1032
3bfb1d20
HS
1033 /*
1034 * NOTE: some controllers may have additional features that we
1035 * need to initialize here, like "scatter-gather" (which
1036 * doesn't mean what you think it means), and status writeback.
1037 */
1038
69cea5a0 1039 spin_lock_irqsave(&dwc->lock, flags);
3bfb1d20
HS
1040 i = dwc->descs_allocated;
1041 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
69cea5a0 1042 spin_unlock_irqrestore(&dwc->lock, flags);
3bfb1d20
HS
1043
1044 desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
1045 if (!desc) {
41d5e59c 1046 dev_info(chan2dev(chan),
3bfb1d20 1047 "only allocated %d descriptors\n", i);
69cea5a0 1048 spin_lock_irqsave(&dwc->lock, flags);
3bfb1d20
HS
1049 break;
1050 }
1051
e0bd0f8c 1052 INIT_LIST_HEAD(&desc->tx_list);
3bfb1d20
HS
1053 dma_async_tx_descriptor_init(&desc->txd, chan);
1054 desc->txd.tx_submit = dwc_tx_submit;
1055 desc->txd.flags = DMA_CTRL_ACK;
41d5e59c 1056 desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
3bfb1d20
HS
1057 sizeof(desc->lli), DMA_TO_DEVICE);
1058 dwc_desc_put(dwc, desc);
1059
69cea5a0 1060 spin_lock_irqsave(&dwc->lock, flags);
3bfb1d20
HS
1061 i = ++dwc->descs_allocated;
1062 }
1063
69cea5a0 1064 spin_unlock_irqrestore(&dwc->lock, flags);
3bfb1d20 1065
2e4c364e 1066 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
3bfb1d20
HS
1067
1068 return i;
1069}
1070
1071static void dwc_free_chan_resources(struct dma_chan *chan)
1072{
1073 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1074 struct dw_dma *dw = to_dw_dma(chan->device);
1075 struct dw_desc *desc, *_desc;
69cea5a0 1076 unsigned long flags;
3bfb1d20
HS
1077 LIST_HEAD(list);
1078
2e4c364e 1079 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
3bfb1d20
HS
1080 dwc->descs_allocated);
1081
1082 /* ASSERT: channel is idle */
1083 BUG_ON(!list_empty(&dwc->active_list));
1084 BUG_ON(!list_empty(&dwc->queue));
1085 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1086
69cea5a0 1087 spin_lock_irqsave(&dwc->lock, flags);
3bfb1d20
HS
1088 list_splice_init(&dwc->free_list, &list);
1089 dwc->descs_allocated = 0;
61e183f8 1090 dwc->initialized = false;
3bfb1d20
HS
1091
1092 /* Disable interrupts */
1093 channel_clear_bit(dw, MASK.XFER, dwc->mask);
3bfb1d20
HS
1094 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1095
69cea5a0 1096 spin_unlock_irqrestore(&dwc->lock, flags);
3bfb1d20
HS
1097
1098 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
41d5e59c
DW
1099 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1100 dma_unmap_single(chan2parent(chan), desc->txd.phys,
3bfb1d20
HS
1101 sizeof(desc->lli), DMA_TO_DEVICE);
1102 kfree(desc);
1103 }
1104
2e4c364e 1105 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
3bfb1d20
HS
1106}
1107
d9de4519
HCE
1108/* --------------------- Cyclic DMA API extensions -------------------- */
1109
1110/**
1111 * dw_dma_cyclic_start - start the cyclic DMA transfer
1112 * @chan: the DMA channel to start
1113 *
1114 * Must be called with soft interrupts disabled. Returns zero on success or
1115 * -errno on failure.
1116 */
1117int dw_dma_cyclic_start(struct dma_chan *chan)
1118{
1119 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1120 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
69cea5a0 1121 unsigned long flags;
d9de4519
HCE
1122
1123 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1124 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1125 return -ENODEV;
1126 }
1127
69cea5a0 1128 spin_lock_irqsave(&dwc->lock, flags);
d9de4519
HCE
1129
1130 /* assert channel is idle */
1131 if (dma_readl(dw, CH_EN) & dwc->mask) {
1132 dev_err(chan2dev(&dwc->chan),
1133 "BUG: Attempted to start non-idle channel\n");
1d455437 1134 dwc_dump_chan_regs(dwc);
69cea5a0 1135 spin_unlock_irqrestore(&dwc->lock, flags);
d9de4519
HCE
1136 return -EBUSY;
1137 }
1138
d9de4519
HCE
1139 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1140 dma_writel(dw, CLEAR.XFER, dwc->mask);
1141
1142 /* setup DMAC channel registers */
1143 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1144 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1145 channel_writel(dwc, CTL_HI, 0);
1146
1147 channel_set_bit(dw, CH_EN, dwc->mask);
1148
69cea5a0 1149 spin_unlock_irqrestore(&dwc->lock, flags);
d9de4519
HCE
1150
1151 return 0;
1152}
1153EXPORT_SYMBOL(dw_dma_cyclic_start);
1154
1155/**
1156 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1157 * @chan: the DMA channel to stop
1158 *
1159 * Must be called with soft interrupts disabled.
1160 */
1161void dw_dma_cyclic_stop(struct dma_chan *chan)
1162{
1163 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1164 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
69cea5a0 1165 unsigned long flags;
d9de4519 1166
69cea5a0 1167 spin_lock_irqsave(&dwc->lock, flags);
d9de4519
HCE
1168
1169 channel_clear_bit(dw, CH_EN, dwc->mask);
1170 while (dma_readl(dw, CH_EN) & dwc->mask)
1171 cpu_relax();
1172
69cea5a0 1173 spin_unlock_irqrestore(&dwc->lock, flags);
d9de4519
HCE
1174}
1175EXPORT_SYMBOL(dw_dma_cyclic_stop);
1176
1177/**
1178 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1179 * @chan: the DMA channel to prepare
1180 * @buf_addr: physical DMA address where the buffer starts
1181 * @buf_len: total number of bytes for the entire buffer
1182 * @period_len: number of bytes for each period
1183 * @direction: transfer direction, to or from device
1184 *
1185 * Must be called before trying to start the transfer. Returns a valid struct
1186 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1187 */
1188struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1189 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
db8196df 1190 enum dma_transfer_direction direction)
d9de4519
HCE
1191{
1192 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
327e6970 1193 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
d9de4519
HCE
1194 struct dw_cyclic_desc *cdesc;
1195 struct dw_cyclic_desc *retval = NULL;
1196 struct dw_desc *desc;
1197 struct dw_desc *last = NULL;
d9de4519
HCE
1198 unsigned long was_cyclic;
1199 unsigned int reg_width;
1200 unsigned int periods;
1201 unsigned int i;
69cea5a0 1202 unsigned long flags;
d9de4519 1203
69cea5a0 1204 spin_lock_irqsave(&dwc->lock, flags);
d9de4519 1205 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
69cea5a0 1206 spin_unlock_irqrestore(&dwc->lock, flags);
d9de4519
HCE
1207 dev_dbg(chan2dev(&dwc->chan),
1208 "queue and/or active list are not empty\n");
1209 return ERR_PTR(-EBUSY);
1210 }
1211
1212 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
69cea5a0 1213 spin_unlock_irqrestore(&dwc->lock, flags);
d9de4519
HCE
1214 if (was_cyclic) {
1215 dev_dbg(chan2dev(&dwc->chan),
1216 "channel already prepared for cyclic DMA\n");
1217 return ERR_PTR(-EBUSY);
1218 }
1219
1220 retval = ERR_PTR(-EINVAL);
327e6970
VK
1221
1222 if (direction == DMA_MEM_TO_DEV)
1223 reg_width = __ffs(sconfig->dst_addr_width);
1224 else
1225 reg_width = __ffs(sconfig->src_addr_width);
1226
d9de4519
HCE
1227 periods = buf_len / period_len;
1228
1229 /* Check for too big/unaligned periods and unaligned DMA buffer. */
1230 if (period_len > (DWC_MAX_COUNT << reg_width))
1231 goto out_err;
1232 if (unlikely(period_len & ((1 << reg_width) - 1)))
1233 goto out_err;
1234 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1235 goto out_err;
db8196df 1236 if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
d9de4519
HCE
1237 goto out_err;
1238
1239 retval = ERR_PTR(-ENOMEM);
1240
1241 if (periods > NR_DESCS_PER_CHANNEL)
1242 goto out_err;
1243
1244 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1245 if (!cdesc)
1246 goto out_err;
1247
1248 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1249 if (!cdesc->desc)
1250 goto out_err_alloc;
1251
1252 for (i = 0; i < periods; i++) {
1253 desc = dwc_desc_get(dwc);
1254 if (!desc)
1255 goto out_err_desc_get;
1256
1257 switch (direction) {
db8196df 1258 case DMA_MEM_TO_DEV:
327e6970 1259 desc->lli.dar = sconfig->dst_addr;
d9de4519 1260 desc->lli.sar = buf_addr + (period_len * i);
327e6970 1261 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
d9de4519
HCE
1262 | DWC_CTLL_DST_WIDTH(reg_width)
1263 | DWC_CTLL_SRC_WIDTH(reg_width)
1264 | DWC_CTLL_DST_FIX
1265 | DWC_CTLL_SRC_INC
d9de4519 1266 | DWC_CTLL_INT_EN);
327e6970
VK
1267
1268 desc->lli.ctllo |= sconfig->device_fc ?
1269 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1270 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1271
d9de4519 1272 break;
db8196df 1273 case DMA_DEV_TO_MEM:
d9de4519 1274 desc->lli.dar = buf_addr + (period_len * i);
327e6970
VK
1275 desc->lli.sar = sconfig->src_addr;
1276 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
d9de4519
HCE
1277 | DWC_CTLL_SRC_WIDTH(reg_width)
1278 | DWC_CTLL_DST_WIDTH(reg_width)
1279 | DWC_CTLL_DST_INC
1280 | DWC_CTLL_SRC_FIX
d9de4519 1281 | DWC_CTLL_INT_EN);
327e6970
VK
1282
1283 desc->lli.ctllo |= sconfig->device_fc ?
1284 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1285 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1286
d9de4519
HCE
1287 break;
1288 default:
1289 break;
1290 }
1291
1292 desc->lli.ctlhi = (period_len >> reg_width);
1293 cdesc->desc[i] = desc;
1294
1295 if (last) {
1296 last->lli.llp = desc->txd.phys;
1297 dma_sync_single_for_device(chan2parent(chan),
1298 last->txd.phys, sizeof(last->lli),
1299 DMA_TO_DEVICE);
1300 }
1301
1302 last = desc;
1303 }
1304
1305 /* lets make a cyclic list */
1306 last->lli.llp = cdesc->desc[0]->txd.phys;
1307 dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
1308 sizeof(last->lli), DMA_TO_DEVICE);
1309
2f45d613
AS
1310 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1311 "period %zu periods %d\n", (unsigned long long)buf_addr,
1312 buf_len, period_len, periods);
d9de4519
HCE
1313
1314 cdesc->periods = periods;
1315 dwc->cdesc = cdesc;
1316
1317 return cdesc;
1318
1319out_err_desc_get:
1320 while (i--)
1321 dwc_desc_put(dwc, cdesc->desc[i]);
1322out_err_alloc:
1323 kfree(cdesc);
1324out_err:
1325 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1326 return (struct dw_cyclic_desc *)retval;
1327}
1328EXPORT_SYMBOL(dw_dma_cyclic_prep);
1329
1330/**
1331 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1332 * @chan: the DMA channel to free
1333 */
1334void dw_dma_cyclic_free(struct dma_chan *chan)
1335{
1336 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1337 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1338 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1339 int i;
69cea5a0 1340 unsigned long flags;
d9de4519 1341
2e4c364e 1342 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
d9de4519
HCE
1343
1344 if (!cdesc)
1345 return;
1346
69cea5a0 1347 spin_lock_irqsave(&dwc->lock, flags);
d9de4519
HCE
1348
1349 channel_clear_bit(dw, CH_EN, dwc->mask);
1350 while (dma_readl(dw, CH_EN) & dwc->mask)
1351 cpu_relax();
1352
d9de4519
HCE
1353 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1354 dma_writel(dw, CLEAR.XFER, dwc->mask);
1355
69cea5a0 1356 spin_unlock_irqrestore(&dwc->lock, flags);
d9de4519
HCE
1357
1358 for (i = 0; i < cdesc->periods; i++)
1359 dwc_desc_put(dwc, cdesc->desc[i]);
1360
1361 kfree(cdesc->desc);
1362 kfree(cdesc);
1363
1364 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1365}
1366EXPORT_SYMBOL(dw_dma_cyclic_free);
1367
3bfb1d20
HS
1368/*----------------------------------------------------------------------*/
1369
1370static void dw_dma_off(struct dw_dma *dw)
1371{
61e183f8
VK
1372 int i;
1373
3bfb1d20
HS
1374 dma_writel(dw, CFG, 0);
1375
1376 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
3bfb1d20
HS
1377 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1378 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1379 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1380
1381 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1382 cpu_relax();
61e183f8
VK
1383
1384 for (i = 0; i < dw->dma.chancnt; i++)
1385 dw->chan[i].initialized = false;
3bfb1d20
HS
1386}
1387
1388static int __init dw_probe(struct platform_device *pdev)
1389{
1390 struct dw_dma_platform_data *pdata;
1391 struct resource *io;
1392 struct dw_dma *dw;
1393 size_t size;
1394 int irq;
1395 int err;
1396 int i;
1397
6c618c9d 1398 pdata = dev_get_platdata(&pdev->dev);
3bfb1d20
HS
1399 if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1400 return -EINVAL;
1401
1402 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1403 if (!io)
1404 return -EINVAL;
1405
1406 irq = platform_get_irq(pdev, 0);
1407 if (irq < 0)
1408 return irq;
1409
1410 size = sizeof(struct dw_dma);
1411 size += pdata->nr_channels * sizeof(struct dw_dma_chan);
1412 dw = kzalloc(size, GFP_KERNEL);
1413 if (!dw)
1414 return -ENOMEM;
1415
1416 if (!request_mem_region(io->start, DW_REGLEN, pdev->dev.driver->name)) {
1417 err = -EBUSY;
1418 goto err_kfree;
1419 }
1420
3bfb1d20
HS
1421 dw->regs = ioremap(io->start, DW_REGLEN);
1422 if (!dw->regs) {
1423 err = -ENOMEM;
1424 goto err_release_r;
1425 }
1426
1427 dw->clk = clk_get(&pdev->dev, "hclk");
1428 if (IS_ERR(dw->clk)) {
1429 err = PTR_ERR(dw->clk);
1430 goto err_clk;
1431 }
3075528d 1432 clk_prepare_enable(dw->clk);
3bfb1d20 1433
11f932ec
AS
1434 /* Calculate all channel mask before DMA setup */
1435 dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
1436
3bfb1d20
HS
1437 /* force dma off, just in case */
1438 dw_dma_off(dw);
1439
1440 err = request_irq(irq, dw_dma_interrupt, 0, "dw_dmac", dw);
1441 if (err)
1442 goto err_irq;
1443
1444 platform_set_drvdata(pdev, dw);
1445
1446 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1447
3bfb1d20 1448 INIT_LIST_HEAD(&dw->dma.channels);
46389470 1449 for (i = 0; i < pdata->nr_channels; i++) {
3bfb1d20
HS
1450 struct dw_dma_chan *dwc = &dw->chan[i];
1451
1452 dwc->chan.device = &dw->dma;
d3ee98cd 1453 dma_cookie_init(&dwc->chan);
b0c3130d
VK
1454 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1455 list_add_tail(&dwc->chan.device_node,
1456 &dw->dma.channels);
1457 else
1458 list_add(&dwc->chan.device_node, &dw->dma.channels);
3bfb1d20 1459
93317e8e
VK
1460 /* 7 is highest priority & 0 is lowest. */
1461 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
e8d9f875 1462 dwc->priority = pdata->nr_channels - i - 1;
93317e8e
VK
1463 else
1464 dwc->priority = i;
1465
3bfb1d20
HS
1466 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1467 spin_lock_init(&dwc->lock);
1468 dwc->mask = 1 << i;
1469
1470 INIT_LIST_HEAD(&dwc->active_list);
1471 INIT_LIST_HEAD(&dwc->queue);
1472 INIT_LIST_HEAD(&dwc->free_list);
1473
1474 channel_clear_bit(dw, CH_EN, dwc->mask);
1475 }
1476
11f932ec 1477 /* Clear all interrupts on all channels. */
3bfb1d20 1478 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
3bfb1d20
HS
1479 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1480 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1481 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1482
3bfb1d20
HS
1483 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1484 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
95ea759e
JI
1485 if (pdata->is_private)
1486 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
3bfb1d20
HS
1487 dw->dma.dev = &pdev->dev;
1488 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1489 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1490
1491 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1492
1493 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
c3635c78 1494 dw->dma.device_control = dwc_control;
3bfb1d20 1495
07934481 1496 dw->dma.device_tx_status = dwc_tx_status;
3bfb1d20
HS
1497 dw->dma.device_issue_pending = dwc_issue_pending;
1498
1499 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1500
1501 printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
46389470 1502 dev_name(&pdev->dev), pdata->nr_channels);
3bfb1d20
HS
1503
1504 dma_async_device_register(&dw->dma);
1505
1506 return 0;
1507
1508err_irq:
3075528d 1509 clk_disable_unprepare(dw->clk);
3bfb1d20
HS
1510 clk_put(dw->clk);
1511err_clk:
1512 iounmap(dw->regs);
1513 dw->regs = NULL;
1514err_release_r:
1515 release_resource(io);
1516err_kfree:
1517 kfree(dw);
1518 return err;
1519}
1520
1521static int __exit dw_remove(struct platform_device *pdev)
1522{
1523 struct dw_dma *dw = platform_get_drvdata(pdev);
1524 struct dw_dma_chan *dwc, *_dwc;
1525 struct resource *io;
1526
1527 dw_dma_off(dw);
1528 dma_async_device_unregister(&dw->dma);
1529
1530 free_irq(platform_get_irq(pdev, 0), dw);
1531 tasklet_kill(&dw->tasklet);
1532
1533 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1534 chan.device_node) {
1535 list_del(&dwc->chan.device_node);
1536 channel_clear_bit(dw, CH_EN, dwc->mask);
1537 }
1538
3075528d 1539 clk_disable_unprepare(dw->clk);
3bfb1d20
HS
1540 clk_put(dw->clk);
1541
1542 iounmap(dw->regs);
1543 dw->regs = NULL;
1544
1545 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1546 release_mem_region(io->start, DW_REGLEN);
1547
1548 kfree(dw);
1549
1550 return 0;
1551}
1552
1553static void dw_shutdown(struct platform_device *pdev)
1554{
1555 struct dw_dma *dw = platform_get_drvdata(pdev);
1556
1557 dw_dma_off(platform_get_drvdata(pdev));
3075528d 1558 clk_disable_unprepare(dw->clk);
3bfb1d20
HS
1559}
1560
4a256b5f 1561static int dw_suspend_noirq(struct device *dev)
3bfb1d20 1562{
4a256b5f 1563 struct platform_device *pdev = to_platform_device(dev);
3bfb1d20
HS
1564 struct dw_dma *dw = platform_get_drvdata(pdev);
1565
1566 dw_dma_off(platform_get_drvdata(pdev));
3075528d 1567 clk_disable_unprepare(dw->clk);
61e183f8 1568
3bfb1d20
HS
1569 return 0;
1570}
1571
4a256b5f 1572static int dw_resume_noirq(struct device *dev)
3bfb1d20 1573{
4a256b5f 1574 struct platform_device *pdev = to_platform_device(dev);
3bfb1d20
HS
1575 struct dw_dma *dw = platform_get_drvdata(pdev);
1576
3075528d 1577 clk_prepare_enable(dw->clk);
3bfb1d20
HS
1578 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1579 return 0;
3bfb1d20
HS
1580}
1581
47145210 1582static const struct dev_pm_ops dw_dev_pm_ops = {
4a256b5f
MD
1583 .suspend_noirq = dw_suspend_noirq,
1584 .resume_noirq = dw_resume_noirq,
7414a1b8
RK
1585 .freeze_noirq = dw_suspend_noirq,
1586 .thaw_noirq = dw_resume_noirq,
1587 .restore_noirq = dw_resume_noirq,
1588 .poweroff_noirq = dw_suspend_noirq,
4a256b5f
MD
1589};
1590
d3f797d9
VK
1591#ifdef CONFIG_OF
1592static const struct of_device_id dw_dma_id_table[] = {
1593 { .compatible = "snps,dma-spear1340" },
1594 {}
1595};
1596MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1597#endif
1598
3bfb1d20
HS
1599static struct platform_driver dw_driver = {
1600 .remove = __exit_p(dw_remove),
1601 .shutdown = dw_shutdown,
3bfb1d20
HS
1602 .driver = {
1603 .name = "dw_dmac",
4a256b5f 1604 .pm = &dw_dev_pm_ops,
d3f797d9 1605 .of_match_table = of_match_ptr(dw_dma_id_table),
3bfb1d20
HS
1606 },
1607};
1608
1609static int __init dw_init(void)
1610{
1611 return platform_driver_probe(&dw_driver, dw_probe);
1612}
cb689a70 1613subsys_initcall(dw_init);
3bfb1d20
HS
1614
1615static void __exit dw_exit(void)
1616{
1617 platform_driver_unregister(&dw_driver);
1618}
1619module_exit(dw_exit);
1620
1621MODULE_LICENSE("GPL v2");
1622MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
e05503ef 1623MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
aecb7b64 1624MODULE_AUTHOR("Viresh Kumar <viresh.kumar@st.com>");