mm/page_alloc: prevent merging between isolated and other pageblocks
[linux-2.6-block.git] / drivers / cpufreq / acpi-cpufreq.c
CommitLineData
1da177e4 1/*
3a58df35 2 * acpi-cpufreq.c - ACPI Processor P-States Driver
1da177e4
LT
3 *
4 * Copyright (C) 2001, 2002 Andy Grover <andrew.grover@intel.com>
5 * Copyright (C) 2001, 2002 Paul Diefenbaugh <paul.s.diefenbaugh@intel.com>
6 * Copyright (C) 2002 - 2004 Dominik Brodowski <linux@brodo.de>
fe27cb35 7 * Copyright (C) 2006 Denis Sadykov <denis.m.sadykov@intel.com>
1da177e4
LT
8 *
9 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, write to the Free Software Foundation, Inc.,
23 * 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
24 *
25 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
26 */
27
1da177e4
LT
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/init.h>
fe27cb35
VP
31#include <linux/smp.h>
32#include <linux/sched.h>
1da177e4 33#include <linux/cpufreq.h>
d395bf12 34#include <linux/compiler.h>
8adcc0c6 35#include <linux/dmi.h>
5a0e3ad6 36#include <linux/slab.h>
1da177e4
LT
37
38#include <linux/acpi.h>
3a58df35
DJ
39#include <linux/io.h>
40#include <linux/delay.h>
41#include <linux/uaccess.h>
42
1da177e4
LT
43#include <acpi/processor.h>
44
dde9f7ba 45#include <asm/msr.h>
fe27cb35
VP
46#include <asm/processor.h>
47#include <asm/cpufeature.h>
fe27cb35 48
1da177e4
LT
49MODULE_AUTHOR("Paul Diefenbaugh, Dominik Brodowski");
50MODULE_DESCRIPTION("ACPI Processor P-States Driver");
51MODULE_LICENSE("GPL");
52
acd31624
AP
53#define PFX "acpi-cpufreq: "
54
dde9f7ba
VP
55enum {
56 UNDEFINED_CAPABLE = 0,
57 SYSTEM_INTEL_MSR_CAPABLE,
3dc9a633 58 SYSTEM_AMD_MSR_CAPABLE,
dde9f7ba
VP
59 SYSTEM_IO_CAPABLE,
60};
61
62#define INTEL_MSR_RANGE (0xffff)
3dc9a633 63#define AMD_MSR_RANGE (0x7)
dde9f7ba 64
615b7300
AP
65#define MSR_K7_HWCR_CPB_DIS (1ULL << 25)
66
fe27cb35 67struct acpi_cpufreq_data {
64be7eed
VP
68 struct cpufreq_frequency_table *freq_table;
69 unsigned int resume;
70 unsigned int cpu_feature;
8cfcfd39 71 unsigned int acpi_perf_cpu;
f4fd3797 72 cpumask_var_t freqdomain_cpus;
ed757a2c
RW
73 void (*cpu_freq_write)(struct acpi_pct_register *reg, u32 val);
74 u32 (*cpu_freq_read)(struct acpi_pct_register *reg);
1da177e4
LT
75};
76
50109292 77/* acpi_perf_data is a pointer to percpu data. */
3f6c4df7 78static struct acpi_processor_performance __percpu *acpi_perf_data;
1da177e4 79
3427616b
RW
80static inline struct acpi_processor_performance *to_perf_data(struct acpi_cpufreq_data *data)
81{
82 return per_cpu_ptr(acpi_perf_data, data->acpi_perf_cpu);
83}
84
1da177e4
LT
85static struct cpufreq_driver acpi_cpufreq_driver;
86
d395bf12 87static unsigned int acpi_pstate_strict;
615b7300
AP
88static struct msr __percpu *msrs;
89
90static bool boost_state(unsigned int cpu)
91{
92 u32 lo, hi;
93 u64 msr;
94
95 switch (boot_cpu_data.x86_vendor) {
96 case X86_VENDOR_INTEL:
97 rdmsr_on_cpu(cpu, MSR_IA32_MISC_ENABLE, &lo, &hi);
98 msr = lo | ((u64)hi << 32);
99 return !(msr & MSR_IA32_MISC_ENABLE_TURBO_DISABLE);
100 case X86_VENDOR_AMD:
101 rdmsr_on_cpu(cpu, MSR_K7_HWCR, &lo, &hi);
102 msr = lo | ((u64)hi << 32);
103 return !(msr & MSR_K7_HWCR_CPB_DIS);
104 }
105 return false;
106}
107
108static void boost_set_msrs(bool enable, const struct cpumask *cpumask)
109{
110 u32 cpu;
111 u32 msr_addr;
112 u64 msr_mask;
113
114 switch (boot_cpu_data.x86_vendor) {
115 case X86_VENDOR_INTEL:
116 msr_addr = MSR_IA32_MISC_ENABLE;
117 msr_mask = MSR_IA32_MISC_ENABLE_TURBO_DISABLE;
118 break;
119 case X86_VENDOR_AMD:
120 msr_addr = MSR_K7_HWCR;
121 msr_mask = MSR_K7_HWCR_CPB_DIS;
122 break;
123 default:
124 return;
125 }
126
127 rdmsr_on_cpus(cpumask, msr_addr, msrs);
128
129 for_each_cpu(cpu, cpumask) {
130 struct msr *reg = per_cpu_ptr(msrs, cpu);
131 if (enable)
132 reg->q &= ~msr_mask;
133 else
134 reg->q |= msr_mask;
135 }
136
137 wrmsr_on_cpus(cpumask, msr_addr, msrs);
138}
139
17135782 140static int set_boost(int val)
615b7300 141{
615b7300 142 get_online_cpus();
615b7300 143 boost_set_msrs(val, cpu_online_mask);
615b7300 144 put_online_cpus();
615b7300
AP
145 pr_debug("Core Boosting %sabled.\n", val ? "en" : "dis");
146
cfc9c8ed 147 return 0;
615b7300
AP
148}
149
f4fd3797
LT
150static ssize_t show_freqdomain_cpus(struct cpufreq_policy *policy, char *buf)
151{
eb0b3e78 152 struct acpi_cpufreq_data *data = policy->driver_data;
f4fd3797 153
e2530367
SP
154 if (unlikely(!data))
155 return -ENODEV;
156
f4fd3797
LT
157 return cpufreq_show_cpus(data->freqdomain_cpus, buf);
158}
159
160cpufreq_freq_attr_ro(freqdomain_cpus);
161
11269ff5 162#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
17135782
RW
163static ssize_t store_cpb(struct cpufreq_policy *policy, const char *buf,
164 size_t count)
cfc9c8ed
LM
165{
166 int ret;
17135782 167 unsigned int val = 0;
cfc9c8ed 168
7a6c79f2 169 if (!acpi_cpufreq_driver.set_boost)
cfc9c8ed
LM
170 return -EINVAL;
171
17135782
RW
172 ret = kstrtouint(buf, 10, &val);
173 if (ret || val > 1)
cfc9c8ed
LM
174 return -EINVAL;
175
17135782 176 set_boost(val);
cfc9c8ed
LM
177
178 return count;
179}
180
11269ff5
AP
181static ssize_t show_cpb(struct cpufreq_policy *policy, char *buf)
182{
cfc9c8ed 183 return sprintf(buf, "%u\n", acpi_cpufreq_driver.boost_enabled);
11269ff5
AP
184}
185
59027d35 186cpufreq_freq_attr_rw(cpb);
11269ff5
AP
187#endif
188
dde9f7ba
VP
189static int check_est_cpu(unsigned int cpuid)
190{
92cb7612 191 struct cpuinfo_x86 *cpu = &cpu_data(cpuid);
dde9f7ba 192
0de51088 193 return cpu_has(cpu, X86_FEATURE_EST);
dde9f7ba
VP
194}
195
3dc9a633
MG
196static int check_amd_hwpstate_cpu(unsigned int cpuid)
197{
198 struct cpuinfo_x86 *cpu = &cpu_data(cpuid);
199
200 return cpu_has(cpu, X86_FEATURE_HW_PSTATE);
201}
202
dde9f7ba 203static unsigned extract_io(u32 value, struct acpi_cpufreq_data *data)
fe27cb35 204{
64be7eed
VP
205 struct acpi_processor_performance *perf;
206 int i;
fe27cb35 207
3427616b 208 perf = to_perf_data(data);
fe27cb35 209
3a58df35 210 for (i = 0; i < perf->state_count; i++) {
fe27cb35
VP
211 if (value == perf->states[i].status)
212 return data->freq_table[i].frequency;
213 }
214 return 0;
215}
216
dde9f7ba
VP
217static unsigned extract_msr(u32 msr, struct acpi_cpufreq_data *data)
218{
041526f9 219 struct cpufreq_frequency_table *pos;
a6f6e6e6 220 struct acpi_processor_performance *perf;
dde9f7ba 221
3dc9a633
MG
222 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
223 msr &= AMD_MSR_RANGE;
224 else
225 msr &= INTEL_MSR_RANGE;
226
3427616b 227 perf = to_perf_data(data);
a6f6e6e6 228
041526f9
SK
229 cpufreq_for_each_entry(pos, data->freq_table)
230 if (msr == perf->states[pos->driver_data].status)
231 return pos->frequency;
dde9f7ba
VP
232 return data->freq_table[0].frequency;
233}
234
dde9f7ba
VP
235static unsigned extract_freq(u32 val, struct acpi_cpufreq_data *data)
236{
237 switch (data->cpu_feature) {
64be7eed 238 case SYSTEM_INTEL_MSR_CAPABLE:
3dc9a633 239 case SYSTEM_AMD_MSR_CAPABLE:
dde9f7ba 240 return extract_msr(val, data);
64be7eed 241 case SYSTEM_IO_CAPABLE:
dde9f7ba 242 return extract_io(val, data);
64be7eed 243 default:
dde9f7ba
VP
244 return 0;
245 }
246}
247
ac13b996 248static u32 cpu_freq_read_intel(struct acpi_pct_register *not_used)
ed757a2c
RW
249{
250 u32 val, dummy;
dde9f7ba 251
ed757a2c
RW
252 rdmsr(MSR_IA32_PERF_CTL, val, dummy);
253 return val;
254}
255
ac13b996 256static void cpu_freq_write_intel(struct acpi_pct_register *not_used, u32 val)
ed757a2c
RW
257{
258 u32 lo, hi;
259
260 rdmsr(MSR_IA32_PERF_CTL, lo, hi);
261 lo = (lo & ~INTEL_MSR_RANGE) | (val & INTEL_MSR_RANGE);
262 wrmsr(MSR_IA32_PERF_CTL, lo, hi);
263}
264
ac13b996 265static u32 cpu_freq_read_amd(struct acpi_pct_register *not_used)
ed757a2c
RW
266{
267 u32 val, dummy;
268
269 rdmsr(MSR_AMD_PERF_CTL, val, dummy);
270 return val;
271}
272
ac13b996 273static void cpu_freq_write_amd(struct acpi_pct_register *not_used, u32 val)
ed757a2c
RW
274{
275 wrmsr(MSR_AMD_PERF_CTL, val, 0);
276}
277
ac13b996 278static u32 cpu_freq_read_io(struct acpi_pct_register *reg)
ed757a2c
RW
279{
280 u32 val;
281
282 acpi_os_read_port(reg->address, &val, reg->bit_width);
283 return val;
284}
285
ac13b996 286static void cpu_freq_write_io(struct acpi_pct_register *reg, u32 val)
ed757a2c
RW
287{
288 acpi_os_write_port(reg->address, val, reg->bit_width);
289}
fe27cb35
VP
290
291struct drv_cmd {
ed757a2c 292 struct acpi_pct_register *reg;
fe27cb35 293 u32 val;
ed757a2c
RW
294 union {
295 void (*write)(struct acpi_pct_register *reg, u32 val);
296 u32 (*read)(struct acpi_pct_register *reg);
297 } func;
fe27cb35
VP
298};
299
01599fca
AM
300/* Called via smp_call_function_single(), on the target CPU */
301static void do_drv_read(void *_cmd)
1da177e4 302{
72859081 303 struct drv_cmd *cmd = _cmd;
dde9f7ba 304
ed757a2c 305 cmd->val = cmd->func.read(cmd->reg);
fe27cb35 306}
1da177e4 307
ed757a2c 308static u32 drv_read(struct acpi_cpufreq_data *data, const struct cpumask *mask)
fe27cb35 309{
ed757a2c
RW
310 struct acpi_processor_performance *perf = to_perf_data(data);
311 struct drv_cmd cmd = {
312 .reg = &perf->control_register,
313 .func.read = data->cpu_freq_read,
314 };
315 int err;
dde9f7ba 316
ed757a2c
RW
317 err = smp_call_function_any(mask, do_drv_read, &cmd, 1);
318 WARN_ON_ONCE(err); /* smp_call_function_any() was buggy? */
319 return cmd.val;
fe27cb35 320}
1da177e4 321
ed757a2c
RW
322/* Called via smp_call_function_many(), on the target CPUs */
323static void do_drv_write(void *_cmd)
fe27cb35 324{
ed757a2c 325 struct drv_cmd *cmd = _cmd;
fe27cb35 326
ed757a2c 327 cmd->func.write(cmd->reg, cmd->val);
fe27cb35
VP
328}
329
ed757a2c
RW
330static void drv_write(struct acpi_cpufreq_data *data,
331 const struct cpumask *mask, u32 val)
fe27cb35 332{
ed757a2c
RW
333 struct acpi_processor_performance *perf = to_perf_data(data);
334 struct drv_cmd cmd = {
335 .reg = &perf->control_register,
336 .val = val,
337 .func.write = data->cpu_freq_write,
338 };
ea34f43a
LT
339 int this_cpu;
340
341 this_cpu = get_cpu();
ed757a2c
RW
342 if (cpumask_test_cpu(this_cpu, mask))
343 do_drv_write(&cmd);
344
345 smp_call_function_many(mask, do_drv_write, &cmd, 1);
ea34f43a 346 put_cpu();
fe27cb35 347}
1da177e4 348
ed757a2c 349static u32 get_cur_val(const struct cpumask *mask, struct acpi_cpufreq_data *data)
fe27cb35 350{
ed757a2c 351 u32 val;
1da177e4 352
4d8bb537 353 if (unlikely(cpumask_empty(mask)))
fe27cb35 354 return 0;
1da177e4 355
ed757a2c 356 val = drv_read(data, mask);
1da177e4 357
ed757a2c 358 pr_debug("get_cur_val = %u\n", val);
fe27cb35 359
ed757a2c 360 return val;
fe27cb35 361}
1da177e4 362
fe27cb35
VP
363static unsigned int get_cur_freq_on_cpu(unsigned int cpu)
364{
eb0b3e78
PX
365 struct acpi_cpufreq_data *data;
366 struct cpufreq_policy *policy;
64be7eed 367 unsigned int freq;
e56a727b 368 unsigned int cached_freq;
fe27cb35 369
2d06d8c4 370 pr_debug("get_cur_freq_on_cpu (%d)\n", cpu);
fe27cb35 371
1f0bd44e 372 policy = cpufreq_cpu_get_raw(cpu);
eb0b3e78
PX
373 if (unlikely(!policy))
374 return 0;
375
376 data = policy->driver_data;
3427616b 377 if (unlikely(!data || !data->freq_table))
fe27cb35 378 return 0;
1da177e4 379
3427616b 380 cached_freq = data->freq_table[to_perf_data(data)->state].frequency;
eb0b3e78 381 freq = extract_freq(get_cur_val(cpumask_of(cpu), data), data);
e56a727b
VP
382 if (freq != cached_freq) {
383 /*
384 * The dreaded BIOS frequency change behind our back.
385 * Force set the frequency on next target call.
386 */
387 data->resume = 1;
388 }
389
2d06d8c4 390 pr_debug("cur freq = %u\n", freq);
1da177e4 391
fe27cb35 392 return freq;
1da177e4
LT
393}
394
72859081 395static unsigned int check_freqs(const struct cpumask *mask, unsigned int freq,
64be7eed 396 struct acpi_cpufreq_data *data)
fe27cb35 397{
64be7eed
VP
398 unsigned int cur_freq;
399 unsigned int i;
1da177e4 400
3a58df35 401 for (i = 0; i < 100; i++) {
eb0b3e78 402 cur_freq = extract_freq(get_cur_val(mask, data), data);
fe27cb35
VP
403 if (cur_freq == freq)
404 return 1;
405 udelay(10);
406 }
407 return 0;
408}
409
410static int acpi_cpufreq_target(struct cpufreq_policy *policy,
9c0ebcf7 411 unsigned int index)
1da177e4 412{
eb0b3e78 413 struct acpi_cpufreq_data *data = policy->driver_data;
64be7eed 414 struct acpi_processor_performance *perf;
ed757a2c 415 const struct cpumask *mask;
8edc59d9 416 unsigned int next_perf_state = 0; /* Index into perf table */
64be7eed 417 int result = 0;
fe27cb35 418
3427616b 419 if (unlikely(data == NULL || data->freq_table == NULL)) {
fe27cb35
VP
420 return -ENODEV;
421 }
1da177e4 422
3427616b 423 perf = to_perf_data(data);
9c0ebcf7 424 next_perf_state = data->freq_table[index].driver_data;
7650b281 425 if (perf->state == next_perf_state) {
fe27cb35 426 if (unlikely(data->resume)) {
2d06d8c4 427 pr_debug("Called after resume, resetting to P%d\n",
64be7eed 428 next_perf_state);
fe27cb35
VP
429 data->resume = 0;
430 } else {
2d06d8c4 431 pr_debug("Already at target state (P%d)\n",
64be7eed 432 next_perf_state);
9a909a14 433 return 0;
fe27cb35 434 }
09b4d1ee
VP
435 }
436
ed757a2c
RW
437 /*
438 * The core won't allow CPUs to go away until the governor has been
439 * stopped, so we can rely on the stability of policy->cpus.
440 */
441 mask = policy->shared_type == CPUFREQ_SHARED_TYPE_ANY ?
442 cpumask_of(policy->cpu) : policy->cpus;
09b4d1ee 443
ed757a2c 444 drv_write(data, mask, perf->states[next_perf_state].control);
09b4d1ee 445
fe27cb35 446 if (acpi_pstate_strict) {
ed757a2c 447 if (!check_freqs(mask, data->freq_table[index].frequency,
d4019f0a 448 data)) {
2d06d8c4 449 pr_debug("acpi_cpufreq_target failed (%d)\n",
64be7eed 450 policy->cpu);
4d8bb537 451 result = -EAGAIN;
09b4d1ee
VP
452 }
453 }
454
e15d8309
VK
455 if (!result)
456 perf->state = next_perf_state;
fe27cb35
VP
457
458 return result;
1da177e4
LT
459}
460
1da177e4 461static unsigned long
64be7eed 462acpi_cpufreq_guess_freq(struct acpi_cpufreq_data *data, unsigned int cpu)
1da177e4 463{
3427616b 464 struct acpi_processor_performance *perf;
09b4d1ee 465
3427616b 466 perf = to_perf_data(data);
1da177e4
LT
467 if (cpu_khz) {
468 /* search the closest match to cpu_khz */
469 unsigned int i;
470 unsigned long freq;
09b4d1ee 471 unsigned long freqn = perf->states[0].core_frequency * 1000;
1da177e4 472
3a58df35 473 for (i = 0; i < (perf->state_count-1); i++) {
1da177e4 474 freq = freqn;
95dd7227 475 freqn = perf->states[i+1].core_frequency * 1000;
1da177e4 476 if ((2 * cpu_khz) > (freqn + freq)) {
09b4d1ee 477 perf->state = i;
64be7eed 478 return freq;
1da177e4
LT
479 }
480 }
95dd7227 481 perf->state = perf->state_count-1;
64be7eed 482 return freqn;
09b4d1ee 483 } else {
1da177e4 484 /* assume CPU is at P0... */
09b4d1ee
VP
485 perf->state = 0;
486 return perf->states[0].core_frequency * 1000;
487 }
1da177e4
LT
488}
489
2fdf66b4
RR
490static void free_acpi_perf_data(void)
491{
492 unsigned int i;
493
494 /* Freeing a NULL pointer is OK, and alloc_percpu zeroes. */
495 for_each_possible_cpu(i)
496 free_cpumask_var(per_cpu_ptr(acpi_perf_data, i)
497 ->shared_cpu_map);
498 free_percpu(acpi_perf_data);
499}
500
615b7300
AP
501static int boost_notify(struct notifier_block *nb, unsigned long action,
502 void *hcpu)
503{
504 unsigned cpu = (long)hcpu;
505 const struct cpumask *cpumask;
506
507 cpumask = get_cpu_mask(cpu);
508
509 /*
510 * Clear the boost-disable bit on the CPU_DOWN path so that
511 * this cpu cannot block the remaining ones from boosting. On
512 * the CPU_UP path we simply keep the boost-disable flag in
513 * sync with the current global state.
514 */
515
516 switch (action) {
ed72662a
RC
517 case CPU_DOWN_FAILED:
518 case CPU_DOWN_FAILED_FROZEN:
519 case CPU_ONLINE:
520 case CPU_ONLINE_FROZEN:
cfc9c8ed 521 boost_set_msrs(acpi_cpufreq_driver.boost_enabled, cpumask);
615b7300
AP
522 break;
523
524 case CPU_DOWN_PREPARE:
525 case CPU_DOWN_PREPARE_FROZEN:
526 boost_set_msrs(1, cpumask);
527 break;
528
529 default:
530 break;
531 }
532
533 return NOTIFY_OK;
534}
535
536
537static struct notifier_block boost_nb = {
538 .notifier_call = boost_notify,
539};
540
09b4d1ee
VP
541/*
542 * acpi_cpufreq_early_init - initialize ACPI P-States library
543 *
544 * Initialize the ACPI P-States library (drivers/acpi/processor_perflib.c)
545 * in order to determine correct frequency and voltage pairings. We can
546 * do _PDC and _PSD and find out the processor dependency for the
547 * actual init that will happen later...
548 */
50109292 549static int __init acpi_cpufreq_early_init(void)
09b4d1ee 550{
2fdf66b4 551 unsigned int i;
2d06d8c4 552 pr_debug("acpi_cpufreq_early_init\n");
09b4d1ee 553
50109292
FY
554 acpi_perf_data = alloc_percpu(struct acpi_processor_performance);
555 if (!acpi_perf_data) {
2d06d8c4 556 pr_debug("Memory allocation error for acpi_perf_data.\n");
50109292 557 return -ENOMEM;
09b4d1ee 558 }
2fdf66b4 559 for_each_possible_cpu(i) {
eaa95840 560 if (!zalloc_cpumask_var_node(
80855f73
MT
561 &per_cpu_ptr(acpi_perf_data, i)->shared_cpu_map,
562 GFP_KERNEL, cpu_to_node(i))) {
2fdf66b4
RR
563
564 /* Freeing a NULL pointer is OK: alloc_percpu zeroes. */
565 free_acpi_perf_data();
566 return -ENOMEM;
567 }
568 }
09b4d1ee
VP
569
570 /* Do initialization in ACPI core */
fe27cb35
VP
571 acpi_processor_preregister_performance(acpi_perf_data);
572 return 0;
09b4d1ee
VP
573}
574
95625b8f 575#ifdef CONFIG_SMP
8adcc0c6
VP
576/*
577 * Some BIOSes do SW_ANY coordination internally, either set it up in hw
578 * or do it in BIOS firmware and won't inform about it to OS. If not
579 * detected, this has a side effect of making CPU run at a different speed
580 * than OS intended it to run at. Detect it and handle it cleanly.
581 */
582static int bios_with_sw_any_bug;
583
1855256c 584static int sw_any_bug_found(const struct dmi_system_id *d)
8adcc0c6
VP
585{
586 bios_with_sw_any_bug = 1;
587 return 0;
588}
589
1855256c 590static const struct dmi_system_id sw_any_bug_dmi_table[] = {
8adcc0c6
VP
591 {
592 .callback = sw_any_bug_found,
593 .ident = "Supermicro Server X6DLP",
594 .matches = {
595 DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
596 DMI_MATCH(DMI_BIOS_VERSION, "080010"),
597 DMI_MATCH(DMI_PRODUCT_NAME, "X6DLP"),
598 },
599 },
600 { }
601};
1a8e42fa
PB
602
603static int acpi_cpufreq_blacklist(struct cpuinfo_x86 *c)
604{
293afe44
JV
605 /* Intel Xeon Processor 7100 Series Specification Update
606 * http://www.intel.com/Assets/PDF/specupdate/314554.pdf
1a8e42fa
PB
607 * AL30: A Machine Check Exception (MCE) Occurring during an
608 * Enhanced Intel SpeedStep Technology Ratio Change May Cause
293afe44 609 * Both Processor Cores to Lock Up. */
1a8e42fa
PB
610 if (c->x86_vendor == X86_VENDOR_INTEL) {
611 if ((c->x86 == 15) &&
612 (c->x86_model == 6) &&
293afe44
JV
613 (c->x86_mask == 8)) {
614 printk(KERN_INFO "acpi-cpufreq: Intel(R) "
615 "Xeon(R) 7100 Errata AL30, processors may "
616 "lock up on frequency changes: disabling "
617 "acpi-cpufreq.\n");
1a8e42fa 618 return -ENODEV;
293afe44 619 }
1a8e42fa
PB
620 }
621 return 0;
622}
95625b8f 623#endif
8adcc0c6 624
64be7eed 625static int acpi_cpufreq_cpu_init(struct cpufreq_policy *policy)
1da177e4 626{
64be7eed
VP
627 unsigned int i;
628 unsigned int valid_states = 0;
629 unsigned int cpu = policy->cpu;
630 struct acpi_cpufreq_data *data;
64be7eed 631 unsigned int result = 0;
92cb7612 632 struct cpuinfo_x86 *c = &cpu_data(policy->cpu);
64be7eed 633 struct acpi_processor_performance *perf;
293afe44
JV
634#ifdef CONFIG_SMP
635 static int blacklisted;
636#endif
1da177e4 637
2d06d8c4 638 pr_debug("acpi_cpufreq_cpu_init\n");
1da177e4 639
1a8e42fa 640#ifdef CONFIG_SMP
293afe44
JV
641 if (blacklisted)
642 return blacklisted;
643 blacklisted = acpi_cpufreq_blacklist(c);
644 if (blacklisted)
645 return blacklisted;
1a8e42fa
PB
646#endif
647
d5b73cd8 648 data = kzalloc(sizeof(*data), GFP_KERNEL);
1da177e4 649 if (!data)
64be7eed 650 return -ENOMEM;
1da177e4 651
f4fd3797
LT
652 if (!zalloc_cpumask_var(&data->freqdomain_cpus, GFP_KERNEL)) {
653 result = -ENOMEM;
654 goto err_free;
655 }
656
3427616b 657 perf = per_cpu_ptr(acpi_perf_data, cpu);
8cfcfd39 658 data->acpi_perf_cpu = cpu;
eb0b3e78 659 policy->driver_data = data;
1da177e4 660
95dd7227 661 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC))
fe27cb35 662 acpi_cpufreq_driver.flags |= CPUFREQ_CONST_LOOPS;
1da177e4 663
3427616b 664 result = acpi_processor_register_performance(perf, cpu);
1da177e4 665 if (result)
f4fd3797 666 goto err_free_mask;
1da177e4 667
09b4d1ee 668 policy->shared_type = perf->shared_type;
95dd7227 669
46f18e3a 670 /*
95dd7227 671 * Will let policy->cpus know about dependency only when software
46f18e3a
VP
672 * coordination is required.
673 */
674 if (policy->shared_type == CPUFREQ_SHARED_TYPE_ALL ||
8adcc0c6 675 policy->shared_type == CPUFREQ_SHARED_TYPE_ANY) {
835481d9 676 cpumask_copy(policy->cpus, perf->shared_cpu_map);
8adcc0c6 677 }
f4fd3797 678 cpumask_copy(data->freqdomain_cpus, perf->shared_cpu_map);
8adcc0c6
VP
679
680#ifdef CONFIG_SMP
681 dmi_check_system(sw_any_bug_dmi_table);
2624f90c 682 if (bios_with_sw_any_bug && !policy_is_shared(policy)) {
8adcc0c6 683 policy->shared_type = CPUFREQ_SHARED_TYPE_ALL;
3280c3c8 684 cpumask_copy(policy->cpus, topology_core_cpumask(cpu));
8adcc0c6 685 }
acd31624
AP
686
687 if (check_amd_hwpstate_cpu(cpu) && !acpi_pstate_strict) {
688 cpumask_clear(policy->cpus);
689 cpumask_set_cpu(cpu, policy->cpus);
3280c3c8
BG
690 cpumask_copy(data->freqdomain_cpus,
691 topology_sibling_cpumask(cpu));
acd31624
AP
692 policy->shared_type = CPUFREQ_SHARED_TYPE_HW;
693 pr_info_once(PFX "overriding BIOS provided _PSD data\n");
694 }
8adcc0c6 695#endif
09b4d1ee 696
1da177e4 697 /* capability check */
09b4d1ee 698 if (perf->state_count <= 1) {
2d06d8c4 699 pr_debug("No P-States\n");
1da177e4
LT
700 result = -ENODEV;
701 goto err_unreg;
702 }
09b4d1ee 703
fe27cb35
VP
704 if (perf->control_register.space_id != perf->status_register.space_id) {
705 result = -ENODEV;
706 goto err_unreg;
707 }
708
709 switch (perf->control_register.space_id) {
64be7eed 710 case ACPI_ADR_SPACE_SYSTEM_IO:
c40a4518
MG
711 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
712 boot_cpu_data.x86 == 0xf) {
713 pr_debug("AMD K8 systems must use native drivers.\n");
714 result = -ENODEV;
715 goto err_unreg;
716 }
2d06d8c4 717 pr_debug("SYSTEM IO addr space\n");
dde9f7ba 718 data->cpu_feature = SYSTEM_IO_CAPABLE;
ed757a2c
RW
719 data->cpu_freq_read = cpu_freq_read_io;
720 data->cpu_freq_write = cpu_freq_write_io;
dde9f7ba 721 break;
64be7eed 722 case ACPI_ADR_SPACE_FIXED_HARDWARE:
2d06d8c4 723 pr_debug("HARDWARE addr space\n");
3dc9a633
MG
724 if (check_est_cpu(cpu)) {
725 data->cpu_feature = SYSTEM_INTEL_MSR_CAPABLE;
ed757a2c
RW
726 data->cpu_freq_read = cpu_freq_read_intel;
727 data->cpu_freq_write = cpu_freq_write_intel;
3dc9a633 728 break;
dde9f7ba 729 }
3dc9a633
MG
730 if (check_amd_hwpstate_cpu(cpu)) {
731 data->cpu_feature = SYSTEM_AMD_MSR_CAPABLE;
ed757a2c
RW
732 data->cpu_freq_read = cpu_freq_read_amd;
733 data->cpu_freq_write = cpu_freq_write_amd;
3dc9a633
MG
734 break;
735 }
736 result = -ENODEV;
737 goto err_unreg;
64be7eed 738 default:
2d06d8c4 739 pr_debug("Unknown addr space %d\n",
64be7eed 740 (u32) (perf->control_register.space_id));
1da177e4
LT
741 result = -ENODEV;
742 goto err_unreg;
743 }
744
71508a1f 745 data->freq_table = kzalloc(sizeof(*data->freq_table) *
95dd7227 746 (perf->state_count+1), GFP_KERNEL);
1da177e4
LT
747 if (!data->freq_table) {
748 result = -ENOMEM;
749 goto err_unreg;
750 }
751
752 /* detect transition latency */
753 policy->cpuinfo.transition_latency = 0;
3a58df35 754 for (i = 0; i < perf->state_count; i++) {
64be7eed
VP
755 if ((perf->states[i].transition_latency * 1000) >
756 policy->cpuinfo.transition_latency)
757 policy->cpuinfo.transition_latency =
758 perf->states[i].transition_latency * 1000;
1da177e4 759 }
1da177e4 760
a59d1637
PV
761 /* Check for high latency (>20uS) from buggy BIOSes, like on T42 */
762 if (perf->control_register.space_id == ACPI_ADR_SPACE_FIXED_HARDWARE &&
763 policy->cpuinfo.transition_latency > 20 * 1000) {
a59d1637 764 policy->cpuinfo.transition_latency = 20 * 1000;
61c8c67e
JP
765 printk_once(KERN_INFO
766 "P-state transition latency capped at 20 uS\n");
a59d1637
PV
767 }
768
1da177e4 769 /* table init */
3a58df35
DJ
770 for (i = 0; i < perf->state_count; i++) {
771 if (i > 0 && perf->states[i].core_frequency >=
3cdf552b 772 data->freq_table[valid_states-1].frequency / 1000)
fe27cb35
VP
773 continue;
774
50701588 775 data->freq_table[valid_states].driver_data = i;
fe27cb35 776 data->freq_table[valid_states].frequency =
64be7eed 777 perf->states[i].core_frequency * 1000;
fe27cb35 778 valid_states++;
1da177e4 779 }
3d4a7ef3 780 data->freq_table[valid_states].frequency = CPUFREQ_TABLE_END;
8edc59d9 781 perf->state = 0;
1da177e4 782
776b57be 783 result = cpufreq_table_validate_and_show(policy, data->freq_table);
95dd7227 784 if (result)
1da177e4 785 goto err_freqfree;
1da177e4 786
d876dfbb
TR
787 if (perf->states[0].core_frequency * 1000 != policy->cpuinfo.max_freq)
788 printk(KERN_WARNING FW_WARN "P-state 0 is not max freq\n");
789
a507ac4b 790 switch (perf->control_register.space_id) {
64be7eed 791 case ACPI_ADR_SPACE_SYSTEM_IO:
1bab64d5
VK
792 /*
793 * The core will not set policy->cur, because
794 * cpufreq_driver->get is NULL, so we need to set it here.
795 * However, we have to guess it, because the current speed is
796 * unknown and not detectable via IO ports.
797 */
dde9f7ba
VP
798 policy->cur = acpi_cpufreq_guess_freq(data, policy->cpu);
799 break;
64be7eed 800 case ACPI_ADR_SPACE_FIXED_HARDWARE:
7650b281 801 acpi_cpufreq_driver.get = get_cur_freq_on_cpu;
dde9f7ba 802 break;
64be7eed 803 default:
dde9f7ba
VP
804 break;
805 }
806
1da177e4
LT
807 /* notify BIOS that we exist */
808 acpi_processor_notify_smm(THIS_MODULE);
809
2d06d8c4 810 pr_debug("CPU%u - ACPI performance management activated.\n", cpu);
09b4d1ee 811 for (i = 0; i < perf->state_count; i++)
2d06d8c4 812 pr_debug(" %cP%d: %d MHz, %d mW, %d uS\n",
64be7eed 813 (i == perf->state ? '*' : ' '), i,
09b4d1ee
VP
814 (u32) perf->states[i].core_frequency,
815 (u32) perf->states[i].power,
816 (u32) perf->states[i].transition_latency);
1da177e4 817
4b31e774
DB
818 /*
819 * the first call to ->target() should result in us actually
820 * writing something to the appropriate registers.
821 */
822 data->resume = 1;
64be7eed 823
fe27cb35 824 return result;
1da177e4 825
95dd7227 826err_freqfree:
1da177e4 827 kfree(data->freq_table);
95dd7227 828err_unreg:
b2f8dc4c 829 acpi_processor_unregister_performance(cpu);
f4fd3797
LT
830err_free_mask:
831 free_cpumask_var(data->freqdomain_cpus);
95dd7227 832err_free:
1da177e4 833 kfree(data);
eb0b3e78 834 policy->driver_data = NULL;
1da177e4 835
64be7eed 836 return result;
1da177e4
LT
837}
838
64be7eed 839static int acpi_cpufreq_cpu_exit(struct cpufreq_policy *policy)
1da177e4 840{
eb0b3e78 841 struct acpi_cpufreq_data *data = policy->driver_data;
1da177e4 842
2d06d8c4 843 pr_debug("acpi_cpufreq_cpu_exit\n");
1da177e4
LT
844
845 if (data) {
eb0b3e78 846 policy->driver_data = NULL;
b2f8dc4c 847 acpi_processor_unregister_performance(data->acpi_perf_cpu);
f4fd3797 848 free_cpumask_var(data->freqdomain_cpus);
dab5fff1 849 kfree(data->freq_table);
1da177e4
LT
850 kfree(data);
851 }
852
64be7eed 853 return 0;
1da177e4
LT
854}
855
64be7eed 856static int acpi_cpufreq_resume(struct cpufreq_policy *policy)
1da177e4 857{
eb0b3e78 858 struct acpi_cpufreq_data *data = policy->driver_data;
1da177e4 859
2d06d8c4 860 pr_debug("acpi_cpufreq_resume\n");
1da177e4
LT
861
862 data->resume = 1;
863
64be7eed 864 return 0;
1da177e4
LT
865}
866
64be7eed 867static struct freq_attr *acpi_cpufreq_attr[] = {
1da177e4 868 &cpufreq_freq_attr_scaling_available_freqs,
f4fd3797 869 &freqdomain_cpus,
f56c50e3
RW
870#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
871 &cpb,
872#endif
1da177e4
LT
873 NULL,
874};
875
876static struct cpufreq_driver acpi_cpufreq_driver = {
db9be219 877 .verify = cpufreq_generic_frequency_table_verify,
9c0ebcf7 878 .target_index = acpi_cpufreq_target,
e2f74f35
TR
879 .bios_limit = acpi_processor_get_bios_limit,
880 .init = acpi_cpufreq_cpu_init,
881 .exit = acpi_cpufreq_cpu_exit,
882 .resume = acpi_cpufreq_resume,
883 .name = "acpi-cpufreq",
e2f74f35 884 .attr = acpi_cpufreq_attr,
1da177e4
LT
885};
886
615b7300
AP
887static void __init acpi_cpufreq_boost_init(void)
888{
889 if (boot_cpu_has(X86_FEATURE_CPB) || boot_cpu_has(X86_FEATURE_IDA)) {
890 msrs = msrs_alloc();
891
892 if (!msrs)
893 return;
894
7a6c79f2 895 acpi_cpufreq_driver.set_boost = set_boost;
cfc9c8ed 896 acpi_cpufreq_driver.boost_enabled = boost_state(0);
0197fbd2
SB
897
898 cpu_notifier_register_begin();
615b7300
AP
899
900 /* Force all MSRs to the same value */
cfc9c8ed
LM
901 boost_set_msrs(acpi_cpufreq_driver.boost_enabled,
902 cpu_online_mask);
615b7300 903
0197fbd2 904 __register_cpu_notifier(&boost_nb);
615b7300 905
0197fbd2 906 cpu_notifier_register_done();
cfc9c8ed 907 }
615b7300
AP
908}
909
eb8c68ef 910static void acpi_cpufreq_boost_exit(void)
615b7300 911{
615b7300
AP
912 if (msrs) {
913 unregister_cpu_notifier(&boost_nb);
914
915 msrs_free(msrs);
916 msrs = NULL;
917 }
918}
919
64be7eed 920static int __init acpi_cpufreq_init(void)
1da177e4 921{
50109292
FY
922 int ret;
923
75c07581
RW
924 if (acpi_disabled)
925 return -ENODEV;
926
8a61e12e
YL
927 /* don't keep reloading if cpufreq_driver exists */
928 if (cpufreq_get_current_driver())
75c07581 929 return -EEXIST;
ee297533 930
2d06d8c4 931 pr_debug("acpi_cpufreq_init\n");
1da177e4 932
50109292
FY
933 ret = acpi_cpufreq_early_init();
934 if (ret)
935 return ret;
09b4d1ee 936
11269ff5
AP
937#ifdef CONFIG_X86_ACPI_CPUFREQ_CPB
938 /* this is a sysfs file with a strange name and an even stranger
939 * semantic - per CPU instantiation, but system global effect.
940 * Lets enable it only on AMD CPUs for compatibility reasons and
941 * only if configured. This is considered legacy code, which
942 * will probably be removed at some point in the future.
943 */
f56c50e3
RW
944 if (!check_amd_hwpstate_cpu(0)) {
945 struct freq_attr **attr;
11269ff5 946
f56c50e3 947 pr_debug("CPB unsupported, do not expose it\n");
11269ff5 948
f56c50e3
RW
949 for (attr = acpi_cpufreq_attr; *attr; attr++)
950 if (*attr == &cpb) {
951 *attr = NULL;
952 break;
953 }
11269ff5
AP
954 }
955#endif
cfc9c8ed 956 acpi_cpufreq_boost_init();
11269ff5 957
847aef6f 958 ret = cpufreq_register_driver(&acpi_cpufreq_driver);
eb8c68ef 959 if (ret) {
2fdf66b4 960 free_acpi_perf_data();
eb8c68ef
KRW
961 acpi_cpufreq_boost_exit();
962 }
847aef6f 963 return ret;
1da177e4
LT
964}
965
64be7eed 966static void __exit acpi_cpufreq_exit(void)
1da177e4 967{
2d06d8c4 968 pr_debug("acpi_cpufreq_exit\n");
1da177e4 969
615b7300
AP
970 acpi_cpufreq_boost_exit();
971
1da177e4
LT
972 cpufreq_unregister_driver(&acpi_cpufreq_driver);
973
50f4ddd4 974 free_acpi_perf_data();
1da177e4
LT
975}
976
d395bf12 977module_param(acpi_pstate_strict, uint, 0644);
64be7eed 978MODULE_PARM_DESC(acpi_pstate_strict,
95dd7227
DJ
979 "value 0 or non-zero. non-zero -> strict ACPI checks are "
980 "performed during frequency changes.");
1da177e4
LT
981
982late_initcall(acpi_cpufreq_init);
983module_exit(acpi_cpufreq_exit);
984
efa17194
MG
985static const struct x86_cpu_id acpi_cpufreq_ids[] = {
986 X86_FEATURE_MATCH(X86_FEATURE_ACPI),
987 X86_FEATURE_MATCH(X86_FEATURE_HW_PSTATE),
988 {}
989};
990MODULE_DEVICE_TABLE(x86cpu, acpi_cpufreq_ids);
991
c655affb
RW
992static const struct acpi_device_id processor_device_ids[] = {
993 {ACPI_PROCESSOR_OBJECT_HID, },
994 {ACPI_PROCESSOR_DEVICE_HID, },
995 {},
996};
997MODULE_DEVICE_TABLE(acpi, processor_device_ids);
998
1da177e4 999MODULE_ALIAS("acpi");