x86/Voyager: remove ARCH_SUSPEND_POSSIBLE Kconfig quirk
[linux-2.6-block.git] / arch / x86 / kernel / tsc.c
CommitLineData
bfc0f594 1#include <linux/kernel.h>
0ef95533
AK
2#include <linux/sched.h>
3#include <linux/init.h>
4#include <linux/module.h>
5#include <linux/timer.h>
bfc0f594 6#include <linux/acpi_pmtmr.h>
2dbe06fa 7#include <linux/cpufreq.h>
8fbbc4b4
AK
8#include <linux/dmi.h>
9#include <linux/delay.h>
10#include <linux/clocksource.h>
11#include <linux/percpu.h>
bfc0f594
AK
12
13#include <asm/hpet.h>
8fbbc4b4
AK
14#include <asm/timer.h>
15#include <asm/vgtod.h>
16#include <asm/time.h>
17#include <asm/delay.h>
88b094fb 18#include <asm/hypervisor.h>
0ef95533
AK
19
20unsigned int cpu_khz; /* TSC clocks / usec, not used here */
21EXPORT_SYMBOL(cpu_khz);
22unsigned int tsc_khz;
23EXPORT_SYMBOL(tsc_khz);
24
25/*
26 * TSC can be unstable due to cpufreq or due to unsynced TSCs
27 */
8fbbc4b4 28static int tsc_unstable;
0ef95533
AK
29
30/* native_sched_clock() is called before tsc_init(), so
31 we must start with the TSC soft disabled to prevent
32 erroneous rdtsc usage on !cpu_has_tsc processors */
8fbbc4b4 33static int tsc_disabled = -1;
0ef95533 34
395628ef 35static int tsc_clocksource_reliable;
0ef95533
AK
36/*
37 * Scheduler clock - returns current time in nanosec units.
38 */
39u64 native_sched_clock(void)
40{
41 u64 this_offset;
42
43 /*
44 * Fall back to jiffies if there's no TSC available:
45 * ( But note that we still use it if the TSC is marked
46 * unstable. We do this because unlike Time Of Day,
47 * the scheduler clock tolerates small errors and it's
48 * very important for it to be as fast as the platform
49 * can achive it. )
50 */
51 if (unlikely(tsc_disabled)) {
52 /* No locking but a rare wrong value is not a big deal: */
53 return (jiffies_64 - INITIAL_JIFFIES) * (1000000000 / HZ);
54 }
55
56 /* read the Time Stamp Counter: */
57 rdtscll(this_offset);
58
59 /* return the value in ns */
7cbaef9c 60 return __cycles_2_ns(this_offset);
0ef95533
AK
61}
62
63/* We need to define a real function for sched_clock, to override the
64 weak default version */
65#ifdef CONFIG_PARAVIRT
66unsigned long long sched_clock(void)
67{
68 return paravirt_sched_clock();
69}
70#else
71unsigned long long
72sched_clock(void) __attribute__((alias("native_sched_clock")));
73#endif
74
75int check_tsc_unstable(void)
76{
77 return tsc_unstable;
78}
79EXPORT_SYMBOL_GPL(check_tsc_unstable);
80
81#ifdef CONFIG_X86_TSC
82int __init notsc_setup(char *str)
83{
84 printk(KERN_WARNING "notsc: Kernel compiled with CONFIG_X86_TSC, "
85 "cannot disable TSC completely.\n");
86 tsc_disabled = 1;
87 return 1;
88}
89#else
90/*
91 * disable flag for tsc. Takes effect by clearing the TSC cpu flag
92 * in cpu/common.c
93 */
94int __init notsc_setup(char *str)
95{
96 setup_clear_cpu_cap(X86_FEATURE_TSC);
97 return 1;
98}
99#endif
100
101__setup("notsc", notsc_setup);
bfc0f594 102
395628ef
AK
103static int __init tsc_setup(char *str)
104{
105 if (!strcmp(str, "reliable"))
106 tsc_clocksource_reliable = 1;
107 return 1;
108}
109
110__setup("tsc=", tsc_setup);
111
bfc0f594
AK
112#define MAX_RETRIES 5
113#define SMI_TRESHOLD 50000
114
115/*
116 * Read TSC and the reference counters. Take care of SMI disturbance
117 */
827014be 118static u64 tsc_read_refs(u64 *p, int hpet)
bfc0f594
AK
119{
120 u64 t1, t2;
121 int i;
122
123 for (i = 0; i < MAX_RETRIES; i++) {
124 t1 = get_cycles();
125 if (hpet)
827014be 126 *p = hpet_readl(HPET_COUNTER) & 0xFFFFFFFF;
bfc0f594 127 else
827014be 128 *p = acpi_pm_read_early();
bfc0f594
AK
129 t2 = get_cycles();
130 if ((t2 - t1) < SMI_TRESHOLD)
131 return t2;
132 }
133 return ULLONG_MAX;
134}
135
d683ef7a
TG
136/*
137 * Calculate the TSC frequency from HPET reference
bfc0f594 138 */
d683ef7a 139static unsigned long calc_hpet_ref(u64 deltatsc, u64 hpet1, u64 hpet2)
bfc0f594 140{
d683ef7a 141 u64 tmp;
bfc0f594 142
d683ef7a
TG
143 if (hpet2 < hpet1)
144 hpet2 += 0x100000000ULL;
145 hpet2 -= hpet1;
146 tmp = ((u64)hpet2 * hpet_readl(HPET_PERIOD));
147 do_div(tmp, 1000000);
148 do_div(deltatsc, tmp);
149
150 return (unsigned long) deltatsc;
151}
152
153/*
154 * Calculate the TSC frequency from PMTimer reference
155 */
156static unsigned long calc_pmtimer_ref(u64 deltatsc, u64 pm1, u64 pm2)
157{
158 u64 tmp;
bfc0f594 159
d683ef7a
TG
160 if (!pm1 && !pm2)
161 return ULONG_MAX;
162
163 if (pm2 < pm1)
164 pm2 += (u64)ACPI_PM_OVRRUN;
165 pm2 -= pm1;
166 tmp = pm2 * 1000000000LL;
167 do_div(tmp, PMTMR_TICKS_PER_SEC);
168 do_div(deltatsc, tmp);
169
170 return (unsigned long) deltatsc;
171}
172
a977c400 173#define CAL_MS 10
cce3e057 174#define CAL_LATCH (CLOCK_TICK_RATE / (1000 / CAL_MS))
a977c400
TG
175#define CAL_PIT_LOOPS 1000
176
177#define CAL2_MS 50
178#define CAL2_LATCH (CLOCK_TICK_RATE / (1000 / CAL2_MS))
179#define CAL2_PIT_LOOPS 5000
180
cce3e057 181
ec0c15af
LT
182/*
183 * Try to calibrate the TSC against the Programmable
184 * Interrupt Timer and return the frequency of the TSC
185 * in kHz.
186 *
187 * Return ULONG_MAX on failure to calibrate.
188 */
a977c400 189static unsigned long pit_calibrate_tsc(u32 latch, unsigned long ms, int loopmin)
ec0c15af
LT
190{
191 u64 tsc, t1, t2, delta;
192 unsigned long tscmin, tscmax;
193 int pitcnt;
194
195 /* Set the Gate high, disable speaker */
196 outb((inb(0x61) & ~0x02) | 0x01, 0x61);
197
198 /*
199 * Setup CTC channel 2* for mode 0, (interrupt on terminal
200 * count mode), binary count. Set the latch register to 50ms
201 * (LSB then MSB) to begin countdown.
202 */
203 outb(0xb0, 0x43);
a977c400
TG
204 outb(latch & 0xff, 0x42);
205 outb(latch >> 8, 0x42);
ec0c15af
LT
206
207 tsc = t1 = t2 = get_cycles();
208
209 pitcnt = 0;
210 tscmax = 0;
211 tscmin = ULONG_MAX;
212 while ((inb(0x61) & 0x20) == 0) {
213 t2 = get_cycles();
214 delta = t2 - tsc;
215 tsc = t2;
216 if ((unsigned long) delta < tscmin)
217 tscmin = (unsigned int) delta;
218 if ((unsigned long) delta > tscmax)
219 tscmax = (unsigned int) delta;
220 pitcnt++;
221 }
222
223 /*
224 * Sanity checks:
225 *
a977c400 226 * If we were not able to read the PIT more than loopmin
ec0c15af
LT
227 * times, then we have been hit by a massive SMI
228 *
229 * If the maximum is 10 times larger than the minimum,
230 * then we got hit by an SMI as well.
231 */
a977c400 232 if (pitcnt < loopmin || tscmax > 10 * tscmin)
ec0c15af
LT
233 return ULONG_MAX;
234
235 /* Calculate the PIT value */
236 delta = t2 - t1;
a977c400 237 do_div(delta, ms);
ec0c15af
LT
238 return delta;
239}
240
6ac40ed0
LT
241/*
242 * This reads the current MSB of the PIT counter, and
243 * checks if we are running on sufficiently fast and
244 * non-virtualized hardware.
245 *
246 * Our expectations are:
247 *
248 * - the PIT is running at roughly 1.19MHz
249 *
250 * - each IO is going to take about 1us on real hardware,
251 * but we allow it to be much faster (by a factor of 10) or
252 * _slightly_ slower (ie we allow up to a 2us read+counter
253 * update - anything else implies a unacceptably slow CPU
254 * or PIT for the fast calibration to work.
255 *
256 * - with 256 PIT ticks to read the value, we have 214us to
257 * see the same MSB (and overhead like doing a single TSC
258 * read per MSB value etc).
259 *
260 * - We're doing 2 reads per loop (LSB, MSB), and we expect
261 * them each to take about a microsecond on real hardware.
262 * So we expect a count value of around 100. But we'll be
263 * generous, and accept anything over 50.
264 *
265 * - if the PIT is stuck, and we see *many* more reads, we
266 * return early (and the next caller of pit_expect_msb()
267 * then consider it a failure when they don't see the
268 * next expected value).
269 *
270 * These expectations mean that we know that we have seen the
271 * transition from one expected value to another with a fairly
272 * high accuracy, and we didn't miss any events. We can thus
273 * use the TSC value at the transitions to calculate a pretty
274 * good value for the TSC frequencty.
275 */
276static inline int pit_expect_msb(unsigned char val)
277{
278 int count = 0;
bfc0f594 279
6ac40ed0
LT
280 for (count = 0; count < 50000; count++) {
281 /* Ignore LSB */
282 inb(0x42);
283 if (inb(0x42) != val)
284 break;
285 }
286 return count > 50;
287}
288
289/*
290 * How many MSB values do we want to see? We aim for a
291 * 15ms calibration, which assuming a 2us counter read
292 * error should give us roughly 150 ppm precision for
293 * the calibration.
294 */
295#define QUICK_PIT_MS 15
296#define QUICK_PIT_ITERATIONS (QUICK_PIT_MS * PIT_TICK_RATE / 1000 / 256)
bfc0f594 297
6ac40ed0
LT
298static unsigned long quick_pit_calibrate(void)
299{
300 /* Set the Gate high, disable speaker */
bfc0f594
AK
301 outb((inb(0x61) & ~0x02) | 0x01, 0x61);
302
6ac40ed0
LT
303 /*
304 * Counter 2, mode 0 (one-shot), binary count
305 *
306 * NOTE! Mode 2 decrements by two (and then the
307 * output is flipped each time, giving the same
308 * final output frequency as a decrement-by-one),
309 * so mode 0 is much better when looking at the
310 * individual counts.
311 */
bfc0f594 312 outb(0xb0, 0x43);
bfc0f594 313
6ac40ed0
LT
314 /* Start at 0xffff */
315 outb(0xff, 0x42);
316 outb(0xff, 0x42);
317
318 if (pit_expect_msb(0xff)) {
319 int i;
320 u64 t1, t2, delta;
321 unsigned char expect = 0xfe;
322
323 t1 = get_cycles();
324 for (i = 0; i < QUICK_PIT_ITERATIONS; i++, expect--) {
325 if (!pit_expect_msb(expect))
326 goto failed;
327 }
328 t2 = get_cycles();
329
4156e9a8
IM
330 /*
331 * Make sure we can rely on the second TSC timestamp:
332 */
5df45515 333 if (!pit_expect_msb(expect))
4156e9a8
IM
334 goto failed;
335
6ac40ed0
LT
336 /*
337 * Ok, if we get here, then we've seen the
338 * MSB of the PIT decrement QUICK_PIT_ITERATIONS
339 * times, and each MSB had many hits, so we never
340 * had any sudden jumps.
341 *
342 * As a result, we can depend on there not being
343 * any odd delays anywhere, and the TSC reads are
344 * reliable.
345 *
346 * kHz = ticks / time-in-seconds / 1000;
347 * kHz = (t2 - t1) / (QPI * 256 / PIT_TICK_RATE) / 1000
348 * kHz = ((t2 - t1) * PIT_TICK_RATE) / (QPI * 256 * 1000)
349 */
350 delta = (t2 - t1)*PIT_TICK_RATE;
351 do_div(delta, QUICK_PIT_ITERATIONS*256*1000);
352 printk("Fast TSC calibration using PIT\n");
353 return delta;
354 }
355failed:
356 return 0;
357}
ec0c15af 358
bfc0f594 359/**
e93ef949 360 * native_calibrate_tsc - calibrate the tsc on boot
bfc0f594 361 */
e93ef949 362unsigned long native_calibrate_tsc(void)
bfc0f594 363{
827014be 364 u64 tsc1, tsc2, delta, ref1, ref2;
fbb16e24 365 unsigned long tsc_pit_min = ULONG_MAX, tsc_ref_min = ULONG_MAX;
88b094fb 366 unsigned long flags, latch, ms, fast_calibrate, tsc_khz;
a977c400 367 int hpet = is_hpet_enabled(), i, loopmin;
bfc0f594 368
88b094fb
AK
369 tsc_khz = get_hypervisor_tsc_freq();
370 if (tsc_khz) {
371 printk(KERN_INFO "TSC: Frequency read from the hypervisor\n");
372 return tsc_khz;
373 }
374
6ac40ed0
LT
375 local_irq_save(flags);
376 fast_calibrate = quick_pit_calibrate();
bfc0f594 377 local_irq_restore(flags);
6ac40ed0
LT
378 if (fast_calibrate)
379 return fast_calibrate;
bfc0f594 380
fbb16e24
TG
381 /*
382 * Run 5 calibration loops to get the lowest frequency value
383 * (the best estimate). We use two different calibration modes
384 * here:
385 *
386 * 1) PIT loop. We set the PIT Channel 2 to oneshot mode and
387 * load a timeout of 50ms. We read the time right after we
388 * started the timer and wait until the PIT count down reaches
389 * zero. In each wait loop iteration we read the TSC and check
390 * the delta to the previous read. We keep track of the min
391 * and max values of that delta. The delta is mostly defined
392 * by the IO time of the PIT access, so we can detect when a
393 * SMI/SMM disturbance happend between the two reads. If the
394 * maximum time is significantly larger than the minimum time,
395 * then we discard the result and have another try.
396 *
397 * 2) Reference counter. If available we use the HPET or the
398 * PMTIMER as a reference to check the sanity of that value.
399 * We use separate TSC readouts and check inside of the
400 * reference read for a SMI/SMM disturbance. We dicard
401 * disturbed values here as well. We do that around the PIT
402 * calibration delay loop as we have to wait for a certain
403 * amount of time anyway.
404 */
a977c400
TG
405
406 /* Preset PIT loop values */
407 latch = CAL_LATCH;
408 ms = CAL_MS;
409 loopmin = CAL_PIT_LOOPS;
410
411 for (i = 0; i < 3; i++) {
ec0c15af 412 unsigned long tsc_pit_khz;
fbb16e24
TG
413
414 /*
415 * Read the start value and the reference count of
ec0c15af
LT
416 * hpet/pmtimer when available. Then do the PIT
417 * calibration, which will take at least 50ms, and
418 * read the end value.
fbb16e24 419 */
ec0c15af 420 local_irq_save(flags);
827014be 421 tsc1 = tsc_read_refs(&ref1, hpet);
a977c400 422 tsc_pit_khz = pit_calibrate_tsc(latch, ms, loopmin);
827014be 423 tsc2 = tsc_read_refs(&ref2, hpet);
fbb16e24
TG
424 local_irq_restore(flags);
425
ec0c15af
LT
426 /* Pick the lowest PIT TSC calibration so far */
427 tsc_pit_min = min(tsc_pit_min, tsc_pit_khz);
fbb16e24
TG
428
429 /* hpet or pmtimer available ? */
827014be 430 if (!hpet && !ref1 && !ref2)
fbb16e24
TG
431 continue;
432
433 /* Check, whether the sampling was disturbed by an SMI */
434 if (tsc1 == ULLONG_MAX || tsc2 == ULLONG_MAX)
435 continue;
436
437 tsc2 = (tsc2 - tsc1) * 1000000LL;
d683ef7a 438 if (hpet)
827014be 439 tsc2 = calc_hpet_ref(tsc2, ref1, ref2);
d683ef7a 440 else
827014be 441 tsc2 = calc_pmtimer_ref(tsc2, ref1, ref2);
fbb16e24 442
fbb16e24 443 tsc_ref_min = min(tsc_ref_min, (unsigned long) tsc2);
a977c400
TG
444
445 /* Check the reference deviation */
446 delta = ((u64) tsc_pit_min) * 100;
447 do_div(delta, tsc_ref_min);
448
449 /*
450 * If both calibration results are inside a 10% window
451 * then we can be sure, that the calibration
452 * succeeded. We break out of the loop right away. We
453 * use the reference value, as it is more precise.
454 */
455 if (delta >= 90 && delta <= 110) {
456 printk(KERN_INFO
457 "TSC: PIT calibration matches %s. %d loops\n",
458 hpet ? "HPET" : "PMTIMER", i + 1);
459 return tsc_ref_min;
fbb16e24
TG
460 }
461
a977c400
TG
462 /*
463 * Check whether PIT failed more than once. This
464 * happens in virtualized environments. We need to
465 * give the virtual PC a slightly longer timeframe for
466 * the HPET/PMTIMER to make the result precise.
467 */
468 if (i == 1 && tsc_pit_min == ULONG_MAX) {
469 latch = CAL2_LATCH;
470 ms = CAL2_MS;
471 loopmin = CAL2_PIT_LOOPS;
472 }
fbb16e24 473 }
bfc0f594
AK
474
475 /*
fbb16e24 476 * Now check the results.
bfc0f594 477 */
fbb16e24
TG
478 if (tsc_pit_min == ULONG_MAX) {
479 /* PIT gave no useful value */
de014d61 480 printk(KERN_WARNING "TSC: Unable to calibrate against PIT\n");
fbb16e24
TG
481
482 /* We don't have an alternative source, disable TSC */
827014be 483 if (!hpet && !ref1 && !ref2) {
fbb16e24
TG
484 printk("TSC: No reference (HPET/PMTIMER) available\n");
485 return 0;
486 }
487
488 /* The alternative source failed as well, disable TSC */
489 if (tsc_ref_min == ULONG_MAX) {
490 printk(KERN_WARNING "TSC: HPET/PMTIMER calibration "
a977c400 491 "failed.\n");
fbb16e24
TG
492 return 0;
493 }
494
495 /* Use the alternative source */
496 printk(KERN_INFO "TSC: using %s reference calibration\n",
497 hpet ? "HPET" : "PMTIMER");
498
499 return tsc_ref_min;
500 }
bfc0f594 501
fbb16e24 502 /* We don't have an alternative source, use the PIT calibration value */
827014be 503 if (!hpet && !ref1 && !ref2) {
fbb16e24
TG
504 printk(KERN_INFO "TSC: Using PIT calibration value\n");
505 return tsc_pit_min;
bfc0f594
AK
506 }
507
fbb16e24
TG
508 /* The alternative source failed, use the PIT calibration value */
509 if (tsc_ref_min == ULONG_MAX) {
a977c400
TG
510 printk(KERN_WARNING "TSC: HPET/PMTIMER calibration failed. "
511 "Using PIT calibration\n");
fbb16e24 512 return tsc_pit_min;
bfc0f594
AK
513 }
514
fbb16e24
TG
515 /*
516 * The calibration values differ too much. In doubt, we use
517 * the PIT value as we know that there are PMTIMERs around
a977c400 518 * running at double speed. At least we let the user know:
fbb16e24 519 */
a977c400
TG
520 printk(KERN_WARNING "TSC: PIT calibration deviates from %s: %lu %lu.\n",
521 hpet ? "HPET" : "PMTIMER", tsc_pit_min, tsc_ref_min);
fbb16e24
TG
522 printk(KERN_INFO "TSC: Using PIT calibration value\n");
523 return tsc_pit_min;
bfc0f594
AK
524}
525
bfc0f594
AK
526#ifdef CONFIG_X86_32
527/* Only called from the Powernow K7 cpu freq driver */
528int recalibrate_cpu_khz(void)
529{
530#ifndef CONFIG_SMP
531 unsigned long cpu_khz_old = cpu_khz;
532
533 if (cpu_has_tsc) {
e93ef949
AK
534 tsc_khz = calibrate_tsc();
535 cpu_khz = tsc_khz;
bfc0f594
AK
536 cpu_data(0).loops_per_jiffy =
537 cpufreq_scale(cpu_data(0).loops_per_jiffy,
538 cpu_khz_old, cpu_khz);
539 return 0;
540 } else
541 return -ENODEV;
542#else
543 return -ENODEV;
544#endif
545}
546
547EXPORT_SYMBOL(recalibrate_cpu_khz);
548
549#endif /* CONFIG_X86_32 */
2dbe06fa
AK
550
551/* Accelerators for sched_clock()
552 * convert from cycles(64bits) => nanoseconds (64bits)
553 * basic equation:
554 * ns = cycles / (freq / ns_per_sec)
555 * ns = cycles * (ns_per_sec / freq)
556 * ns = cycles * (10^9 / (cpu_khz * 10^3))
557 * ns = cycles * (10^6 / cpu_khz)
558 *
559 * Then we use scaling math (suggested by george@mvista.com) to get:
560 * ns = cycles * (10^6 * SC / cpu_khz) / SC
561 * ns = cycles * cyc2ns_scale / SC
562 *
563 * And since SC is a constant power of two, we can convert the div
564 * into a shift.
565 *
566 * We can use khz divisor instead of mhz to keep a better precision, since
567 * cyc2ns_scale is limited to 10^6 * 2^10, which fits in 32 bits.
568 * (mathieu.desnoyers@polymtl.ca)
569 *
570 * -johnstul@us.ibm.com "math is hard, lets go shopping!"
571 */
572
573DEFINE_PER_CPU(unsigned long, cyc2ns);
574
8fbbc4b4 575static void set_cyc2ns_scale(unsigned long cpu_khz, int cpu)
2dbe06fa
AK
576{
577 unsigned long long tsc_now, ns_now;
578 unsigned long flags, *scale;
579
580 local_irq_save(flags);
581 sched_clock_idle_sleep_event();
582
583 scale = &per_cpu(cyc2ns, cpu);
584
585 rdtscll(tsc_now);
586 ns_now = __cycles_2_ns(tsc_now);
587
588 if (cpu_khz)
589 *scale = (NSEC_PER_MSEC << CYC2NS_SCALE_FACTOR)/cpu_khz;
590
591 sched_clock_idle_wakeup_event(0);
592 local_irq_restore(flags);
593}
594
595#ifdef CONFIG_CPU_FREQ
596
597/* Frequency scaling support. Adjust the TSC based timer when the cpu frequency
598 * changes.
599 *
600 * RED-PEN: On SMP we assume all CPUs run with the same frequency. It's
601 * not that important because current Opteron setups do not support
602 * scaling on SMP anyroads.
603 *
604 * Should fix up last_tsc too. Currently gettimeofday in the
605 * first tick after the change will be slightly wrong.
606 */
607
608static unsigned int ref_freq;
609static unsigned long loops_per_jiffy_ref;
610static unsigned long tsc_khz_ref;
611
612static int time_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
613 void *data)
614{
615 struct cpufreq_freqs *freq = data;
616 unsigned long *lpj, dummy;
617
618 if (cpu_has(&cpu_data(freq->cpu), X86_FEATURE_CONSTANT_TSC))
619 return 0;
620
621 lpj = &dummy;
622 if (!(freq->flags & CPUFREQ_CONST_LOOPS))
623#ifdef CONFIG_SMP
624 lpj = &cpu_data(freq->cpu).loops_per_jiffy;
625#else
626 lpj = &boot_cpu_data.loops_per_jiffy;
627#endif
628
629 if (!ref_freq) {
630 ref_freq = freq->old;
631 loops_per_jiffy_ref = *lpj;
632 tsc_khz_ref = tsc_khz;
633 }
634 if ((val == CPUFREQ_PRECHANGE && freq->old < freq->new) ||
635 (val == CPUFREQ_POSTCHANGE && freq->old > freq->new) ||
636 (val == CPUFREQ_RESUMECHANGE)) {
637 *lpj = cpufreq_scale(loops_per_jiffy_ref, ref_freq, freq->new);
638
639 tsc_khz = cpufreq_scale(tsc_khz_ref, ref_freq, freq->new);
640 if (!(freq->flags & CPUFREQ_CONST_LOOPS))
641 mark_tsc_unstable("cpufreq changes");
642 }
643
52a8968c 644 set_cyc2ns_scale(tsc_khz, freq->cpu);
2dbe06fa
AK
645
646 return 0;
647}
648
649static struct notifier_block time_cpufreq_notifier_block = {
650 .notifier_call = time_cpufreq_notifier
651};
652
653static int __init cpufreq_tsc(void)
654{
060700b5
LT
655 if (!cpu_has_tsc)
656 return 0;
657 if (boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
658 return 0;
2dbe06fa
AK
659 cpufreq_register_notifier(&time_cpufreq_notifier_block,
660 CPUFREQ_TRANSITION_NOTIFIER);
661 return 0;
662}
663
664core_initcall(cpufreq_tsc);
665
666#endif /* CONFIG_CPU_FREQ */
8fbbc4b4
AK
667
668/* clocksource code */
669
670static struct clocksource clocksource_tsc;
671
672/*
673 * We compare the TSC to the cycle_last value in the clocksource
674 * structure to avoid a nasty time-warp. This can be observed in a
675 * very small window right after one CPU updated cycle_last under
676 * xtime/vsyscall_gtod lock and the other CPU reads a TSC value which
677 * is smaller than the cycle_last reference value due to a TSC which
678 * is slighty behind. This delta is nowhere else observable, but in
679 * that case it results in a forward time jump in the range of hours
680 * due to the unsigned delta calculation of the time keeping core
681 * code, which is necessary to support wrapping clocksources like pm
682 * timer.
683 */
684static cycle_t read_tsc(void)
685{
686 cycle_t ret = (cycle_t)get_cycles();
687
688 return ret >= clocksource_tsc.cycle_last ?
689 ret : clocksource_tsc.cycle_last;
690}
691
431ceb83 692#ifdef CONFIG_X86_64
8fbbc4b4
AK
693static cycle_t __vsyscall_fn vread_tsc(void)
694{
695 cycle_t ret = (cycle_t)vget_cycles();
696
697 return ret >= __vsyscall_gtod_data.clock.cycle_last ?
698 ret : __vsyscall_gtod_data.clock.cycle_last;
699}
431ceb83 700#endif
8fbbc4b4
AK
701
702static struct clocksource clocksource_tsc = {
703 .name = "tsc",
704 .rating = 300,
705 .read = read_tsc,
706 .mask = CLOCKSOURCE_MASK(64),
707 .shift = 22,
708 .flags = CLOCK_SOURCE_IS_CONTINUOUS |
709 CLOCK_SOURCE_MUST_VERIFY,
710#ifdef CONFIG_X86_64
711 .vread = vread_tsc,
712#endif
713};
714
715void mark_tsc_unstable(char *reason)
716{
717 if (!tsc_unstable) {
718 tsc_unstable = 1;
719 printk("Marking TSC unstable due to %s\n", reason);
720 /* Change only the rating, when not registered */
721 if (clocksource_tsc.mult)
722 clocksource_change_rating(&clocksource_tsc, 0);
723 else
724 clocksource_tsc.rating = 0;
725 }
726}
727
728EXPORT_SYMBOL_GPL(mark_tsc_unstable);
729
730static int __init dmi_mark_tsc_unstable(const struct dmi_system_id *d)
731{
732 printk(KERN_NOTICE "%s detected: marking TSC unstable.\n",
733 d->ident);
734 tsc_unstable = 1;
735 return 0;
736}
737
738/* List of systems that have known TSC problems */
739static struct dmi_system_id __initdata bad_tsc_dmi_table[] = {
740 {
741 .callback = dmi_mark_tsc_unstable,
742 .ident = "IBM Thinkpad 380XD",
743 .matches = {
744 DMI_MATCH(DMI_BOARD_VENDOR, "IBM"),
745 DMI_MATCH(DMI_BOARD_NAME, "2635FA0"),
746 },
747 },
748 {}
749};
750
395628ef
AK
751static void __init check_system_tsc_reliable(void)
752{
8fbbc4b4 753#ifdef CONFIG_MGEODE_LX
395628ef 754 /* RTSC counts during suspend */
8fbbc4b4 755#define RTSC_SUSP 0x100
8fbbc4b4
AK
756 unsigned long res_low, res_high;
757
758 rdmsr_safe(MSR_GEODE_BUSCONT_CONF0, &res_low, &res_high);
395628ef 759 /* Geode_LX - the OLPC CPU has a possibly a very reliable TSC */
8fbbc4b4 760 if (res_low & RTSC_SUSP)
395628ef 761 tsc_clocksource_reliable = 1;
8fbbc4b4 762#endif
395628ef
AK
763 if (boot_cpu_has(X86_FEATURE_TSC_RELIABLE))
764 tsc_clocksource_reliable = 1;
765}
8fbbc4b4
AK
766
767/*
768 * Make an educated guess if the TSC is trustworthy and synchronized
769 * over all CPUs.
770 */
771__cpuinit int unsynchronized_tsc(void)
772{
773 if (!cpu_has_tsc || tsc_unstable)
774 return 1;
775
017d9d20 776#ifdef CONFIG_X86_SMP
8fbbc4b4
AK
777 if (apic_is_clustered_box())
778 return 1;
779#endif
780
781 if (boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
782 return 0;
783 /*
784 * Intel systems are normally all synchronized.
785 * Exceptions must mark TSC as unstable:
786 */
787 if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL) {
788 /* assume multi socket systems are not synchronized: */
789 if (num_possible_cpus() > 1)
790 tsc_unstable = 1;
791 }
792
793 return tsc_unstable;
794}
795
796static void __init init_tsc_clocksource(void)
797{
798 clocksource_tsc.mult = clocksource_khz2mult(tsc_khz,
799 clocksource_tsc.shift);
395628ef
AK
800 if (tsc_clocksource_reliable)
801 clocksource_tsc.flags &= ~CLOCK_SOURCE_MUST_VERIFY;
8fbbc4b4
AK
802 /* lower the rating if we already know its unstable: */
803 if (check_tsc_unstable()) {
804 clocksource_tsc.rating = 0;
805 clocksource_tsc.flags &= ~CLOCK_SOURCE_IS_CONTINUOUS;
806 }
807 clocksource_register(&clocksource_tsc);
808}
809
810void __init tsc_init(void)
811{
812 u64 lpj;
813 int cpu;
814
815 if (!cpu_has_tsc)
816 return;
817
e93ef949
AK
818 tsc_khz = calibrate_tsc();
819 cpu_khz = tsc_khz;
8fbbc4b4 820
e93ef949 821 if (!tsc_khz) {
8fbbc4b4
AK
822 mark_tsc_unstable("could not calculate TSC khz");
823 return;
824 }
825
826#ifdef CONFIG_X86_64
827 if (cpu_has(&boot_cpu_data, X86_FEATURE_CONSTANT_TSC) &&
828 (boot_cpu_data.x86_vendor == X86_VENDOR_AMD))
829 cpu_khz = calibrate_cpu();
830#endif
831
8fbbc4b4
AK
832 printk("Detected %lu.%03lu MHz processor.\n",
833 (unsigned long)cpu_khz / 1000,
834 (unsigned long)cpu_khz % 1000);
835
836 /*
837 * Secondary CPUs do not run through tsc_init(), so set up
838 * all the scale factors for all CPUs, assuming the same
839 * speed as the bootup CPU. (cpufreq notifiers will fix this
840 * up if their speed diverges)
841 */
842 for_each_possible_cpu(cpu)
843 set_cyc2ns_scale(cpu_khz, cpu);
844
845 if (tsc_disabled > 0)
846 return;
847
848 /* now allow native_sched_clock() to use rdtsc */
849 tsc_disabled = 0;
850
70de9a97
AK
851 lpj = ((u64)tsc_khz * 1000);
852 do_div(lpj, HZ);
853 lpj_fine = lpj;
854
8fbbc4b4
AK
855 use_tsc_delay();
856 /* Check and install the TSC clocksource */
857 dmi_check_system(bad_tsc_dmi_table);
858
859 if (unsynchronized_tsc())
860 mark_tsc_unstable("TSCs unsynchronized");
861
395628ef 862 check_system_tsc_reliable();
8fbbc4b4
AK
863 init_tsc_clocksource();
864}
865