Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/mszeredi...
[linux-2.6-block.git] / arch / x86 / kernel / smpboot.c
CommitLineData
4cedb334
GOC
1/*
2 * x86 SMP booting functions
3 *
87c6fe26 4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
8f47e163 5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
4cedb334
GOC
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
68a1c3f8
GC
42#include <linux/init.h>
43#include <linux/smp.h>
a355352b 44#include <linux/module.h>
70708a18 45#include <linux/sched.h>
69c18c15 46#include <linux/percpu.h>
91718e8d 47#include <linux/bootmem.h>
cb3c8b90
GOC
48#include <linux/err.h>
49#include <linux/nmi.h>
69575d38 50#include <linux/tboot.h>
35f720c5 51#include <linux/stackprotector.h>
5a0e3ad6 52#include <linux/gfp.h>
1a022e3f 53#include <linux/cpuidle.h>
69c18c15 54
8aef135c 55#include <asm/acpi.h>
cb3c8b90 56#include <asm/desc.h>
69c18c15
GC
57#include <asm/nmi.h>
58#include <asm/irq.h>
07bbc16a 59#include <asm/idle.h>
48927bbb 60#include <asm/realmode.h>
69c18c15
GC
61#include <asm/cpu.h>
62#include <asm/numa.h>
cb3c8b90
GOC
63#include <asm/pgtable.h>
64#include <asm/tlbflush.h>
65#include <asm/mtrr.h>
ea530692 66#include <asm/mwait.h>
7b6aa335 67#include <asm/apic.h>
7167d08e 68#include <asm/io_apic.h>
569712b2 69#include <asm/setup.h>
bdbcdd48 70#include <asm/uv/uv.h>
cb3c8b90 71#include <linux/mc146818rtc.h>
68a1c3f8 72
1164dd00 73#include <asm/smpboot_hooks.h>
b81bb373 74#include <asm/i8259.h>
cb3c8b90 75
48927bbb
JS
76#include <asm/realmode.h>
77
a8db8453
GOC
78/* State of each CPU */
79DEFINE_PER_CPU(int, cpu_state) = { 0 };
80
cb3c8b90 81#ifdef CONFIG_HOTPLUG_CPU
d7c53c9e
BP
82/*
83 * We need this for trampoline_base protection from concurrent accesses when
84 * off- and onlining cores wildly.
85 */
86static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
87
91d88ce2 88void cpu_hotplug_driver_lock(void)
d7c53c9e 89{
7eb43a6d 90 mutex_lock(&x86_cpu_hotplug_driver_mutex);
d7c53c9e
BP
91}
92
91d88ce2 93void cpu_hotplug_driver_unlock(void)
d7c53c9e 94{
7eb43a6d 95 mutex_unlock(&x86_cpu_hotplug_driver_mutex);
d7c53c9e
BP
96}
97
98ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
99ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
cb3c8b90 100#endif
f6bc4029 101
a355352b
GC
102/* Number of siblings per CPU package */
103int smp_num_siblings = 1;
104EXPORT_SYMBOL(smp_num_siblings);
105
106/* Last level cache ID of each logical CPU */
107DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
108
a355352b 109/* representing HT siblings of each logical CPU */
7ad728f9 110DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
a355352b
GC
111EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
112
113/* representing HT and core siblings of each logical CPU */
7ad728f9 114DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
a355352b
GC
115EXPORT_PER_CPU_SYMBOL(cpu_core_map);
116
b3d7336d
YL
117DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
118
a355352b
GC
119/* Per CPU bogomips and other parameters */
120DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
121EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 122
2b6163bf 123atomic_t init_deasserted;
cb3c8b90 124
cb3c8b90
GOC
125/*
126 * Report back to the Boot Processor.
127 * Running on AP.
128 */
a4928cff 129static void __cpuinit smp_callin(void)
cb3c8b90
GOC
130{
131 int cpuid, phys_id;
132 unsigned long timeout;
133
134 /*
135 * If waken up by an INIT in an 82489DX configuration
136 * we may get here before an INIT-deassert IPI reaches
137 * our local APIC. We have to wait for the IPI or we'll
138 * lock up on an APIC access.
139 */
a9659366
IM
140 if (apic->wait_for_init_deassert)
141 apic->wait_for_init_deassert(&init_deasserted);
cb3c8b90
GOC
142
143 /*
144 * (This works even if the APIC is not enabled.)
145 */
4c9961d5 146 phys_id = read_apic_id();
cb3c8b90 147 cpuid = smp_processor_id();
c2d1cec1 148 if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
cb3c8b90
GOC
149 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
150 phys_id, cpuid);
151 }
cfc1b9a6 152 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
cb3c8b90
GOC
153
154 /*
155 * STARTUP IPIs are fragile beasts as they might sometimes
156 * trigger some glue motherboard logic. Complete APIC bus
157 * silence for 1 second, this overestimates the time the
158 * boot CPU is spending to send the up to 2 STARTUP IPIs
159 * by a factor of two. This should be enough.
160 */
161
162 /*
163 * Waiting 2s total for startup (udelay is not yet working)
164 */
165 timeout = jiffies + 2*HZ;
166 while (time_before(jiffies, timeout)) {
167 /*
168 * Has the boot CPU finished it's STARTUP sequence?
169 */
c2d1cec1 170 if (cpumask_test_cpu(cpuid, cpu_callout_mask))
cb3c8b90
GOC
171 break;
172 cpu_relax();
173 }
174
175 if (!time_before(jiffies, timeout)) {
176 panic("%s: CPU%d started up but did not get a callout!\n",
177 __func__, cpuid);
178 }
179
180 /*
181 * the boot CPU has finished the init stage and is spinning
182 * on callin_map until we finish. We are free to set up this
183 * CPU, first the APIC. (this is probably redundant on most
184 * boards)
185 */
186
cfc1b9a6 187 pr_debug("CALLIN, before setup_local_APIC().\n");
333344d9
IM
188 if (apic->smp_callin_clear_local_apic)
189 apic->smp_callin_clear_local_apic();
cb3c8b90
GOC
190 setup_local_APIC();
191 end_local_APIC_setup();
cb3c8b90 192
9d133e5d
SS
193 /*
194 * Need to setup vector mappings before we enable interrupts.
195 */
36e9e1ea 196 setup_vector_irq(smp_processor_id());
b565201c
JS
197
198 /*
199 * Save our processor parameters. Note: this information
200 * is needed for clock calibration.
201 */
202 smp_store_cpu_info(cpuid);
203
cb3c8b90
GOC
204 /*
205 * Get our bogomips.
b565201c
JS
206 * Update loops_per_jiffy in cpu_data. Previous call to
207 * smp_store_cpu_info() stored a value that is close but not as
208 * accurate as the value just calculated.
cb3c8b90 209 */
cb3c8b90 210 calibrate_delay();
b565201c 211 cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
cfc1b9a6 212 pr_debug("Stack at about %p\n", &cpuid);
cb3c8b90 213
5ef428c4
AK
214 /*
215 * This must be done before setting cpu_online_mask
216 * or calling notify_cpu_starting.
217 */
218 set_cpu_sibling_map(raw_smp_processor_id());
219 wmb();
220
85257024
PZ
221 notify_cpu_starting(cpuid);
222
cb3c8b90
GOC
223 /*
224 * Allow the master to continue.
225 */
c2d1cec1 226 cpumask_set_cpu(cpuid, cpu_callin_mask);
cb3c8b90
GOC
227}
228
bbc2ff6a
GOC
229/*
230 * Activate a secondary processor.
231 */
0ca59dd9 232notrace static void __cpuinit start_secondary(void *unused)
bbc2ff6a
GOC
233{
234 /*
235 * Don't put *anything* before cpu_init(), SMP booting is too
236 * fragile that we want to limit the things done here to the
237 * most necessary things.
238 */
b40827fa 239 cpu_init();
df156f90 240 x86_cpuinit.early_percpu_clock_init();
b40827fa
BP
241 preempt_disable();
242 smp_callin();
fd89a137
JR
243
244#ifdef CONFIG_X86_32
b40827fa 245 /* switch away from the initial page table */
fd89a137
JR
246 load_cr3(swapper_pg_dir);
247 __flush_tlb_all();
248#endif
249
bbc2ff6a
GOC
250 /* otherwise gcc will move up smp_processor_id before the cpu_init */
251 barrier();
252 /*
253 * Check TSC synchronization with the BP:
254 */
255 check_tsc_sync_target();
256
bbc2ff6a
GOC
257 /*
258 * We need to hold call_lock, so there is no inconsistency
259 * between the time smp_call_function() determines number of
260 * IPI recipients, and the time when the determination is made
261 * for which cpus receive the IPI. Holding this
262 * lock helps us to not include this cpu in a currently in progress
263 * smp_call_function().
d388e5fd
EB
264 *
265 * We need to hold vector_lock so there the set of online cpus
266 * does not change while we are assigning vectors to cpus. Holding
267 * this lock ensures we don't half assign or remove an irq from a cpu.
bbc2ff6a 268 */
0cefa5b9 269 ipi_call_lock();
d388e5fd 270 lock_vector_lock();
c2d1cec1 271 set_cpu_online(smp_processor_id(), true);
d388e5fd 272 unlock_vector_lock();
0cefa5b9 273 ipi_call_unlock();
bbc2ff6a 274 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
78c06176 275 x86_platform.nmi_init();
bbc2ff6a 276
0cefa5b9
MS
277 /* enable local interrupts */
278 local_irq_enable();
279
35f720c5
JP
280 /* to prevent fake stack check failure in clock setup */
281 boot_init_stack_canary();
0cefa5b9 282
736decac 283 x86_cpuinit.setup_percpu_clockev();
bbc2ff6a
GOC
284
285 wmb();
286 cpu_idle();
287}
288
1d89a7f0
GOC
289/*
290 * The bootstrap kernel entry code has set these up. Save them for
291 * a given CPU
292 */
293
294void __cpuinit smp_store_cpu_info(int id)
295{
296 struct cpuinfo_x86 *c = &cpu_data(id);
297
b3d7336d 298 *c = boot_cpu_data;
1d89a7f0
GOC
299 c->cpu_index = id;
300 if (id != 0)
301 identify_secondary_cpu(c);
1d89a7f0
GOC
302}
303
316ad248
PZ
304static bool __cpuinit
305topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
d4fbe4f0 306{
316ad248
PZ
307 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
308
309 return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
310 "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
311 "[node: %d != %d]. Ignoring dependency.\n",
312 cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
313}
314
315#define link_mask(_m, c1, c2) \
316do { \
317 cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
318 cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
319} while (0)
320
321static bool __cpuinit match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
322{
323 if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
324 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
325
326 if (c->phys_proc_id == o->phys_proc_id &&
327 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
328 c->compute_unit_id == o->compute_unit_id)
329 return topology_sane(c, o, "smt");
330
331 } else if (c->phys_proc_id == o->phys_proc_id &&
332 c->cpu_core_id == o->cpu_core_id) {
333 return topology_sane(c, o, "smt");
334 }
335
336 return false;
337}
338
339static bool __cpuinit match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
340{
341 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
342
343 if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
344 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
345 return topology_sane(c, o, "llc");
346
347 return false;
d4fbe4f0
AH
348}
349
316ad248
PZ
350static bool __cpuinit match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
351{
352 if (c->phys_proc_id == o->phys_proc_id)
353 return topology_sane(c, o, "mc");
354
355 return false;
356}
1d89a7f0 357
768d9505
GC
358void __cpuinit set_cpu_sibling_map(int cpu)
359{
316ad248
PZ
360 bool has_mc = boot_cpu_data.x86_max_cores > 1;
361 bool has_smt = smp_num_siblings > 1;
768d9505 362 struct cpuinfo_x86 *c = &cpu_data(cpu);
316ad248
PZ
363 struct cpuinfo_x86 *o;
364 int i;
768d9505 365
c2d1cec1 366 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
768d9505 367
316ad248 368 if (!has_smt && !has_mc) {
c2d1cec1 369 cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
316ad248
PZ
370 cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
371 cpumask_set_cpu(cpu, cpu_core_mask(cpu));
768d9505
GC
372 c->booted_cores = 1;
373 return;
374 }
375
c2d1cec1 376 for_each_cpu(i, cpu_sibling_setup_mask) {
316ad248
PZ
377 o = &cpu_data(i);
378
379 if ((i == cpu) || (has_smt && match_smt(c, o)))
380 link_mask(sibling, cpu, i);
381
382 if ((i == cpu) || (has_mc && match_llc(c, o)))
383 link_mask(llc_shared, cpu, i);
384
385 if ((i == cpu) || (has_mc && match_mc(c, o))) {
386 link_mask(core, cpu, i);
387
768d9505
GC
388 /*
389 * Does this new cpu bringup a new core?
390 */
c2d1cec1 391 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
768d9505
GC
392 /*
393 * for each core in package, increment
394 * the booted_cores for this new cpu
395 */
c2d1cec1 396 if (cpumask_first(cpu_sibling_mask(i)) == i)
768d9505
GC
397 c->booted_cores++;
398 /*
399 * increment the core count for all
400 * the other cpus in this package
401 */
402 if (i != cpu)
403 cpu_data(i).booted_cores++;
404 } else if (i != cpu && !c->booted_cores)
405 c->booted_cores = cpu_data(i).booted_cores;
406 }
407 }
408}
409
70708a18 410/* maps the cpu to the sched domain representing multi-core */
030bb203 411const struct cpumask *cpu_coregroup_mask(int cpu)
70708a18 412{
9f646389 413 return cpu_llc_shared_mask(cpu);
030bb203
RR
414}
415
a4928cff 416static void impress_friends(void)
904541e2
GOC
417{
418 int cpu;
419 unsigned long bogosum = 0;
420 /*
421 * Allow the user to impress friends.
422 */
cfc1b9a6 423 pr_debug("Before bogomips.\n");
904541e2 424 for_each_possible_cpu(cpu)
c2d1cec1 425 if (cpumask_test_cpu(cpu, cpu_callout_mask))
904541e2
GOC
426 bogosum += cpu_data(cpu).loops_per_jiffy;
427 printk(KERN_INFO
428 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
f68e00a3 429 num_online_cpus(),
904541e2
GOC
430 bogosum/(500000/HZ),
431 (bogosum/(5000/HZ))%100);
432
cfc1b9a6 433 pr_debug("Before bogocount - setting activated=1.\n");
904541e2
GOC
434}
435
569712b2 436void __inquire_remote_apic(int apicid)
cb3c8b90
GOC
437{
438 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
a6c23905 439 const char * const names[] = { "ID", "VERSION", "SPIV" };
cb3c8b90
GOC
440 int timeout;
441 u32 status;
442
823b259b 443 printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
cb3c8b90
GOC
444
445 for (i = 0; i < ARRAY_SIZE(regs); i++) {
823b259b 446 printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
cb3c8b90
GOC
447
448 /*
449 * Wait for idle.
450 */
451 status = safe_apic_wait_icr_idle();
452 if (status)
453 printk(KERN_CONT
454 "a previous APIC delivery may have failed\n");
455
1b374e4d 456 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
cb3c8b90
GOC
457
458 timeout = 0;
459 do {
460 udelay(100);
461 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
462 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
463
464 switch (status) {
465 case APIC_ICR_RR_VALID:
466 status = apic_read(APIC_RRR);
467 printk(KERN_CONT "%08x\n", status);
468 break;
469 default:
470 printk(KERN_CONT "failed\n");
471 }
472 }
473}
474
cb3c8b90
GOC
475/*
476 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
477 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
478 * won't ... remember to clear down the APIC, etc later.
479 */
cece3155 480int __cpuinit
569712b2 481wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
cb3c8b90
GOC
482{
483 unsigned long send_status, accept_status = 0;
484 int maxlvt;
485
486 /* Target chip */
cb3c8b90
GOC
487 /* Boot on the stack */
488 /* Kick the second */
bdb1a9b6 489 apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
cb3c8b90 490
cfc1b9a6 491 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
492 send_status = safe_apic_wait_icr_idle();
493
494 /*
495 * Give the other CPU some time to accept the IPI.
496 */
497 udelay(200);
569712b2 498 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
59ef48a5
CG
499 maxlvt = lapic_get_maxlvt();
500 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
501 apic_write(APIC_ESR, 0);
502 accept_status = (apic_read(APIC_ESR) & 0xEF);
503 }
cfc1b9a6 504 pr_debug("NMI sent.\n");
cb3c8b90
GOC
505
506 if (send_status)
507 printk(KERN_ERR "APIC never delivered???\n");
508 if (accept_status)
509 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
510
511 return (send_status | accept_status);
512}
cb3c8b90 513
cece3155 514static int __cpuinit
569712b2 515wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
cb3c8b90
GOC
516{
517 unsigned long send_status, accept_status = 0;
518 int maxlvt, num_starts, j;
519
593f4a78
MR
520 maxlvt = lapic_get_maxlvt();
521
cb3c8b90
GOC
522 /*
523 * Be paranoid about clearing APIC errors.
524 */
525 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
593f4a78
MR
526 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
527 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
528 apic_read(APIC_ESR);
529 }
530
cfc1b9a6 531 pr_debug("Asserting INIT.\n");
cb3c8b90
GOC
532
533 /*
534 * Turn INIT on target chip
535 */
cb3c8b90
GOC
536 /*
537 * Send IPI
538 */
1b374e4d
SS
539 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
540 phys_apicid);
cb3c8b90 541
cfc1b9a6 542 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
543 send_status = safe_apic_wait_icr_idle();
544
545 mdelay(10);
546
cfc1b9a6 547 pr_debug("Deasserting INIT.\n");
cb3c8b90
GOC
548
549 /* Target chip */
cb3c8b90 550 /* Send IPI */
1b374e4d 551 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
cb3c8b90 552
cfc1b9a6 553 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
554 send_status = safe_apic_wait_icr_idle();
555
556 mb();
557 atomic_set(&init_deasserted, 1);
558
559 /*
560 * Should we send STARTUP IPIs ?
561 *
562 * Determine this based on the APIC version.
563 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
564 */
565 if (APIC_INTEGRATED(apic_version[phys_apicid]))
566 num_starts = 2;
567 else
568 num_starts = 0;
569
570 /*
571 * Paravirt / VMI wants a startup IPI hook here to set up the
572 * target processor state.
573 */
574 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
11d4c3f9 575 stack_start);
cb3c8b90
GOC
576
577 /*
578 * Run STARTUP IPI loop.
579 */
cfc1b9a6 580 pr_debug("#startup loops: %d.\n", num_starts);
cb3c8b90 581
cb3c8b90 582 for (j = 1; j <= num_starts; j++) {
cfc1b9a6 583 pr_debug("Sending STARTUP #%d.\n", j);
593f4a78
MR
584 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
585 apic_write(APIC_ESR, 0);
cb3c8b90 586 apic_read(APIC_ESR);
cfc1b9a6 587 pr_debug("After apic_write.\n");
cb3c8b90
GOC
588
589 /*
590 * STARTUP IPI
591 */
592
593 /* Target chip */
cb3c8b90
GOC
594 /* Boot on the stack */
595 /* Kick the second */
1b374e4d
SS
596 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
597 phys_apicid);
cb3c8b90
GOC
598
599 /*
600 * Give the other CPU some time to accept the IPI.
601 */
602 udelay(300);
603
cfc1b9a6 604 pr_debug("Startup point 1.\n");
cb3c8b90 605
cfc1b9a6 606 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
607 send_status = safe_apic_wait_icr_idle();
608
609 /*
610 * Give the other CPU some time to accept the IPI.
611 */
612 udelay(200);
593f4a78 613 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 614 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
615 accept_status = (apic_read(APIC_ESR) & 0xEF);
616 if (send_status || accept_status)
617 break;
618 }
cfc1b9a6 619 pr_debug("After Startup.\n");
cb3c8b90
GOC
620
621 if (send_status)
622 printk(KERN_ERR "APIC never delivered???\n");
623 if (accept_status)
624 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
625
626 return (send_status | accept_status);
627}
cb3c8b90 628
2eaad1fd
MT
629/* reduce the number of lines printed when booting a large cpu count system */
630static void __cpuinit announce_cpu(int cpu, int apicid)
631{
632 static int current_node = -1;
4adc8b71 633 int node = early_cpu_to_node(cpu);
2eaad1fd
MT
634
635 if (system_state == SYSTEM_BOOTING) {
636 if (node != current_node) {
637 if (current_node > (-1))
638 pr_cont(" Ok.\n");
639 current_node = node;
640 pr_info("Booting Node %3d, Processors ", node);
641 }
642 pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
643 return;
644 } else
645 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
646 node, cpu, apicid);
647}
648
cb3c8b90
GOC
649/*
650 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
651 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
1f5bcabf
IM
652 * Returns zero if CPU booted OK, else error code from
653 * ->wakeup_secondary_cpu.
cb3c8b90 654 */
7eb43a6d 655static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
cb3c8b90 656{
48927bbb 657 volatile u32 *trampoline_status =
b429dbf6 658 (volatile u32 *) __va(real_mode_header->trampoline_status);
48927bbb 659 /* start_ip had better be page-aligned! */
f37240f1 660 unsigned long start_ip = real_mode_header->trampoline_start;
48927bbb 661
cb3c8b90 662 unsigned long boot_error = 0;
ab6fb7c0 663 int timeout;
cb3c8b90 664
cb3c8b90
GOC
665 alternatives_smp_switch(1);
666
7eb43a6d
TG
667 idle->thread.sp = (unsigned long) (((struct pt_regs *)
668 (THREAD_SIZE + task_stack_page(idle))) - 1);
669 per_cpu(current_task, cpu) = idle;
cb3c8b90 670
c6f5e0ac 671#ifdef CONFIG_X86_32
cb3c8b90 672 /* Stack for startup_32 can be just as for start_secondary onwards */
cb3c8b90
GOC
673 irq_ctx_init(cpu);
674#else
7eb43a6d 675 clear_tsk_thread_flag(idle, TIF_FORK);
004aa322 676 initial_gs = per_cpu_offset(cpu);
9af45651 677 per_cpu(kernel_stack, cpu) =
7eb43a6d 678 (unsigned long)task_stack_page(idle) -
9af45651 679 KERNEL_STACK_OFFSET + THREAD_SIZE;
cb3c8b90 680#endif
a939098a 681 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
3e970473 682 initial_code = (unsigned long)start_secondary;
7eb43a6d 683 stack_start = idle->thread.sp;
cb3c8b90 684
2eaad1fd
MT
685 /* So we see what's up */
686 announce_cpu(cpu, apicid);
cb3c8b90
GOC
687
688 /*
689 * This grunge runs the startup process for
690 * the targeted processor.
691 */
692
693 atomic_set(&init_deasserted, 0);
694
34d05591 695 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 696
cfc1b9a6 697 pr_debug("Setting warm reset code and vector.\n");
cb3c8b90 698
34d05591
JS
699 smpboot_setup_warm_reset_vector(start_ip);
700 /*
701 * Be paranoid about clearing APIC errors.
db96b0a0
CG
702 */
703 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
704 apic_write(APIC_ESR, 0);
705 apic_read(APIC_ESR);
706 }
34d05591 707 }
cb3c8b90 708
cb3c8b90 709 /*
1f5bcabf
IM
710 * Kick the secondary CPU. Use the method in the APIC driver
711 * if it's defined - or use an INIT boot APIC message otherwise:
cb3c8b90 712 */
1f5bcabf
IM
713 if (apic->wakeup_secondary_cpu)
714 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
715 else
716 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
cb3c8b90
GOC
717
718 if (!boot_error) {
719 /*
720 * allow APs to start initializing.
721 */
cfc1b9a6 722 pr_debug("Before Callout %d.\n", cpu);
c2d1cec1 723 cpumask_set_cpu(cpu, cpu_callout_mask);
cfc1b9a6 724 pr_debug("After Callout %d.\n", cpu);
cb3c8b90
GOC
725
726 /*
727 * Wait 5s total for a response
728 */
729 for (timeout = 0; timeout < 50000; timeout++) {
c2d1cec1 730 if (cpumask_test_cpu(cpu, cpu_callin_mask))
cb3c8b90
GOC
731 break; /* It has booted */
732 udelay(100);
68f202e4
SS
733 /*
734 * Allow other tasks to run while we wait for the
735 * AP to come online. This also gives a chance
736 * for the MTRR work(triggered by the AP coming online)
737 * to be completed in the stop machine context.
738 */
739 schedule();
cb3c8b90
GOC
740 }
741
21c3fcf3
YL
742 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
743 print_cpu_msr(&cpu_data(cpu));
2eaad1fd 744 pr_debug("CPU%d: has booted.\n", cpu);
21c3fcf3 745 } else {
cb3c8b90 746 boot_error = 1;
48927bbb 747 if (*trampoline_status == 0xA5A5A5A5)
cb3c8b90 748 /* trampoline started but...? */
2eaad1fd 749 pr_err("CPU%d: Stuck ??\n", cpu);
cb3c8b90
GOC
750 else
751 /* trampoline code not run */
2eaad1fd 752 pr_err("CPU%d: Not responding.\n", cpu);
25dc0049
IM
753 if (apic->inquire_remote_apic)
754 apic->inquire_remote_apic(apicid);
cb3c8b90
GOC
755 }
756 }
1a51e3a0 757
cb3c8b90
GOC
758 if (boot_error) {
759 /* Try to put things back the way they were before ... */
23ca4bba 760 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
c2d1cec1
MT
761
762 /* was set by do_boot_cpu() */
763 cpumask_clear_cpu(cpu, cpu_callout_mask);
764
765 /* was set by cpu_init() */
766 cpumask_clear_cpu(cpu, cpu_initialized_mask);
767
768 set_cpu_present(cpu, false);
cb3c8b90
GOC
769 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
770 }
771
772 /* mark "stuck" area as not stuck */
48927bbb 773 *trampoline_status = 0;
cb3c8b90 774
02421f98
YL
775 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
776 /*
777 * Cleanup possible dangling ends...
778 */
779 smpboot_restore_warm_reset_vector();
780 }
cb3c8b90
GOC
781 return boot_error;
782}
783
5cdaf183 784int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle)
cb3c8b90 785{
a21769a4 786 int apicid = apic->cpu_present_to_apicid(cpu);
cb3c8b90
GOC
787 unsigned long flags;
788 int err;
789
790 WARN_ON(irqs_disabled());
791
cfc1b9a6 792 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
cb3c8b90
GOC
793
794 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
c284b42a 795 !physid_isset(apicid, phys_cpu_present_map) ||
fa63030e 796 !apic->apic_id_valid(apicid)) {
cb3c8b90
GOC
797 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
798 return -EINVAL;
799 }
800
801 /*
802 * Already booted CPU?
803 */
c2d1cec1 804 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
cfc1b9a6 805 pr_debug("do_boot_cpu %d Already started\n", cpu);
cb3c8b90
GOC
806 return -ENOSYS;
807 }
808
809 /*
810 * Save current MTRR state in case it was changed since early boot
811 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
812 */
813 mtrr_save_state();
814
815 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
816
7eb43a6d 817 err = do_boot_cpu(apicid, cpu, tidle);
61165d7a 818 if (err) {
cfc1b9a6 819 pr_debug("do_boot_cpu failed %d\n", err);
61165d7a 820 return -EIO;
cb3c8b90
GOC
821 }
822
823 /*
824 * Check TSC synchronization with the AP (keep irqs disabled
825 * while doing so):
826 */
827 local_irq_save(flags);
828 check_tsc_sync_source(cpu);
829 local_irq_restore(flags);
830
7c04e64a 831 while (!cpu_online(cpu)) {
cb3c8b90
GOC
832 cpu_relax();
833 touch_nmi_watchdog();
834 }
835
836 return 0;
837}
838
7167d08e
HK
839/**
840 * arch_disable_smp_support() - disables SMP support for x86 at runtime
841 */
842void arch_disable_smp_support(void)
843{
844 disable_ioapic_support();
845}
846
8aef135c
GOC
847/*
848 * Fall back to non SMP mode after errors.
849 *
850 * RED-PEN audit/test this more. I bet there is more state messed up here.
851 */
852static __init void disable_smp(void)
853{
4f062896
RR
854 init_cpu_present(cpumask_of(0));
855 init_cpu_possible(cpumask_of(0));
8aef135c 856 smpboot_clear_io_apic_irqs();
0f385d1d 857
8aef135c 858 if (smp_found_config)
b6df1b8b 859 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 860 else
b6df1b8b 861 physid_set_mask_of_physid(0, &phys_cpu_present_map);
c2d1cec1
MT
862 cpumask_set_cpu(0, cpu_sibling_mask(0));
863 cpumask_set_cpu(0, cpu_core_mask(0));
8aef135c
GOC
864}
865
866/*
867 * Various sanity checks.
868 */
869static int __init smp_sanity_check(unsigned max_cpus)
870{
ac23d4ee 871 preempt_disable();
a58f03b0 872
1ff2f20d 873#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
a58f03b0
YL
874 if (def_to_bigsmp && nr_cpu_ids > 8) {
875 unsigned int cpu;
876 unsigned nr;
877
878 printk(KERN_WARNING
879 "More than 8 CPUs detected - skipping them.\n"
26f7ef14 880 "Use CONFIG_X86_BIGSMP.\n");
a58f03b0
YL
881
882 nr = 0;
883 for_each_present_cpu(cpu) {
884 if (nr >= 8)
c2d1cec1 885 set_cpu_present(cpu, false);
a58f03b0
YL
886 nr++;
887 }
888
889 nr = 0;
890 for_each_possible_cpu(cpu) {
891 if (nr >= 8)
c2d1cec1 892 set_cpu_possible(cpu, false);
a58f03b0
YL
893 nr++;
894 }
895
896 nr_cpu_ids = 8;
897 }
898#endif
899
8aef135c 900 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
55c395b4
MT
901 printk(KERN_WARNING
902 "weird, boot CPU (#%d) not listed by the BIOS.\n",
903 hard_smp_processor_id());
904
8aef135c
GOC
905 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
906 }
907
908 /*
909 * If we couldn't find an SMP configuration at boot time,
910 * get out of here now!
911 */
912 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 913 preempt_enable();
8aef135c
GOC
914 printk(KERN_NOTICE "SMP motherboard not detected.\n");
915 disable_smp();
916 if (APIC_init_uniprocessor())
917 printk(KERN_NOTICE "Local APIC not detected."
918 " Using dummy APIC emulation.\n");
919 return -1;
920 }
921
922 /*
923 * Should not be necessary because the MP table should list the boot
924 * CPU too, but we do it for the sake of robustness anyway.
925 */
a27a6210 926 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
8aef135c
GOC
927 printk(KERN_NOTICE
928 "weird, boot CPU (#%d) not listed by the BIOS.\n",
929 boot_cpu_physical_apicid);
930 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
931 }
ac23d4ee 932 preempt_enable();
8aef135c
GOC
933
934 /*
935 * If we couldn't find a local APIC, then get out of here now!
936 */
937 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
938 !cpu_has_apic) {
103428e5
CG
939 if (!disable_apic) {
940 pr_err("BIOS bug, local APIC #%d not detected!...\n",
941 boot_cpu_physical_apicid);
942 pr_err("... forcing use of dummy APIC emulation."
8aef135c 943 "(tell your hw vendor)\n");
103428e5 944 }
8aef135c 945 smpboot_clear_io_apic();
7167d08e 946 disable_ioapic_support();
8aef135c
GOC
947 return -1;
948 }
949
950 verify_local_APIC();
951
952 /*
953 * If SMP should be disabled, then really disable it!
954 */
955 if (!max_cpus) {
73d08e63 956 printk(KERN_INFO "SMP mode deactivated.\n");
8aef135c 957 smpboot_clear_io_apic();
d54db1ac 958
e90955c2 959 connect_bsp_APIC();
e90955c2 960 setup_local_APIC();
2fb270f3 961 bsp_end_local_APIC_setup();
8aef135c
GOC
962 return -1;
963 }
964
965 return 0;
966}
967
968static void __init smp_cpu_index_default(void)
969{
970 int i;
971 struct cpuinfo_x86 *c;
972
7c04e64a 973 for_each_possible_cpu(i) {
8aef135c
GOC
974 c = &cpu_data(i);
975 /* mark all to hotplug */
9628937d 976 c->cpu_index = nr_cpu_ids;
8aef135c
GOC
977 }
978}
979
980/*
981 * Prepare for SMP bootup. The MP table or ACPI has been read
982 * earlier. Just do some sanity checking here and enable APIC mode.
983 */
984void __init native_smp_prepare_cpus(unsigned int max_cpus)
985{
7ad728f9
RR
986 unsigned int i;
987
deef3250 988 preempt_disable();
8aef135c 989 smp_cpu_index_default();
792363d2 990
8aef135c
GOC
991 /*
992 * Setup boot CPU information
993 */
994 smp_store_cpu_info(0); /* Final full version of the data */
792363d2
YL
995 cpumask_copy(cpu_callin_mask, cpumask_of(0));
996 mb();
bd22a2f1 997
8aef135c 998 current_thread_info()->cpu = 0; /* needed? */
7ad728f9 999 for_each_possible_cpu(i) {
79f55997
LZ
1000 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1001 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
b3d7336d 1002 zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
7ad728f9 1003 }
8aef135c
GOC
1004 set_cpu_sibling_map(0);
1005
6e1cb38a 1006
8aef135c
GOC
1007 if (smp_sanity_check(max_cpus) < 0) {
1008 printk(KERN_INFO "SMP disabled\n");
1009 disable_smp();
deef3250 1010 goto out;
8aef135c
GOC
1011 }
1012
fa47f7e5
SS
1013 default_setup_apic_routing();
1014
ac23d4ee 1015 preempt_disable();
4c9961d5 1016 if (read_apic_id() != boot_cpu_physical_apicid) {
8aef135c 1017 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
4c9961d5 1018 read_apic_id(), boot_cpu_physical_apicid);
8aef135c
GOC
1019 /* Or can we switch back to PIC here? */
1020 }
ac23d4ee 1021 preempt_enable();
8aef135c 1022
8aef135c 1023 connect_bsp_APIC();
b5841765 1024
8aef135c
GOC
1025 /*
1026 * Switch from PIC to APIC mode.
1027 */
1028 setup_local_APIC();
1029
8aef135c
GOC
1030 /*
1031 * Enable IO APIC before setting up error vector
1032 */
1033 if (!skip_ioapic_setup && nr_ioapics)
1034 enable_IO_APIC();
88d0f550 1035
2fb270f3 1036 bsp_end_local_APIC_setup();
8aef135c 1037
d83093b5
IM
1038 if (apic->setup_portio_remap)
1039 apic->setup_portio_remap();
8aef135c
GOC
1040
1041 smpboot_setup_io_apic();
1042 /*
1043 * Set up local APIC timer on boot CPU.
1044 */
1045
1046 printk(KERN_INFO "CPU%d: ", 0);
1047 print_cpu_info(&cpu_data(0));
736decac 1048 x86_init.timers.setup_percpu_clockev();
c4bd1fda
MS
1049
1050 if (is_uv_system())
1051 uv_system_init();
d0af9eed
SS
1052
1053 set_mtrr_aps_delayed_init();
deef3250
IM
1054out:
1055 preempt_enable();
8aef135c 1056}
d0af9eed 1057
3fb82d56
SS
1058void arch_disable_nonboot_cpus_begin(void)
1059{
1060 /*
1061 * Avoid the smp alternatives switch during the disable_nonboot_cpus().
1062 * In the suspend path, we will be back in the SMP mode shortly anyways.
1063 */
1064 skip_smp_alternatives = true;
1065}
1066
1067void arch_disable_nonboot_cpus_end(void)
1068{
1069 skip_smp_alternatives = false;
1070}
1071
d0af9eed
SS
1072void arch_enable_nonboot_cpus_begin(void)
1073{
1074 set_mtrr_aps_delayed_init();
1075}
1076
1077void arch_enable_nonboot_cpus_end(void)
1078{
1079 mtrr_aps_init();
1080}
1081
a8db8453
GOC
1082/*
1083 * Early setup to make printk work.
1084 */
1085void __init native_smp_prepare_boot_cpu(void)
1086{
1087 int me = smp_processor_id();
552be871 1088 switch_to_new_gdt(me);
c2d1cec1
MT
1089 /* already set me in cpu_online_mask in boot_cpu_init() */
1090 cpumask_set_cpu(me, cpu_callout_mask);
a8db8453
GOC
1091 per_cpu(cpu_state, me) = CPU_ONLINE;
1092}
1093
83f7eb9c
GOC
1094void __init native_smp_cpus_done(unsigned int max_cpus)
1095{
cfc1b9a6 1096 pr_debug("Boot done.\n");
83f7eb9c 1097
99e8b9ca 1098 nmi_selftest();
83f7eb9c 1099 impress_friends();
83f7eb9c
GOC
1100#ifdef CONFIG_X86_IO_APIC
1101 setup_ioapic_dest();
1102#endif
d0af9eed 1103 mtrr_aps_init();
83f7eb9c
GOC
1104}
1105
3b11ce7f
MT
1106static int __initdata setup_possible_cpus = -1;
1107static int __init _setup_possible_cpus(char *str)
1108{
1109 get_option(&str, &setup_possible_cpus);
1110 return 0;
1111}
1112early_param("possible_cpus", _setup_possible_cpus);
1113
1114
68a1c3f8 1115/*
4f062896 1116 * cpu_possible_mask should be static, it cannot change as cpu's
68a1c3f8
GC
1117 * are onlined, or offlined. The reason is per-cpu data-structures
1118 * are allocated by some modules at init time, and dont expect to
1119 * do this dynamically on cpu arrival/departure.
4f062896 1120 * cpu_present_mask on the other hand can change dynamically.
68a1c3f8
GC
1121 * In case when cpu_hotplug is not compiled, then we resort to current
1122 * behaviour, which is cpu_possible == cpu_present.
1123 * - Ashok Raj
1124 *
1125 * Three ways to find out the number of additional hotplug CPUs:
1126 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
3b11ce7f 1127 * - The user can overwrite it with possible_cpus=NUM
68a1c3f8
GC
1128 * - Otherwise don't reserve additional CPUs.
1129 * We do this because additional CPUs waste a lot of memory.
1130 * -AK
1131 */
1132__init void prefill_possible_map(void)
1133{
cb48bb59 1134 int i, possible;
68a1c3f8 1135
329513a3
YL
1136 /* no processor from mptable or madt */
1137 if (!num_processors)
1138 num_processors = 1;
1139
5f2eb550
JB
1140 i = setup_max_cpus ?: 1;
1141 if (setup_possible_cpus == -1) {
1142 possible = num_processors;
1143#ifdef CONFIG_HOTPLUG_CPU
1144 if (setup_max_cpus)
1145 possible += disabled_cpus;
1146#else
1147 if (possible > i)
1148 possible = i;
1149#endif
1150 } else
3b11ce7f
MT
1151 possible = setup_possible_cpus;
1152
730cf272
MT
1153 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1154
2b633e3f
YL
1155 /* nr_cpu_ids could be reduced via nr_cpus= */
1156 if (possible > nr_cpu_ids) {
3b11ce7f
MT
1157 printk(KERN_WARNING
1158 "%d Processors exceeds NR_CPUS limit of %d\n",
2b633e3f
YL
1159 possible, nr_cpu_ids);
1160 possible = nr_cpu_ids;
3b11ce7f 1161 }
68a1c3f8 1162
5f2eb550
JB
1163#ifdef CONFIG_HOTPLUG_CPU
1164 if (!setup_max_cpus)
1165#endif
1166 if (possible > i) {
1167 printk(KERN_WARNING
1168 "%d Processors exceeds max_cpus limit of %u\n",
1169 possible, setup_max_cpus);
1170 possible = i;
1171 }
1172
68a1c3f8
GC
1173 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1174 possible, max_t(int, possible - num_processors, 0));
1175
1176 for (i = 0; i < possible; i++)
c2d1cec1 1177 set_cpu_possible(i, true);
5f2eb550
JB
1178 for (; i < NR_CPUS; i++)
1179 set_cpu_possible(i, false);
3461b0af
MT
1180
1181 nr_cpu_ids = possible;
68a1c3f8 1182}
69c18c15 1183
14adf855
CE
1184#ifdef CONFIG_HOTPLUG_CPU
1185
1186static void remove_siblinginfo(int cpu)
1187{
1188 int sibling;
1189 struct cpuinfo_x86 *c = &cpu_data(cpu);
1190
c2d1cec1
MT
1191 for_each_cpu(sibling, cpu_core_mask(cpu)) {
1192 cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
14adf855
CE
1193 /*/
1194 * last thread sibling in this cpu core going down
1195 */
c2d1cec1 1196 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
14adf855
CE
1197 cpu_data(sibling).booted_cores--;
1198 }
1199
c2d1cec1
MT
1200 for_each_cpu(sibling, cpu_sibling_mask(cpu))
1201 cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1202 cpumask_clear(cpu_sibling_mask(cpu));
1203 cpumask_clear(cpu_core_mask(cpu));
14adf855
CE
1204 c->phys_proc_id = 0;
1205 c->cpu_core_id = 0;
c2d1cec1 1206 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
14adf855
CE
1207}
1208
69c18c15
GC
1209static void __ref remove_cpu_from_maps(int cpu)
1210{
c2d1cec1
MT
1211 set_cpu_online(cpu, false);
1212 cpumask_clear_cpu(cpu, cpu_callout_mask);
1213 cpumask_clear_cpu(cpu, cpu_callin_mask);
69c18c15 1214 /* was set by cpu_init() */
c2d1cec1 1215 cpumask_clear_cpu(cpu, cpu_initialized_mask);
23ca4bba 1216 numa_remove_cpu(cpu);
69c18c15
GC
1217}
1218
8227dce7 1219void cpu_disable_common(void)
69c18c15
GC
1220{
1221 int cpu = smp_processor_id();
69c18c15 1222
69c18c15
GC
1223 remove_siblinginfo(cpu);
1224
1225 /* It's now safe to remove this processor from the online map */
d388e5fd 1226 lock_vector_lock();
69c18c15 1227 remove_cpu_from_maps(cpu);
d388e5fd 1228 unlock_vector_lock();
d7b381bb 1229 fixup_irqs();
8227dce7
AN
1230}
1231
1232int native_cpu_disable(void)
1233{
1234 int cpu = smp_processor_id();
1235
1236 /*
1237 * Perhaps use cpufreq to drop frequency, but that could go
1238 * into generic code.
1239 *
1240 * We won't take down the boot processor on i386 due to some
1241 * interrupts only being able to be serviced by the BSP.
1242 * Especially so if we're not using an IOAPIC -zwane
1243 */
1244 if (cpu == 0)
1245 return -EBUSY;
1246
8227dce7
AN
1247 clear_local_APIC();
1248
1249 cpu_disable_common();
69c18c15
GC
1250 return 0;
1251}
1252
93be71b6 1253void native_cpu_die(unsigned int cpu)
69c18c15
GC
1254{
1255 /* We don't do anything here: idle task is faking death itself. */
1256 unsigned int i;
1257
1258 for (i = 0; i < 10; i++) {
1259 /* They ack this in play_dead by setting CPU_DEAD */
1260 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
2eaad1fd
MT
1261 if (system_state == SYSTEM_RUNNING)
1262 pr_info("CPU %u is now offline\n", cpu);
1263
69c18c15
GC
1264 if (1 == num_online_cpus())
1265 alternatives_smp_switch(0);
1266 return;
1267 }
1268 msleep(100);
1269 }
2eaad1fd 1270 pr_err("CPU %u didn't die...\n", cpu);
69c18c15 1271}
a21f5d88
AN
1272
1273void play_dead_common(void)
1274{
1275 idle_task_exit();
1276 reset_lazy_tlbstate();
02c68a02 1277 amd_e400_remove_cpu(raw_smp_processor_id());
a21f5d88
AN
1278
1279 mb();
1280 /* Ack it */
0a3aee0d 1281 __this_cpu_write(cpu_state, CPU_DEAD);
a21f5d88
AN
1282
1283 /*
1284 * With physical CPU hotplug, we should halt the cpu
1285 */
1286 local_irq_disable();
1287}
1288
ea530692
PA
1289/*
1290 * We need to flush the caches before going to sleep, lest we have
1291 * dirty data in our caches when we come back up.
1292 */
1293static inline void mwait_play_dead(void)
1294{
1295 unsigned int eax, ebx, ecx, edx;
1296 unsigned int highest_cstate = 0;
1297 unsigned int highest_subcstate = 0;
1298 int i;
ce5f6824 1299 void *mwait_ptr;
93789b32 1300 struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
ea530692 1301
4f3c125c 1302 if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
ea530692 1303 return;
349c004e 1304 if (!this_cpu_has(X86_FEATURE_CLFLSH))
ce5f6824 1305 return;
7b543a53 1306 if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
ea530692
PA
1307 return;
1308
1309 eax = CPUID_MWAIT_LEAF;
1310 ecx = 0;
1311 native_cpuid(&eax, &ebx, &ecx, &edx);
1312
1313 /*
1314 * eax will be 0 if EDX enumeration is not valid.
1315 * Initialized below to cstate, sub_cstate value when EDX is valid.
1316 */
1317 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
1318 eax = 0;
1319 } else {
1320 edx >>= MWAIT_SUBSTATE_SIZE;
1321 for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
1322 if (edx & MWAIT_SUBSTATE_MASK) {
1323 highest_cstate = i;
1324 highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
1325 }
1326 }
1327 eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
1328 (highest_subcstate - 1);
1329 }
1330
ce5f6824
PA
1331 /*
1332 * This should be a memory location in a cache line which is
1333 * unlikely to be touched by other processors. The actual
1334 * content is immaterial as it is not actually modified in any way.
1335 */
1336 mwait_ptr = &current_thread_info()->flags;
1337
a68e5c94
PA
1338 wbinvd();
1339
ea530692 1340 while (1) {
ce5f6824
PA
1341 /*
1342 * The CLFLUSH is a workaround for erratum AAI65 for
1343 * the Xeon 7400 series. It's not clear it is actually
1344 * needed, but it should be harmless in either case.
1345 * The WBINVD is insufficient due to the spurious-wakeup
1346 * case where we return around the loop.
1347 */
1348 clflush(mwait_ptr);
1349 __monitor(mwait_ptr, 0, 0);
ea530692
PA
1350 mb();
1351 __mwait(eax, 0);
1352 }
1353}
1354
1355static inline void hlt_play_dead(void)
1356{
7b543a53 1357 if (__this_cpu_read(cpu_info.x86) >= 4)
a68e5c94
PA
1358 wbinvd();
1359
ea530692 1360 while (1) {
ea530692
PA
1361 native_halt();
1362 }
1363}
1364
a21f5d88
AN
1365void native_play_dead(void)
1366{
1367 play_dead_common();
86886e55 1368 tboot_shutdown(TB_SHUTDOWN_WFS);
ea530692
PA
1369
1370 mwait_play_dead(); /* Only returns on failure */
1a022e3f
BO
1371 if (cpuidle_play_dead())
1372 hlt_play_dead();
a21f5d88
AN
1373}
1374
69c18c15 1375#else /* ... !CONFIG_HOTPLUG_CPU */
93be71b6 1376int native_cpu_disable(void)
69c18c15
GC
1377{
1378 return -ENOSYS;
1379}
1380
93be71b6 1381void native_cpu_die(unsigned int cpu)
69c18c15
GC
1382{
1383 /* We said "no" in __cpu_disable */
1384 BUG();
1385}
a21f5d88
AN
1386
1387void native_play_dead(void)
1388{
1389 BUG();
1390}
1391
68a1c3f8 1392#endif