x86: use initial_code for i386
[linux-2.6-block.git] / arch / x86 / kernel / smpboot.c
CommitLineData
4cedb334
GOC
1/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
68a1c3f8
GC
42#include <linux/init.h>
43#include <linux/smp.h>
a355352b 44#include <linux/module.h>
70708a18 45#include <linux/sched.h>
69c18c15 46#include <linux/percpu.h>
91718e8d 47#include <linux/bootmem.h>
cb3c8b90
GOC
48#include <linux/err.h>
49#include <linux/nmi.h>
69c18c15 50
8aef135c 51#include <asm/acpi.h>
cb3c8b90 52#include <asm/desc.h>
69c18c15
GC
53#include <asm/nmi.h>
54#include <asm/irq.h>
55#include <asm/smp.h>
e44b7b75 56#include <asm/trampoline.h>
69c18c15
GC
57#include <asm/cpu.h>
58#include <asm/numa.h>
cb3c8b90
GOC
59#include <asm/pgtable.h>
60#include <asm/tlbflush.h>
61#include <asm/mtrr.h>
bbc2ff6a 62#include <asm/vmi.h>
34d05591 63#include <asm/genapic.h>
cb3c8b90 64#include <linux/mc146818rtc.h>
68a1c3f8 65
f6bc4029 66#include <mach_apic.h>
cb3c8b90
GOC
67#include <mach_wakecpu.h>
68#include <smpboot_hooks.h>
69
16ecf7a4 70#ifdef CONFIG_X86_32
4cedb334 71u8 apicid_2_node[MAX_APICID];
61165d7a 72static int low_mappings;
acbb6734
GOC
73#endif
74
a8db8453
GOC
75/* State of each CPU */
76DEFINE_PER_CPU(int, cpu_state) = { 0 };
77
cb3c8b90
GOC
78/* Store all idle threads, this can be reused instead of creating
79* a new thread. Also avoids complicated thread destroy functionality
80* for idle threads.
81*/
82#ifdef CONFIG_HOTPLUG_CPU
83/*
84 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
85 * removed after init for !CONFIG_HOTPLUG_CPU.
86 */
87static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
88#define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
89#define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
90#else
91struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
92#define get_idle_for_cpu(x) (idle_thread_array[(x)])
93#define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
94#endif
f6bc4029 95
a355352b
GC
96/* Number of siblings per CPU package */
97int smp_num_siblings = 1;
98EXPORT_SYMBOL(smp_num_siblings);
99
100/* Last level cache ID of each logical CPU */
101DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
102
103/* bitmap of online cpus */
104cpumask_t cpu_online_map __read_mostly;
105EXPORT_SYMBOL(cpu_online_map);
106
107cpumask_t cpu_callin_map;
108cpumask_t cpu_callout_map;
109cpumask_t cpu_possible_map;
110EXPORT_SYMBOL(cpu_possible_map);
111
112/* representing HT siblings of each logical CPU */
113DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
114EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
115
116/* representing HT and core siblings of each logical CPU */
117DEFINE_PER_CPU(cpumask_t, cpu_core_map);
118EXPORT_PER_CPU_SYMBOL(cpu_core_map);
119
120/* Per CPU bogomips and other parameters */
121DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
122EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 123
cb3c8b90
GOC
124static atomic_t init_deasserted;
125
8aef135c
GOC
126static int boot_cpu_logical_apicid;
127
768d9505
GC
128/* representing cpus for which sibling maps can be computed */
129static cpumask_t cpu_sibling_setup_map;
130
1d89a7f0
GOC
131/* Set if we find a B stepping CPU */
132int __cpuinitdata smp_b_stepping;
1d89a7f0 133
7cc3959e
GOC
134#if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
135
136/* which logical CPUs are on which nodes */
137cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
138 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
139EXPORT_SYMBOL(node_to_cpumask_map);
140/* which node each logical CPU is on */
141int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
142EXPORT_SYMBOL(cpu_to_node_map);
143
144/* set up a mapping between cpu and node. */
145static void map_cpu_to_node(int cpu, int node)
146{
147 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
148 cpu_set(cpu, node_to_cpumask_map[node]);
149 cpu_to_node_map[cpu] = node;
150}
151
152/* undo a mapping between cpu and node. */
153static void unmap_cpu_to_node(int cpu)
154{
155 int node;
156
157 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
158 for (node = 0; node < MAX_NUMNODES; node++)
159 cpu_clear(cpu, node_to_cpumask_map[node]);
160 cpu_to_node_map[cpu] = 0;
161}
162#else /* !(CONFIG_NUMA && CONFIG_X86_32) */
163#define map_cpu_to_node(cpu, node) ({})
164#define unmap_cpu_to_node(cpu) ({})
165#endif
166
167#ifdef CONFIG_X86_32
168u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
169 { [0 ... NR_CPUS-1] = BAD_APICID };
170
a4928cff 171static void map_cpu_to_logical_apicid(void)
7cc3959e
GOC
172{
173 int cpu = smp_processor_id();
174 int apicid = logical_smp_processor_id();
175 int node = apicid_to_node(apicid);
176
177 if (!node_online(node))
178 node = first_online_node;
179
180 cpu_2_logical_apicid[cpu] = apicid;
181 map_cpu_to_node(cpu, node);
182}
183
a4928cff 184static void unmap_cpu_to_logical_apicid(int cpu)
7cc3959e
GOC
185{
186 cpu_2_logical_apicid[cpu] = BAD_APICID;
187 unmap_cpu_to_node(cpu);
188}
189#else
190#define unmap_cpu_to_logical_apicid(cpu) do {} while (0)
191#define map_cpu_to_logical_apicid() do {} while (0)
192#endif
193
cb3c8b90
GOC
194/*
195 * Report back to the Boot Processor.
196 * Running on AP.
197 */
a4928cff 198static void __cpuinit smp_callin(void)
cb3c8b90
GOC
199{
200 int cpuid, phys_id;
201 unsigned long timeout;
202
203 /*
204 * If waken up by an INIT in an 82489DX configuration
205 * we may get here before an INIT-deassert IPI reaches
206 * our local APIC. We have to wait for the IPI or we'll
207 * lock up on an APIC access.
208 */
209 wait_for_init_deassert(&init_deasserted);
210
211 /*
212 * (This works even if the APIC is not enabled.)
213 */
05f2d12c 214 phys_id = GET_APIC_ID(read_apic_id());
cb3c8b90
GOC
215 cpuid = smp_processor_id();
216 if (cpu_isset(cpuid, cpu_callin_map)) {
217 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
218 phys_id, cpuid);
219 }
220 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
221
222 /*
223 * STARTUP IPIs are fragile beasts as they might sometimes
224 * trigger some glue motherboard logic. Complete APIC bus
225 * silence for 1 second, this overestimates the time the
226 * boot CPU is spending to send the up to 2 STARTUP IPIs
227 * by a factor of two. This should be enough.
228 */
229
230 /*
231 * Waiting 2s total for startup (udelay is not yet working)
232 */
233 timeout = jiffies + 2*HZ;
234 while (time_before(jiffies, timeout)) {
235 /*
236 * Has the boot CPU finished it's STARTUP sequence?
237 */
238 if (cpu_isset(cpuid, cpu_callout_map))
239 break;
240 cpu_relax();
241 }
242
243 if (!time_before(jiffies, timeout)) {
244 panic("%s: CPU%d started up but did not get a callout!\n",
245 __func__, cpuid);
246 }
247
248 /*
249 * the boot CPU has finished the init stage and is spinning
250 * on callin_map until we finish. We are free to set up this
251 * CPU, first the APIC. (this is probably redundant on most
252 * boards)
253 */
254
255 Dprintk("CALLIN, before setup_local_APIC().\n");
256 smp_callin_clear_local_apic();
257 setup_local_APIC();
258 end_local_APIC_setup();
259 map_cpu_to_logical_apicid();
260
261 /*
262 * Get our bogomips.
263 *
264 * Need to enable IRQs because it can take longer and then
265 * the NMI watchdog might kill us.
266 */
267 local_irq_enable();
268 calibrate_delay();
269 local_irq_disable();
270 Dprintk("Stack at about %p\n", &cpuid);
271
272 /*
273 * Save our processor parameters
274 */
275 smp_store_cpu_info(cpuid);
276
277 /*
278 * Allow the master to continue.
279 */
280 cpu_set(cpuid, cpu_callin_map);
281}
282
bbc2ff6a
GOC
283/*
284 * Activate a secondary processor.
285 */
dbe55f47 286static void __cpuinit start_secondary(void *unused)
bbc2ff6a
GOC
287{
288 /*
289 * Don't put *anything* before cpu_init(), SMP booting is too
290 * fragile that we want to limit the things done here to the
291 * most necessary things.
292 */
293#ifdef CONFIG_VMI
294 vmi_bringup();
295#endif
296 cpu_init();
297 preempt_disable();
298 smp_callin();
299
300 /* otherwise gcc will move up smp_processor_id before the cpu_init */
301 barrier();
302 /*
303 * Check TSC synchronization with the BP:
304 */
305 check_tsc_sync_target();
306
307 if (nmi_watchdog == NMI_IO_APIC) {
308 disable_8259A_irq(0);
309 enable_NMI_through_LVT0();
310 enable_8259A_irq(0);
311 }
312
61165d7a
HD
313#ifdef CONFIG_X86_32
314 while (low_mappings)
315 cpu_relax();
316 __flush_tlb_all();
317#endif
318
bbc2ff6a
GOC
319 /* This must be done before setting cpu_online_map */
320 set_cpu_sibling_map(raw_smp_processor_id());
321 wmb();
322
323 /*
324 * We need to hold call_lock, so there is no inconsistency
325 * between the time smp_call_function() determines number of
326 * IPI recipients, and the time when the determination is made
327 * for which cpus receive the IPI. Holding this
328 * lock helps us to not include this cpu in a currently in progress
329 * smp_call_function().
330 */
331 lock_ipi_call_lock();
332#ifdef CONFIG_X86_64
333 spin_lock(&vector_lock);
334
335 /* Setup the per cpu irq handling data structures */
336 __setup_vector_irq(smp_processor_id());
337 /*
338 * Allow the master to continue.
339 */
340 spin_unlock(&vector_lock);
341#endif
342 cpu_set(smp_processor_id(), cpu_online_map);
343 unlock_ipi_call_lock();
344 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
345
346 setup_secondary_clock();
347
348 wmb();
349 cpu_idle();
350}
351
352#ifdef CONFIG_X86_32
353/*
354 * Everything has been set up for the secondary
355 * CPUs - they just need to reload everything
356 * from the task structure
357 * This function must not return.
358 */
359void __devinit initialize_secondary(void)
360{
361 /*
362 * We don't actually need to load the full TSS,
363 * basically just the stack pointer and the ip.
364 */
365
366 asm volatile(
367 "movl %0,%%esp\n\t"
368 "jmp *%1"
369 :
370 :"m" (current->thread.sp), "m" (current->thread.ip));
371}
372#endif
cb3c8b90 373
1d89a7f0
GOC
374static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
375{
376#ifdef CONFIG_X86_32
377 /*
378 * Mask B, Pentium, but not Pentium MMX
379 */
380 if (c->x86_vendor == X86_VENDOR_INTEL &&
381 c->x86 == 5 &&
382 c->x86_mask >= 1 && c->x86_mask <= 4 &&
383 c->x86_model <= 3)
384 /*
385 * Remember we have B step Pentia with bugs
386 */
387 smp_b_stepping = 1;
388
389 /*
390 * Certain Athlons might work (for various values of 'work') in SMP
391 * but they are not certified as MP capable.
392 */
393 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
394
395 if (num_possible_cpus() == 1)
396 goto valid_k7;
397
398 /* Athlon 660/661 is valid. */
399 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
400 (c->x86_mask == 1)))
401 goto valid_k7;
402
403 /* Duron 670 is valid */
404 if ((c->x86_model == 7) && (c->x86_mask == 0))
405 goto valid_k7;
406
407 /*
408 * Athlon 662, Duron 671, and Athlon >model 7 have capability
409 * bit. It's worth noting that the A5 stepping (662) of some
410 * Athlon XP's have the MP bit set.
411 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
412 * more.
413 */
414 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
415 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
416 (c->x86_model > 7))
417 if (cpu_has_mp)
418 goto valid_k7;
419
420 /* If we get here, not a certified SMP capable AMD system. */
421 add_taint(TAINT_UNSAFE_SMP);
422 }
423
424valid_k7:
425 ;
426#endif
427}
428
a4928cff 429static void __cpuinit smp_checks(void)
693d4b8a
GOC
430{
431 if (smp_b_stepping)
432 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
433 "with B stepping processors.\n");
434
435 /*
436 * Don't taint if we are running SMP kernel on a single non-MP
437 * approved Athlon
438 */
439 if (tainted & TAINT_UNSAFE_SMP) {
f68e00a3 440 if (num_online_cpus())
693d4b8a
GOC
441 printk(KERN_INFO "WARNING: This combination of AMD"
442 "processors is not suitable for SMP.\n");
443 else
444 tainted &= ~TAINT_UNSAFE_SMP;
445 }
446}
447
1d89a7f0
GOC
448/*
449 * The bootstrap kernel entry code has set these up. Save them for
450 * a given CPU
451 */
452
453void __cpuinit smp_store_cpu_info(int id)
454{
455 struct cpuinfo_x86 *c = &cpu_data(id);
456
457 *c = boot_cpu_data;
458 c->cpu_index = id;
459 if (id != 0)
460 identify_secondary_cpu(c);
461 smp_apply_quirks(c);
462}
463
464
768d9505
GC
465void __cpuinit set_cpu_sibling_map(int cpu)
466{
467 int i;
468 struct cpuinfo_x86 *c = &cpu_data(cpu);
469
470 cpu_set(cpu, cpu_sibling_setup_map);
471
472 if (smp_num_siblings > 1) {
473 for_each_cpu_mask(i, cpu_sibling_setup_map) {
474 if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
475 c->cpu_core_id == cpu_data(i).cpu_core_id) {
476 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
477 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
478 cpu_set(i, per_cpu(cpu_core_map, cpu));
479 cpu_set(cpu, per_cpu(cpu_core_map, i));
480 cpu_set(i, c->llc_shared_map);
481 cpu_set(cpu, cpu_data(i).llc_shared_map);
482 }
483 }
484 } else {
485 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
486 }
487
488 cpu_set(cpu, c->llc_shared_map);
489
490 if (current_cpu_data.x86_max_cores == 1) {
491 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
492 c->booted_cores = 1;
493 return;
494 }
495
496 for_each_cpu_mask(i, cpu_sibling_setup_map) {
497 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
498 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
499 cpu_set(i, c->llc_shared_map);
500 cpu_set(cpu, cpu_data(i).llc_shared_map);
501 }
502 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
503 cpu_set(i, per_cpu(cpu_core_map, cpu));
504 cpu_set(cpu, per_cpu(cpu_core_map, i));
505 /*
506 * Does this new cpu bringup a new core?
507 */
508 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
509 /*
510 * for each core in package, increment
511 * the booted_cores for this new cpu
512 */
513 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
514 c->booted_cores++;
515 /*
516 * increment the core count for all
517 * the other cpus in this package
518 */
519 if (i != cpu)
520 cpu_data(i).booted_cores++;
521 } else if (i != cpu && !c->booted_cores)
522 c->booted_cores = cpu_data(i).booted_cores;
523 }
524 }
525}
526
70708a18
GC
527/* maps the cpu to the sched domain representing multi-core */
528cpumask_t cpu_coregroup_map(int cpu)
529{
530 struct cpuinfo_x86 *c = &cpu_data(cpu);
531 /*
532 * For perf, we return last level cache shared map.
533 * And for power savings, we return cpu_core_map
534 */
535 if (sched_mc_power_savings || sched_smt_power_savings)
536 return per_cpu(cpu_core_map, cpu);
537 else
538 return c->llc_shared_map;
539}
540
a4928cff 541static void impress_friends(void)
904541e2
GOC
542{
543 int cpu;
544 unsigned long bogosum = 0;
545 /*
546 * Allow the user to impress friends.
547 */
548 Dprintk("Before bogomips.\n");
549 for_each_possible_cpu(cpu)
550 if (cpu_isset(cpu, cpu_callout_map))
551 bogosum += cpu_data(cpu).loops_per_jiffy;
552 printk(KERN_INFO
553 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
f68e00a3 554 num_online_cpus(),
904541e2
GOC
555 bogosum/(500000/HZ),
556 (bogosum/(5000/HZ))%100);
557
558 Dprintk("Before bogocount - setting activated=1.\n");
559}
560
cb3c8b90
GOC
561static inline void __inquire_remote_apic(int apicid)
562{
563 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
564 char *names[] = { "ID", "VERSION", "SPIV" };
565 int timeout;
566 u32 status;
567
568 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
569
570 for (i = 0; i < ARRAY_SIZE(regs); i++) {
571 printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
572
573 /*
574 * Wait for idle.
575 */
576 status = safe_apic_wait_icr_idle();
577 if (status)
578 printk(KERN_CONT
579 "a previous APIC delivery may have failed\n");
580
581 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
582 apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
583
584 timeout = 0;
585 do {
586 udelay(100);
587 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
588 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
589
590 switch (status) {
591 case APIC_ICR_RR_VALID:
592 status = apic_read(APIC_RRR);
593 printk(KERN_CONT "%08x\n", status);
594 break;
595 default:
596 printk(KERN_CONT "failed\n");
597 }
598 }
599}
600
601#ifdef WAKE_SECONDARY_VIA_NMI
602/*
603 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
604 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
605 * won't ... remember to clear down the APIC, etc later.
606 */
607static int __devinit
608wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
609{
610 unsigned long send_status, accept_status = 0;
611 int maxlvt;
612
613 /* Target chip */
614 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
615
616 /* Boot on the stack */
617 /* Kick the second */
618 apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
619
620 Dprintk("Waiting for send to finish...\n");
621 send_status = safe_apic_wait_icr_idle();
622
623 /*
624 * Give the other CPU some time to accept the IPI.
625 */
626 udelay(200);
627 /*
628 * Due to the Pentium erratum 3AP.
629 */
630 maxlvt = lapic_get_maxlvt();
631 if (maxlvt > 3) {
632 apic_read_around(APIC_SPIV);
633 apic_write(APIC_ESR, 0);
634 }
635 accept_status = (apic_read(APIC_ESR) & 0xEF);
636 Dprintk("NMI sent.\n");
637
638 if (send_status)
639 printk(KERN_ERR "APIC never delivered???\n");
640 if (accept_status)
641 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
642
643 return (send_status | accept_status);
644}
645#endif /* WAKE_SECONDARY_VIA_NMI */
646
cb3c8b90
GOC
647#ifdef WAKE_SECONDARY_VIA_INIT
648static int __devinit
649wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
650{
651 unsigned long send_status, accept_status = 0;
652 int maxlvt, num_starts, j;
653
34d05591
JS
654 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
655 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
656 atomic_set(&init_deasserted, 1);
657 return send_status;
658 }
659
cb3c8b90
GOC
660 /*
661 * Be paranoid about clearing APIC errors.
662 */
663 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
664 apic_read_around(APIC_SPIV);
665 apic_write(APIC_ESR, 0);
666 apic_read(APIC_ESR);
667 }
668
669 Dprintk("Asserting INIT.\n");
670
671 /*
672 * Turn INIT on target chip
673 */
674 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
675
676 /*
677 * Send IPI
678 */
679 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
680 | APIC_DM_INIT);
681
682 Dprintk("Waiting for send to finish...\n");
683 send_status = safe_apic_wait_icr_idle();
684
685 mdelay(10);
686
687 Dprintk("Deasserting INIT.\n");
688
689 /* Target chip */
690 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
691
692 /* Send IPI */
693 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
694
695 Dprintk("Waiting for send to finish...\n");
696 send_status = safe_apic_wait_icr_idle();
697
698 mb();
699 atomic_set(&init_deasserted, 1);
700
701 /*
702 * Should we send STARTUP IPIs ?
703 *
704 * Determine this based on the APIC version.
705 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
706 */
707 if (APIC_INTEGRATED(apic_version[phys_apicid]))
708 num_starts = 2;
709 else
710 num_starts = 0;
711
712 /*
713 * Paravirt / VMI wants a startup IPI hook here to set up the
714 * target processor state.
715 */
716 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
cb3c8b90 717 (unsigned long)stack_start.sp);
cb3c8b90
GOC
718
719 /*
720 * Run STARTUP IPI loop.
721 */
722 Dprintk("#startup loops: %d.\n", num_starts);
723
724 maxlvt = lapic_get_maxlvt();
725
726 for (j = 1; j <= num_starts; j++) {
727 Dprintk("Sending STARTUP #%d.\n", j);
728 apic_read_around(APIC_SPIV);
729 apic_write(APIC_ESR, 0);
730 apic_read(APIC_ESR);
731 Dprintk("After apic_write.\n");
732
733 /*
734 * STARTUP IPI
735 */
736
737 /* Target chip */
738 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
739
740 /* Boot on the stack */
741 /* Kick the second */
742 apic_write_around(APIC_ICR, APIC_DM_STARTUP
743 | (start_eip >> 12));
744
745 /*
746 * Give the other CPU some time to accept the IPI.
747 */
748 udelay(300);
749
750 Dprintk("Startup point 1.\n");
751
752 Dprintk("Waiting for send to finish...\n");
753 send_status = safe_apic_wait_icr_idle();
754
755 /*
756 * Give the other CPU some time to accept the IPI.
757 */
758 udelay(200);
759 /*
760 * Due to the Pentium erratum 3AP.
761 */
762 if (maxlvt > 3) {
763 apic_read_around(APIC_SPIV);
764 apic_write(APIC_ESR, 0);
765 }
766 accept_status = (apic_read(APIC_ESR) & 0xEF);
767 if (send_status || accept_status)
768 break;
769 }
770 Dprintk("After Startup.\n");
771
772 if (send_status)
773 printk(KERN_ERR "APIC never delivered???\n");
774 if (accept_status)
775 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
776
777 return (send_status | accept_status);
778}
779#endif /* WAKE_SECONDARY_VIA_INIT */
780
781struct create_idle {
782 struct work_struct work;
783 struct task_struct *idle;
784 struct completion done;
785 int cpu;
786};
787
788static void __cpuinit do_fork_idle(struct work_struct *work)
789{
790 struct create_idle *c_idle =
791 container_of(work, struct create_idle, work);
792
793 c_idle->idle = fork_idle(c_idle->cpu);
794 complete(&c_idle->done);
795}
796
f307d25e 797#ifdef CONFIG_X86_64
3461b0af
MT
798/*
799 * Allocate node local memory for the AP pda.
800 *
801 * Must be called after the _cpu_pda pointer table is initialized.
802 */
803static int __cpuinit get_local_pda(int cpu)
804{
805 struct x8664_pda *oldpda, *newpda;
806 unsigned long size = sizeof(struct x8664_pda);
807 int node = cpu_to_node(cpu);
808
809 if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
810 return 0;
811
812 oldpda = cpu_pda(cpu);
813 newpda = kmalloc_node(size, GFP_ATOMIC, node);
814 if (!newpda) {
815 printk(KERN_ERR "Could not allocate node local PDA "
816 "for CPU %d on node %d\n", cpu, node);
817
818 if (oldpda)
819 return 0; /* have a usable pda */
820 else
821 return -1;
822 }
823
824 if (oldpda) {
825 memcpy(newpda, oldpda, size);
826 if (!after_bootmem)
827 free_bootmem((unsigned long)oldpda, size);
828 }
829
830 newpda->in_bootmem = 0;
831 cpu_pda(cpu) = newpda;
832 return 0;
833}
f307d25e 834#endif /* CONFIG_X86_64 */
3461b0af 835
cb3c8b90
GOC
836static int __cpuinit do_boot_cpu(int apicid, int cpu)
837/*
838 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
839 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
840 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
841 */
842{
843 unsigned long boot_error = 0;
844 int timeout;
845 unsigned long start_ip;
846 unsigned short nmi_high = 0, nmi_low = 0;
847 struct create_idle c_idle = {
848 .cpu = cpu,
849 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
850 };
851 INIT_WORK(&c_idle.work, do_fork_idle);
cb3c8b90 852
a939098a 853#ifdef CONFIG_X86_64
cb3c8b90 854 /* Allocate node local memory for AP pdas */
3461b0af
MT
855 if (cpu > 0) {
856 boot_error = get_local_pda(cpu);
857 if (boot_error)
858 goto restore_state;
859 /* if can't get pda memory, can't start cpu */
cb3c8b90
GOC
860 }
861#endif
862
863 alternatives_smp_switch(1);
864
865 c_idle.idle = get_idle_for_cpu(cpu);
866
867 /*
868 * We can't use kernel_thread since we must avoid to
869 * reschedule the child.
870 */
871 if (c_idle.idle) {
872 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
873 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
874 init_idle(c_idle.idle, cpu);
875 goto do_rest;
876 }
877
878 if (!keventd_up() || current_is_keventd())
879 c_idle.work.func(&c_idle.work);
880 else {
881 schedule_work(&c_idle.work);
882 wait_for_completion(&c_idle.done);
883 }
884
885 if (IS_ERR(c_idle.idle)) {
886 printk("failed fork for CPU %d\n", cpu);
887 return PTR_ERR(c_idle.idle);
888 }
889
890 set_idle_for_cpu(cpu, c_idle.idle);
891do_rest:
892#ifdef CONFIG_X86_32
893 per_cpu(current_task, cpu) = c_idle.idle;
894 init_gdt(cpu);
cb3c8b90
GOC
895 c_idle.idle->thread.ip = (unsigned long) start_secondary;
896 /* Stack for startup_32 can be just as for start_secondary onwards */
cb3c8b90
GOC
897 irq_ctx_init(cpu);
898#else
899 cpu_pda(cpu)->pcurrent = c_idle.idle;
cb3c8b90
GOC
900 load_sp0(&per_cpu(init_tss, cpu), &c_idle.idle->thread);
901 initial_code = (unsigned long)start_secondary;
902 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
903#endif
a939098a 904 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
9cf4f298 905 stack_start.sp = (void *) c_idle.idle->thread.sp;
cb3c8b90
GOC
906
907 /* start_ip had better be page-aligned! */
908 start_ip = setup_trampoline();
909
910 /* So we see what's up */
911 printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
912 cpu, apicid, start_ip);
913
914 /*
915 * This grunge runs the startup process for
916 * the targeted processor.
917 */
918
919 atomic_set(&init_deasserted, 0);
920
34d05591 921 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 922
34d05591 923 Dprintk("Setting warm reset code and vector.\n");
cb3c8b90 924
34d05591
JS
925 store_NMI_vector(&nmi_high, &nmi_low);
926
927 smpboot_setup_warm_reset_vector(start_ip);
928 /*
929 * Be paranoid about clearing APIC errors.
930 */
931 apic_write(APIC_ESR, 0);
932 apic_read(APIC_ESR);
933 }
cb3c8b90 934
cb3c8b90
GOC
935 /*
936 * Starting actual IPI sequence...
937 */
938 boot_error = wakeup_secondary_cpu(apicid, start_ip);
939
940 if (!boot_error) {
941 /*
942 * allow APs to start initializing.
943 */
944 Dprintk("Before Callout %d.\n", cpu);
945 cpu_set(cpu, cpu_callout_map);
946 Dprintk("After Callout %d.\n", cpu);
947
948 /*
949 * Wait 5s total for a response
950 */
951 for (timeout = 0; timeout < 50000; timeout++) {
952 if (cpu_isset(cpu, cpu_callin_map))
953 break; /* It has booted */
954 udelay(100);
955 }
956
957 if (cpu_isset(cpu, cpu_callin_map)) {
958 /* number CPUs logically, starting from 1 (BSP is 0) */
959 Dprintk("OK.\n");
960 printk(KERN_INFO "CPU%d: ", cpu);
961 print_cpu_info(&cpu_data(cpu));
962 Dprintk("CPU has booted.\n");
963 } else {
964 boot_error = 1;
965 if (*((volatile unsigned char *)trampoline_base)
966 == 0xA5)
967 /* trampoline started but...? */
968 printk(KERN_ERR "Stuck ??\n");
969 else
970 /* trampoline code not run */
971 printk(KERN_ERR "Not responding.\n");
34d05591
JS
972 if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
973 inquire_remote_apic(apicid);
cb3c8b90
GOC
974 }
975 }
976
3461b0af
MT
977restore_state:
978
cb3c8b90
GOC
979 if (boot_error) {
980 /* Try to put things back the way they were before ... */
981 unmap_cpu_to_logical_apicid(cpu);
982#ifdef CONFIG_X86_64
23ca4bba 983 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
cb3c8b90
GOC
984#endif
985 cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
986 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
cb3c8b90
GOC
987 cpu_clear(cpu, cpu_present_map);
988 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
989 }
990
991 /* mark "stuck" area as not stuck */
992 *((volatile unsigned long *)trampoline_base) = 0;
993
63d38198
AK
994 /*
995 * Cleanup possible dangling ends...
996 */
997 smpboot_restore_warm_reset_vector();
998
cb3c8b90
GOC
999 return boot_error;
1000}
1001
1002int __cpuinit native_cpu_up(unsigned int cpu)
1003{
1004 int apicid = cpu_present_to_apicid(cpu);
1005 unsigned long flags;
1006 int err;
1007
1008 WARN_ON(irqs_disabled());
1009
1010 Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
1011
1012 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
1013 !physid_isset(apicid, phys_cpu_present_map)) {
1014 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
1015 return -EINVAL;
1016 }
1017
1018 /*
1019 * Already booted CPU?
1020 */
1021 if (cpu_isset(cpu, cpu_callin_map)) {
1022 Dprintk("do_boot_cpu %d Already started\n", cpu);
1023 return -ENOSYS;
1024 }
1025
1026 /*
1027 * Save current MTRR state in case it was changed since early boot
1028 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
1029 */
1030 mtrr_save_state();
1031
1032 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
1033
1034#ifdef CONFIG_X86_32
1035 /* init low mem mapping */
68db065c 1036 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
61165d7a 1037 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
cb3c8b90 1038 flush_tlb_all();
61165d7a 1039 low_mappings = 1;
cb3c8b90
GOC
1040
1041 err = do_boot_cpu(apicid, cpu);
61165d7a
HD
1042
1043 zap_low_mappings();
1044 low_mappings = 0;
1045#else
1046 err = do_boot_cpu(apicid, cpu);
1047#endif
1048 if (err) {
cb3c8b90 1049 Dprintk("do_boot_cpu failed %d\n", err);
61165d7a 1050 return -EIO;
cb3c8b90
GOC
1051 }
1052
1053 /*
1054 * Check TSC synchronization with the AP (keep irqs disabled
1055 * while doing so):
1056 */
1057 local_irq_save(flags);
1058 check_tsc_sync_source(cpu);
1059 local_irq_restore(flags);
1060
7c04e64a 1061 while (!cpu_online(cpu)) {
cb3c8b90
GOC
1062 cpu_relax();
1063 touch_nmi_watchdog();
1064 }
1065
1066 return 0;
1067}
1068
8aef135c
GOC
1069/*
1070 * Fall back to non SMP mode after errors.
1071 *
1072 * RED-PEN audit/test this more. I bet there is more state messed up here.
1073 */
1074static __init void disable_smp(void)
1075{
1076 cpu_present_map = cpumask_of_cpu(0);
1077 cpu_possible_map = cpumask_of_cpu(0);
1078#ifdef CONFIG_X86_32
1079 smpboot_clear_io_apic_irqs();
1080#endif
1081 if (smp_found_config)
b6df1b8b 1082 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 1083 else
b6df1b8b 1084 physid_set_mask_of_physid(0, &phys_cpu_present_map);
8aef135c
GOC
1085 map_cpu_to_logical_apicid();
1086 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1087 cpu_set(0, per_cpu(cpu_core_map, 0));
1088}
1089
1090/*
1091 * Various sanity checks.
1092 */
1093static int __init smp_sanity_check(unsigned max_cpus)
1094{
ac23d4ee 1095 preempt_disable();
8aef135c
GOC
1096 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1097 printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
1098 "by the BIOS.\n", hard_smp_processor_id());
1099 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1100 }
1101
1102 /*
1103 * If we couldn't find an SMP configuration at boot time,
1104 * get out of here now!
1105 */
1106 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 1107 preempt_enable();
8aef135c
GOC
1108 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1109 disable_smp();
1110 if (APIC_init_uniprocessor())
1111 printk(KERN_NOTICE "Local APIC not detected."
1112 " Using dummy APIC emulation.\n");
1113 return -1;
1114 }
1115
1116 /*
1117 * Should not be necessary because the MP table should list the boot
1118 * CPU too, but we do it for the sake of robustness anyway.
1119 */
1120 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1121 printk(KERN_NOTICE
1122 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1123 boot_cpu_physical_apicid);
1124 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1125 }
ac23d4ee 1126 preempt_enable();
8aef135c
GOC
1127
1128 /*
1129 * If we couldn't find a local APIC, then get out of here now!
1130 */
1131 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1132 !cpu_has_apic) {
1133 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1134 boot_cpu_physical_apicid);
1135 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1136 "(tell your hw vendor)\n");
1137 smpboot_clear_io_apic();
1138 return -1;
1139 }
1140
1141 verify_local_APIC();
1142
1143 /*
1144 * If SMP should be disabled, then really disable it!
1145 */
1146 if (!max_cpus) {
73d08e63 1147 printk(KERN_INFO "SMP mode deactivated.\n");
8aef135c 1148 smpboot_clear_io_apic();
d54db1ac
MR
1149
1150 localise_nmi_watchdog();
1151
8aef135c 1152#ifdef CONFIG_X86_32
e90955c2 1153 connect_bsp_APIC();
8aef135c 1154#endif
e90955c2
JB
1155 setup_local_APIC();
1156 end_local_APIC_setup();
8aef135c
GOC
1157 return -1;
1158 }
1159
1160 return 0;
1161}
1162
1163static void __init smp_cpu_index_default(void)
1164{
1165 int i;
1166 struct cpuinfo_x86 *c;
1167
7c04e64a 1168 for_each_possible_cpu(i) {
8aef135c
GOC
1169 c = &cpu_data(i);
1170 /* mark all to hotplug */
1171 c->cpu_index = NR_CPUS;
1172 }
1173}
1174
1175/*
1176 * Prepare for SMP bootup. The MP table or ACPI has been read
1177 * earlier. Just do some sanity checking here and enable APIC mode.
1178 */
1179void __init native_smp_prepare_cpus(unsigned int max_cpus)
1180{
deef3250 1181 preempt_disable();
8aef135c
GOC
1182 nmi_watchdog_default();
1183 smp_cpu_index_default();
1184 current_cpu_data = boot_cpu_data;
1185 cpu_callin_map = cpumask_of_cpu(0);
1186 mb();
1187 /*
1188 * Setup boot CPU information
1189 */
1190 smp_store_cpu_info(0); /* Final full version of the data */
1191 boot_cpu_logical_apicid = logical_smp_processor_id();
1192 current_thread_info()->cpu = 0; /* needed? */
1193 set_cpu_sibling_map(0);
1194
1195 if (smp_sanity_check(max_cpus) < 0) {
1196 printk(KERN_INFO "SMP disabled\n");
1197 disable_smp();
deef3250 1198 goto out;
8aef135c
GOC
1199 }
1200
ac23d4ee 1201 preempt_disable();
05f2d12c 1202 if (GET_APIC_ID(read_apic_id()) != boot_cpu_physical_apicid) {
8aef135c 1203 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
05f2d12c 1204 GET_APIC_ID(read_apic_id()), boot_cpu_physical_apicid);
8aef135c
GOC
1205 /* Or can we switch back to PIC here? */
1206 }
ac23d4ee 1207 preempt_enable();
8aef135c
GOC
1208
1209#ifdef CONFIG_X86_32
1210 connect_bsp_APIC();
1211#endif
1212 /*
1213 * Switch from PIC to APIC mode.
1214 */
1215 setup_local_APIC();
1216
1217#ifdef CONFIG_X86_64
1218 /*
1219 * Enable IO APIC before setting up error vector
1220 */
1221 if (!skip_ioapic_setup && nr_ioapics)
1222 enable_IO_APIC();
1223#endif
1224 end_local_APIC_setup();
1225
1226 map_cpu_to_logical_apicid();
1227
1228 setup_portio_remap();
1229
1230 smpboot_setup_io_apic();
1231 /*
1232 * Set up local APIC timer on boot CPU.
1233 */
1234
1235 printk(KERN_INFO "CPU%d: ", 0);
1236 print_cpu_info(&cpu_data(0));
1237 setup_boot_clock();
deef3250
IM
1238out:
1239 preempt_enable();
8aef135c 1240}
a8db8453
GOC
1241/*
1242 * Early setup to make printk work.
1243 */
1244void __init native_smp_prepare_boot_cpu(void)
1245{
1246 int me = smp_processor_id();
1247#ifdef CONFIG_X86_32
1248 init_gdt(me);
a8db8453 1249#endif
a939098a 1250 switch_to_new_gdt();
a8db8453
GOC
1251 /* already set me in cpu_online_map in boot_cpu_init() */
1252 cpu_set(me, cpu_callout_map);
1253 per_cpu(cpu_state, me) = CPU_ONLINE;
1254}
1255
83f7eb9c
GOC
1256void __init native_smp_cpus_done(unsigned int max_cpus)
1257{
83f7eb9c
GOC
1258 Dprintk("Boot done.\n");
1259
1260 impress_friends();
1261 smp_checks();
1262#ifdef CONFIG_X86_IO_APIC
1263 setup_ioapic_dest();
1264#endif
1265 check_nmi_watchdog();
83f7eb9c
GOC
1266}
1267
68a1c3f8 1268#ifdef CONFIG_HOTPLUG_CPU
2cd9fb71
GOC
1269
1270# ifdef CONFIG_X86_32
1271void cpu_exit_clear(void)
1272{
1273 int cpu = raw_smp_processor_id();
1274
1275 idle_task_exit();
1276
1277 cpu_uninit();
1278 irq_ctx_exit(cpu);
1279
1280 cpu_clear(cpu, cpu_callout_map);
1281 cpu_clear(cpu, cpu_callin_map);
1282
1283 unmap_cpu_to_logical_apicid(cpu);
1284}
1285# endif /* CONFIG_X86_32 */
1286
a4928cff 1287static void remove_siblinginfo(int cpu)
768d9505
GC
1288{
1289 int sibling;
1290 struct cpuinfo_x86 *c = &cpu_data(cpu);
1291
1292 for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
1293 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1294 /*/
1295 * last thread sibling in this cpu core going down
1296 */
1297 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1298 cpu_data(sibling).booted_cores--;
1299 }
1300
1301 for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
1302 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1303 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1304 cpus_clear(per_cpu(cpu_core_map, cpu));
1305 c->phys_proc_id = 0;
1306 c->cpu_core_id = 0;
1307 cpu_clear(cpu, cpu_sibling_setup_map);
1308}
68a1c3f8 1309
c5562fae 1310static int additional_cpus __initdata = -1;
68a1c3f8
GC
1311
1312static __init int setup_additional_cpus(char *s)
1313{
1314 return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
1315}
1316early_param("additional_cpus", setup_additional_cpus);
1317
1318/*
1319 * cpu_possible_map should be static, it cannot change as cpu's
1320 * are onlined, or offlined. The reason is per-cpu data-structures
1321 * are allocated by some modules at init time, and dont expect to
1322 * do this dynamically on cpu arrival/departure.
1323 * cpu_present_map on the other hand can change dynamically.
1324 * In case when cpu_hotplug is not compiled, then we resort to current
1325 * behaviour, which is cpu_possible == cpu_present.
1326 * - Ashok Raj
1327 *
1328 * Three ways to find out the number of additional hotplug CPUs:
1329 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1330 * - The user can overwrite it with additional_cpus=NUM
1331 * - Otherwise don't reserve additional CPUs.
1332 * We do this because additional CPUs waste a lot of memory.
1333 * -AK
1334 */
1335__init void prefill_possible_map(void)
1336{
1337 int i;
1338 int possible;
1339
1340 if (additional_cpus == -1) {
1341 if (disabled_cpus > 0)
1342 additional_cpus = disabled_cpus;
1343 else
1344 additional_cpus = 0;
1345 }
1346 possible = num_processors + additional_cpus;
1347 if (possible > NR_CPUS)
1348 possible = NR_CPUS;
1349
1350 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1351 possible, max_t(int, possible - num_processors, 0));
1352
1353 for (i = 0; i < possible; i++)
1354 cpu_set(i, cpu_possible_map);
3461b0af
MT
1355
1356 nr_cpu_ids = possible;
68a1c3f8 1357}
69c18c15
GC
1358
1359static void __ref remove_cpu_from_maps(int cpu)
1360{
1361 cpu_clear(cpu, cpu_online_map);
1362#ifdef CONFIG_X86_64
1363 cpu_clear(cpu, cpu_callout_map);
1364 cpu_clear(cpu, cpu_callin_map);
1365 /* was set by cpu_init() */
1366 clear_bit(cpu, (unsigned long *)&cpu_initialized);
23ca4bba 1367 numa_remove_cpu(cpu);
69c18c15
GC
1368#endif
1369}
1370
1371int __cpu_disable(void)
1372{
1373 int cpu = smp_processor_id();
1374
1375 /*
1376 * Perhaps use cpufreq to drop frequency, but that could go
1377 * into generic code.
1378 *
1379 * We won't take down the boot processor on i386 due to some
1380 * interrupts only being able to be serviced by the BSP.
1381 * Especially so if we're not using an IOAPIC -zwane
1382 */
1383 if (cpu == 0)
1384 return -EBUSY;
1385
1386 if (nmi_watchdog == NMI_LOCAL_APIC)
1387 stop_apic_nmi_watchdog(NULL);
1388 clear_local_APIC();
1389
1390 /*
1391 * HACK:
1392 * Allow any queued timer interrupts to get serviced
1393 * This is only a temporary solution until we cleanup
1394 * fixup_irqs as we do for IA64.
1395 */
1396 local_irq_enable();
1397 mdelay(1);
1398
1399 local_irq_disable();
1400 remove_siblinginfo(cpu);
1401
1402 /* It's now safe to remove this processor from the online map */
1403 remove_cpu_from_maps(cpu);
1404 fixup_irqs(cpu_online_map);
1405 return 0;
1406}
1407
1408void __cpu_die(unsigned int cpu)
1409{
1410 /* We don't do anything here: idle task is faking death itself. */
1411 unsigned int i;
1412
1413 for (i = 0; i < 10; i++) {
1414 /* They ack this in play_dead by setting CPU_DEAD */
1415 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1416 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1417 if (1 == num_online_cpus())
1418 alternatives_smp_switch(0);
1419 return;
1420 }
1421 msleep(100);
1422 }
1423 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1424}
1425#else /* ... !CONFIG_HOTPLUG_CPU */
1426int __cpu_disable(void)
1427{
1428 return -ENOSYS;
1429}
1430
1431void __cpu_die(unsigned int cpu)
1432{
1433 /* We said "no" in __cpu_disable */
1434 BUG();
1435}
68a1c3f8
GC
1436#endif
1437
89b08200
GC
1438/*
1439 * If the BIOS enumerates physical processors before logical,
1440 * maxcpus=N at enumeration-time can be used to disable HT.
1441 */
1442static int __init parse_maxcpus(char *arg)
1443{
1444 extern unsigned int maxcpus;
1445
1446 maxcpus = simple_strtoul(arg, NULL, 0);
1447 return 0;
1448}
1449early_param("maxcpus", parse_maxcpus);