x86: fix cpu_mask_to_apicid_and to include cpu_online_mask
[linux-2.6-block.git] / arch / x86 / kernel / smpboot.c
CommitLineData
4cedb334
GOC
1/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
68a1c3f8
GC
42#include <linux/init.h>
43#include <linux/smp.h>
a355352b 44#include <linux/module.h>
70708a18 45#include <linux/sched.h>
69c18c15 46#include <linux/percpu.h>
91718e8d 47#include <linux/bootmem.h>
cb3c8b90
GOC
48#include <linux/err.h>
49#include <linux/nmi.h>
69c18c15 50
8aef135c 51#include <asm/acpi.h>
cb3c8b90 52#include <asm/desc.h>
69c18c15
GC
53#include <asm/nmi.h>
54#include <asm/irq.h>
07bbc16a 55#include <asm/idle.h>
69c18c15 56#include <asm/smp.h>
e44b7b75 57#include <asm/trampoline.h>
69c18c15
GC
58#include <asm/cpu.h>
59#include <asm/numa.h>
cb3c8b90
GOC
60#include <asm/pgtable.h>
61#include <asm/tlbflush.h>
62#include <asm/mtrr.h>
bbc2ff6a 63#include <asm/vmi.h>
34d05591 64#include <asm/genapic.h>
569712b2 65#include <asm/setup.h>
cb3c8b90 66#include <linux/mc146818rtc.h>
68a1c3f8 67
f6bc4029 68#include <mach_apic.h>
cb3c8b90
GOC
69#include <mach_wakecpu.h>
70#include <smpboot_hooks.h>
71
16ecf7a4 72#ifdef CONFIG_X86_32
4cedb334 73u8 apicid_2_node[MAX_APICID];
61165d7a 74static int low_mappings;
acbb6734
GOC
75#endif
76
a8db8453
GOC
77/* State of each CPU */
78DEFINE_PER_CPU(int, cpu_state) = { 0 };
79
cb3c8b90
GOC
80/* Store all idle threads, this can be reused instead of creating
81* a new thread. Also avoids complicated thread destroy functionality
82* for idle threads.
83*/
84#ifdef CONFIG_HOTPLUG_CPU
85/*
86 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
87 * removed after init for !CONFIG_HOTPLUG_CPU.
88 */
89static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
90#define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
91#define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
92#else
f86c9985 93static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
cb3c8b90
GOC
94#define get_idle_for_cpu(x) (idle_thread_array[(x)])
95#define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
96#endif
f6bc4029 97
a355352b
GC
98/* Number of siblings per CPU package */
99int smp_num_siblings = 1;
100EXPORT_SYMBOL(smp_num_siblings);
101
102/* Last level cache ID of each logical CPU */
103DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
104
a355352b
GC
105cpumask_t cpu_callin_map;
106cpumask_t cpu_callout_map;
a355352b
GC
107
108/* representing HT siblings of each logical CPU */
109DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
110EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
111
112/* representing HT and core siblings of each logical CPU */
113DEFINE_PER_CPU(cpumask_t, cpu_core_map);
114EXPORT_PER_CPU_SYMBOL(cpu_core_map);
115
116/* Per CPU bogomips and other parameters */
117DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
118EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 119
cb3c8b90
GOC
120static atomic_t init_deasserted;
121
8aef135c 122
768d9505
GC
123/* representing cpus for which sibling maps can be computed */
124static cpumask_t cpu_sibling_setup_map;
125
1d89a7f0 126/* Set if we find a B stepping CPU */
f86c9985 127static int __cpuinitdata smp_b_stepping;
1d89a7f0 128
7cc3959e
GOC
129#if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
130
131/* which logical CPUs are on which nodes */
132cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
133 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
134EXPORT_SYMBOL(node_to_cpumask_map);
135/* which node each logical CPU is on */
136int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
137EXPORT_SYMBOL(cpu_to_node_map);
138
139/* set up a mapping between cpu and node. */
140static void map_cpu_to_node(int cpu, int node)
141{
142 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
143 cpu_set(cpu, node_to_cpumask_map[node]);
144 cpu_to_node_map[cpu] = node;
145}
146
147/* undo a mapping between cpu and node. */
148static void unmap_cpu_to_node(int cpu)
149{
150 int node;
151
152 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
153 for (node = 0; node < MAX_NUMNODES; node++)
154 cpu_clear(cpu, node_to_cpumask_map[node]);
155 cpu_to_node_map[cpu] = 0;
156}
157#else /* !(CONFIG_NUMA && CONFIG_X86_32) */
158#define map_cpu_to_node(cpu, node) ({})
159#define unmap_cpu_to_node(cpu) ({})
160#endif
161
162#ifdef CONFIG_X86_32
1b374e4d
SS
163static int boot_cpu_logical_apicid;
164
7cc3959e
GOC
165u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
166 { [0 ... NR_CPUS-1] = BAD_APICID };
167
a4928cff 168static void map_cpu_to_logical_apicid(void)
7cc3959e
GOC
169{
170 int cpu = smp_processor_id();
171 int apicid = logical_smp_processor_id();
172 int node = apicid_to_node(apicid);
173
174 if (!node_online(node))
175 node = first_online_node;
176
177 cpu_2_logical_apicid[cpu] = apicid;
178 map_cpu_to_node(cpu, node);
179}
180
1481a3dd 181void numa_remove_cpu(int cpu)
7cc3959e
GOC
182{
183 cpu_2_logical_apicid[cpu] = BAD_APICID;
184 unmap_cpu_to_node(cpu);
185}
186#else
7cc3959e
GOC
187#define map_cpu_to_logical_apicid() do {} while (0)
188#endif
189
cb3c8b90
GOC
190/*
191 * Report back to the Boot Processor.
192 * Running on AP.
193 */
a4928cff 194static void __cpuinit smp_callin(void)
cb3c8b90
GOC
195{
196 int cpuid, phys_id;
197 unsigned long timeout;
198
199 /*
200 * If waken up by an INIT in an 82489DX configuration
201 * we may get here before an INIT-deassert IPI reaches
202 * our local APIC. We have to wait for the IPI or we'll
203 * lock up on an APIC access.
204 */
205 wait_for_init_deassert(&init_deasserted);
206
207 /*
208 * (This works even if the APIC is not enabled.)
209 */
4c9961d5 210 phys_id = read_apic_id();
cb3c8b90
GOC
211 cpuid = smp_processor_id();
212 if (cpu_isset(cpuid, cpu_callin_map)) {
213 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
214 phys_id, cpuid);
215 }
cfc1b9a6 216 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
cb3c8b90
GOC
217
218 /*
219 * STARTUP IPIs are fragile beasts as they might sometimes
220 * trigger some glue motherboard logic. Complete APIC bus
221 * silence for 1 second, this overestimates the time the
222 * boot CPU is spending to send the up to 2 STARTUP IPIs
223 * by a factor of two. This should be enough.
224 */
225
226 /*
227 * Waiting 2s total for startup (udelay is not yet working)
228 */
229 timeout = jiffies + 2*HZ;
230 while (time_before(jiffies, timeout)) {
231 /*
232 * Has the boot CPU finished it's STARTUP sequence?
233 */
234 if (cpu_isset(cpuid, cpu_callout_map))
235 break;
236 cpu_relax();
237 }
238
239 if (!time_before(jiffies, timeout)) {
240 panic("%s: CPU%d started up but did not get a callout!\n",
241 __func__, cpuid);
242 }
243
244 /*
245 * the boot CPU has finished the init stage and is spinning
246 * on callin_map until we finish. We are free to set up this
247 * CPU, first the APIC. (this is probably redundant on most
248 * boards)
249 */
250
cfc1b9a6 251 pr_debug("CALLIN, before setup_local_APIC().\n");
cb3c8b90
GOC
252 smp_callin_clear_local_apic();
253 setup_local_APIC();
254 end_local_APIC_setup();
255 map_cpu_to_logical_apicid();
256
e545a614 257 notify_cpu_starting(cpuid);
cb3c8b90
GOC
258 /*
259 * Get our bogomips.
260 *
261 * Need to enable IRQs because it can take longer and then
262 * the NMI watchdog might kill us.
263 */
264 local_irq_enable();
265 calibrate_delay();
266 local_irq_disable();
cfc1b9a6 267 pr_debug("Stack at about %p\n", &cpuid);
cb3c8b90
GOC
268
269 /*
270 * Save our processor parameters
271 */
272 smp_store_cpu_info(cpuid);
273
274 /*
275 * Allow the master to continue.
276 */
277 cpu_set(cpuid, cpu_callin_map);
278}
279
25ddbb18
AK
280static int __cpuinitdata unsafe_smp;
281
bbc2ff6a
GOC
282/*
283 * Activate a secondary processor.
284 */
dbe55f47 285static void __cpuinit start_secondary(void *unused)
bbc2ff6a
GOC
286{
287 /*
288 * Don't put *anything* before cpu_init(), SMP booting is too
289 * fragile that we want to limit the things done here to the
290 * most necessary things.
291 */
bbc2ff6a 292 vmi_bringup();
bbc2ff6a
GOC
293 cpu_init();
294 preempt_disable();
295 smp_callin();
296
297 /* otherwise gcc will move up smp_processor_id before the cpu_init */
298 barrier();
299 /*
300 * Check TSC synchronization with the BP:
301 */
302 check_tsc_sync_target();
303
304 if (nmi_watchdog == NMI_IO_APIC) {
305 disable_8259A_irq(0);
306 enable_NMI_through_LVT0();
307 enable_8259A_irq(0);
308 }
309
61165d7a
HD
310#ifdef CONFIG_X86_32
311 while (low_mappings)
312 cpu_relax();
313 __flush_tlb_all();
314#endif
315
bbc2ff6a
GOC
316 /* This must be done before setting cpu_online_map */
317 set_cpu_sibling_map(raw_smp_processor_id());
318 wmb();
319
320 /*
321 * We need to hold call_lock, so there is no inconsistency
322 * between the time smp_call_function() determines number of
323 * IPI recipients, and the time when the determination is made
324 * for which cpus receive the IPI. Holding this
325 * lock helps us to not include this cpu in a currently in progress
326 * smp_call_function().
d388e5fd
EB
327 *
328 * We need to hold vector_lock so there the set of online cpus
329 * does not change while we are assigning vectors to cpus. Holding
330 * this lock ensures we don't half assign or remove an irq from a cpu.
bbc2ff6a 331 */
0cefa5b9 332 ipi_call_lock();
d388e5fd
EB
333 lock_vector_lock();
334 __setup_vector_irq(smp_processor_id());
bbc2ff6a 335 cpu_set(smp_processor_id(), cpu_online_map);
d388e5fd 336 unlock_vector_lock();
0cefa5b9 337 ipi_call_unlock();
bbc2ff6a
GOC
338 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
339
0cefa5b9
MS
340 /* enable local interrupts */
341 local_irq_enable();
342
bbc2ff6a
GOC
343 setup_secondary_clock();
344
345 wmb();
346 cpu_idle();
347}
348
1d89a7f0
GOC
349static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
350{
1d89a7f0
GOC
351 /*
352 * Mask B, Pentium, but not Pentium MMX
353 */
354 if (c->x86_vendor == X86_VENDOR_INTEL &&
355 c->x86 == 5 &&
356 c->x86_mask >= 1 && c->x86_mask <= 4 &&
357 c->x86_model <= 3)
358 /*
359 * Remember we have B step Pentia with bugs
360 */
361 smp_b_stepping = 1;
362
363 /*
364 * Certain Athlons might work (for various values of 'work') in SMP
365 * but they are not certified as MP capable.
366 */
367 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
368
369 if (num_possible_cpus() == 1)
370 goto valid_k7;
371
372 /* Athlon 660/661 is valid. */
373 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
374 (c->x86_mask == 1)))
375 goto valid_k7;
376
377 /* Duron 670 is valid */
378 if ((c->x86_model == 7) && (c->x86_mask == 0))
379 goto valid_k7;
380
381 /*
382 * Athlon 662, Duron 671, and Athlon >model 7 have capability
383 * bit. It's worth noting that the A5 stepping (662) of some
384 * Athlon XP's have the MP bit set.
385 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
386 * more.
387 */
388 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
389 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
390 (c->x86_model > 7))
391 if (cpu_has_mp)
392 goto valid_k7;
393
394 /* If we get here, not a certified SMP capable AMD system. */
25ddbb18 395 unsafe_smp = 1;
1d89a7f0
GOC
396 }
397
398valid_k7:
399 ;
1d89a7f0
GOC
400}
401
a4928cff 402static void __cpuinit smp_checks(void)
693d4b8a
GOC
403{
404 if (smp_b_stepping)
405 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
406 "with B stepping processors.\n");
407
408 /*
409 * Don't taint if we are running SMP kernel on a single non-MP
410 * approved Athlon
411 */
25ddbb18
AK
412 if (unsafe_smp && num_online_cpus() > 1) {
413 printk(KERN_INFO "WARNING: This combination of AMD"
414 "processors is not suitable for SMP.\n");
415 add_taint(TAINT_UNSAFE_SMP);
693d4b8a
GOC
416 }
417}
418
1d89a7f0
GOC
419/*
420 * The bootstrap kernel entry code has set these up. Save them for
421 * a given CPU
422 */
423
424void __cpuinit smp_store_cpu_info(int id)
425{
426 struct cpuinfo_x86 *c = &cpu_data(id);
427
428 *c = boot_cpu_data;
429 c->cpu_index = id;
430 if (id != 0)
431 identify_secondary_cpu(c);
432 smp_apply_quirks(c);
433}
434
435
768d9505
GC
436void __cpuinit set_cpu_sibling_map(int cpu)
437{
438 int i;
439 struct cpuinfo_x86 *c = &cpu_data(cpu);
440
441 cpu_set(cpu, cpu_sibling_setup_map);
442
443 if (smp_num_siblings > 1) {
334ef7a7 444 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
768d9505
GC
445 if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
446 c->cpu_core_id == cpu_data(i).cpu_core_id) {
447 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
448 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
449 cpu_set(i, per_cpu(cpu_core_map, cpu));
450 cpu_set(cpu, per_cpu(cpu_core_map, i));
451 cpu_set(i, c->llc_shared_map);
452 cpu_set(cpu, cpu_data(i).llc_shared_map);
453 }
454 }
455 } else {
456 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
457 }
458
459 cpu_set(cpu, c->llc_shared_map);
460
461 if (current_cpu_data.x86_max_cores == 1) {
462 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
463 c->booted_cores = 1;
464 return;
465 }
466
334ef7a7 467 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
768d9505
GC
468 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
469 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
470 cpu_set(i, c->llc_shared_map);
471 cpu_set(cpu, cpu_data(i).llc_shared_map);
472 }
473 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
474 cpu_set(i, per_cpu(cpu_core_map, cpu));
475 cpu_set(cpu, per_cpu(cpu_core_map, i));
476 /*
477 * Does this new cpu bringup a new core?
478 */
479 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
480 /*
481 * for each core in package, increment
482 * the booted_cores for this new cpu
483 */
484 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
485 c->booted_cores++;
486 /*
487 * increment the core count for all
488 * the other cpus in this package
489 */
490 if (i != cpu)
491 cpu_data(i).booted_cores++;
492 } else if (i != cpu && !c->booted_cores)
493 c->booted_cores = cpu_data(i).booted_cores;
494 }
495 }
496}
497
70708a18
GC
498/* maps the cpu to the sched domain representing multi-core */
499cpumask_t cpu_coregroup_map(int cpu)
500{
501 struct cpuinfo_x86 *c = &cpu_data(cpu);
502 /*
503 * For perf, we return last level cache shared map.
504 * And for power savings, we return cpu_core_map
505 */
506 if (sched_mc_power_savings || sched_smt_power_savings)
507 return per_cpu(cpu_core_map, cpu);
508 else
509 return c->llc_shared_map;
510}
511
a4928cff 512static void impress_friends(void)
904541e2
GOC
513{
514 int cpu;
515 unsigned long bogosum = 0;
516 /*
517 * Allow the user to impress friends.
518 */
cfc1b9a6 519 pr_debug("Before bogomips.\n");
904541e2
GOC
520 for_each_possible_cpu(cpu)
521 if (cpu_isset(cpu, cpu_callout_map))
522 bogosum += cpu_data(cpu).loops_per_jiffy;
523 printk(KERN_INFO
524 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
f68e00a3 525 num_online_cpus(),
904541e2
GOC
526 bogosum/(500000/HZ),
527 (bogosum/(5000/HZ))%100);
528
cfc1b9a6 529 pr_debug("Before bogocount - setting activated=1.\n");
904541e2
GOC
530}
531
569712b2 532void __inquire_remote_apic(int apicid)
cb3c8b90
GOC
533{
534 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
535 char *names[] = { "ID", "VERSION", "SPIV" };
536 int timeout;
537 u32 status;
538
823b259b 539 printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
cb3c8b90
GOC
540
541 for (i = 0; i < ARRAY_SIZE(regs); i++) {
823b259b 542 printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
cb3c8b90
GOC
543
544 /*
545 * Wait for idle.
546 */
547 status = safe_apic_wait_icr_idle();
548 if (status)
549 printk(KERN_CONT
550 "a previous APIC delivery may have failed\n");
551
1b374e4d 552 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
cb3c8b90
GOC
553
554 timeout = 0;
555 do {
556 udelay(100);
557 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
558 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
559
560 switch (status) {
561 case APIC_ICR_RR_VALID:
562 status = apic_read(APIC_RRR);
563 printk(KERN_CONT "%08x\n", status);
564 break;
565 default:
566 printk(KERN_CONT "failed\n");
567 }
568 }
569}
570
cb3c8b90
GOC
571/*
572 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
573 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
574 * won't ... remember to clear down the APIC, etc later.
575 */
569712b2
YL
576int __devinit
577wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
cb3c8b90
GOC
578{
579 unsigned long send_status, accept_status = 0;
580 int maxlvt;
581
582 /* Target chip */
cb3c8b90
GOC
583 /* Boot on the stack */
584 /* Kick the second */
1b374e4d 585 apic_icr_write(APIC_DM_NMI | APIC_DEST_LOGICAL, logical_apicid);
cb3c8b90 586
cfc1b9a6 587 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
588 send_status = safe_apic_wait_icr_idle();
589
590 /*
591 * Give the other CPU some time to accept the IPI.
592 */
593 udelay(200);
569712b2 594 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
59ef48a5
CG
595 maxlvt = lapic_get_maxlvt();
596 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
597 apic_write(APIC_ESR, 0);
598 accept_status = (apic_read(APIC_ESR) & 0xEF);
599 }
cfc1b9a6 600 pr_debug("NMI sent.\n");
cb3c8b90
GOC
601
602 if (send_status)
603 printk(KERN_ERR "APIC never delivered???\n");
604 if (accept_status)
605 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
606
607 return (send_status | accept_status);
608}
cb3c8b90 609
54ac14a8 610int __devinit
569712b2 611wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
cb3c8b90
GOC
612{
613 unsigned long send_status, accept_status = 0;
614 int maxlvt, num_starts, j;
615
34d05591
JS
616 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
617 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
618 atomic_set(&init_deasserted, 1);
619 return send_status;
620 }
621
593f4a78
MR
622 maxlvt = lapic_get_maxlvt();
623
cb3c8b90
GOC
624 /*
625 * Be paranoid about clearing APIC errors.
626 */
627 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
593f4a78
MR
628 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
629 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
630 apic_read(APIC_ESR);
631 }
632
cfc1b9a6 633 pr_debug("Asserting INIT.\n");
cb3c8b90
GOC
634
635 /*
636 * Turn INIT on target chip
637 */
cb3c8b90
GOC
638 /*
639 * Send IPI
640 */
1b374e4d
SS
641 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
642 phys_apicid);
cb3c8b90 643
cfc1b9a6 644 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
645 send_status = safe_apic_wait_icr_idle();
646
647 mdelay(10);
648
cfc1b9a6 649 pr_debug("Deasserting INIT.\n");
cb3c8b90
GOC
650
651 /* Target chip */
cb3c8b90 652 /* Send IPI */
1b374e4d 653 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
cb3c8b90 654
cfc1b9a6 655 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
656 send_status = safe_apic_wait_icr_idle();
657
658 mb();
659 atomic_set(&init_deasserted, 1);
660
661 /*
662 * Should we send STARTUP IPIs ?
663 *
664 * Determine this based on the APIC version.
665 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
666 */
667 if (APIC_INTEGRATED(apic_version[phys_apicid]))
668 num_starts = 2;
669 else
670 num_starts = 0;
671
672 /*
673 * Paravirt / VMI wants a startup IPI hook here to set up the
674 * target processor state.
675 */
676 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
cb3c8b90 677 (unsigned long)stack_start.sp);
cb3c8b90
GOC
678
679 /*
680 * Run STARTUP IPI loop.
681 */
cfc1b9a6 682 pr_debug("#startup loops: %d.\n", num_starts);
cb3c8b90 683
cb3c8b90 684 for (j = 1; j <= num_starts; j++) {
cfc1b9a6 685 pr_debug("Sending STARTUP #%d.\n", j);
593f4a78
MR
686 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
687 apic_write(APIC_ESR, 0);
cb3c8b90 688 apic_read(APIC_ESR);
cfc1b9a6 689 pr_debug("After apic_write.\n");
cb3c8b90
GOC
690
691 /*
692 * STARTUP IPI
693 */
694
695 /* Target chip */
cb3c8b90
GOC
696 /* Boot on the stack */
697 /* Kick the second */
1b374e4d
SS
698 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
699 phys_apicid);
cb3c8b90
GOC
700
701 /*
702 * Give the other CPU some time to accept the IPI.
703 */
704 udelay(300);
705
cfc1b9a6 706 pr_debug("Startup point 1.\n");
cb3c8b90 707
cfc1b9a6 708 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
709 send_status = safe_apic_wait_icr_idle();
710
711 /*
712 * Give the other CPU some time to accept the IPI.
713 */
714 udelay(200);
593f4a78 715 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 716 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
717 accept_status = (apic_read(APIC_ESR) & 0xEF);
718 if (send_status || accept_status)
719 break;
720 }
cfc1b9a6 721 pr_debug("After Startup.\n");
cb3c8b90
GOC
722
723 if (send_status)
724 printk(KERN_ERR "APIC never delivered???\n");
725 if (accept_status)
726 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
727
728 return (send_status | accept_status);
729}
cb3c8b90
GOC
730
731struct create_idle {
732 struct work_struct work;
733 struct task_struct *idle;
734 struct completion done;
735 int cpu;
736};
737
738static void __cpuinit do_fork_idle(struct work_struct *work)
739{
740 struct create_idle *c_idle =
741 container_of(work, struct create_idle, work);
742
743 c_idle->idle = fork_idle(c_idle->cpu);
744 complete(&c_idle->done);
745}
746
f307d25e 747#ifdef CONFIG_X86_64
d19fbfdf
MS
748
749/* __ref because it's safe to call free_bootmem when after_bootmem == 0. */
750static void __ref free_bootmem_pda(struct x8664_pda *oldpda)
751{
752 if (!after_bootmem)
753 free_bootmem((unsigned long)oldpda, sizeof(*oldpda));
754}
755
3461b0af
MT
756/*
757 * Allocate node local memory for the AP pda.
758 *
759 * Must be called after the _cpu_pda pointer table is initialized.
760 */
7c33b1e6 761int __cpuinit get_local_pda(int cpu)
3461b0af
MT
762{
763 struct x8664_pda *oldpda, *newpda;
764 unsigned long size = sizeof(struct x8664_pda);
765 int node = cpu_to_node(cpu);
766
767 if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
768 return 0;
769
770 oldpda = cpu_pda(cpu);
771 newpda = kmalloc_node(size, GFP_ATOMIC, node);
772 if (!newpda) {
773 printk(KERN_ERR "Could not allocate node local PDA "
774 "for CPU %d on node %d\n", cpu, node);
775
776 if (oldpda)
777 return 0; /* have a usable pda */
778 else
779 return -1;
780 }
781
782 if (oldpda) {
783 memcpy(newpda, oldpda, size);
d19fbfdf 784 free_bootmem_pda(oldpda);
3461b0af
MT
785 }
786
787 newpda->in_bootmem = 0;
788 cpu_pda(cpu) = newpda;
789 return 0;
790}
f307d25e 791#endif /* CONFIG_X86_64 */
3461b0af 792
cb3c8b90
GOC
793static int __cpuinit do_boot_cpu(int apicid, int cpu)
794/*
795 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
796 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
797 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
798 */
799{
800 unsigned long boot_error = 0;
801 int timeout;
802 unsigned long start_ip;
803 unsigned short nmi_high = 0, nmi_low = 0;
804 struct create_idle c_idle = {
805 .cpu = cpu,
806 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
807 };
808 INIT_WORK(&c_idle.work, do_fork_idle);
cb3c8b90 809
a939098a 810#ifdef CONFIG_X86_64
cb3c8b90 811 /* Allocate node local memory for AP pdas */
3461b0af
MT
812 if (cpu > 0) {
813 boot_error = get_local_pda(cpu);
814 if (boot_error)
815 goto restore_state;
816 /* if can't get pda memory, can't start cpu */
cb3c8b90
GOC
817 }
818#endif
819
820 alternatives_smp_switch(1);
821
822 c_idle.idle = get_idle_for_cpu(cpu);
823
824 /*
825 * We can't use kernel_thread since we must avoid to
826 * reschedule the child.
827 */
828 if (c_idle.idle) {
829 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
830 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
831 init_idle(c_idle.idle, cpu);
832 goto do_rest;
833 }
834
835 if (!keventd_up() || current_is_keventd())
836 c_idle.work.func(&c_idle.work);
837 else {
838 schedule_work(&c_idle.work);
839 wait_for_completion(&c_idle.done);
840 }
841
842 if (IS_ERR(c_idle.idle)) {
843 printk("failed fork for CPU %d\n", cpu);
844 return PTR_ERR(c_idle.idle);
845 }
846
847 set_idle_for_cpu(cpu, c_idle.idle);
848do_rest:
849#ifdef CONFIG_X86_32
850 per_cpu(current_task, cpu) = c_idle.idle;
851 init_gdt(cpu);
cb3c8b90 852 /* Stack for startup_32 can be just as for start_secondary onwards */
cb3c8b90
GOC
853 irq_ctx_init(cpu);
854#else
855 cpu_pda(cpu)->pcurrent = c_idle.idle;
cb3c8b90
GOC
856 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
857#endif
a939098a 858 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
3e970473 859 initial_code = (unsigned long)start_secondary;
9cf4f298 860 stack_start.sp = (void *) c_idle.idle->thread.sp;
cb3c8b90
GOC
861
862 /* start_ip had better be page-aligned! */
863 start_ip = setup_trampoline();
864
865 /* So we see what's up */
823b259b 866 printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
cb3c8b90
GOC
867 cpu, apicid, start_ip);
868
869 /*
870 * This grunge runs the startup process for
871 * the targeted processor.
872 */
873
874 atomic_set(&init_deasserted, 0);
875
34d05591 876 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 877
cfc1b9a6 878 pr_debug("Setting warm reset code and vector.\n");
cb3c8b90 879
34d05591
JS
880 store_NMI_vector(&nmi_high, &nmi_low);
881
882 smpboot_setup_warm_reset_vector(start_ip);
883 /*
884 * Be paranoid about clearing APIC errors.
db96b0a0
CG
885 */
886 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
887 apic_write(APIC_ESR, 0);
888 apic_read(APIC_ESR);
889 }
34d05591 890 }
cb3c8b90 891
cb3c8b90
GOC
892 /*
893 * Starting actual IPI sequence...
894 */
895 boot_error = wakeup_secondary_cpu(apicid, start_ip);
896
897 if (!boot_error) {
898 /*
899 * allow APs to start initializing.
900 */
cfc1b9a6 901 pr_debug("Before Callout %d.\n", cpu);
cb3c8b90 902 cpu_set(cpu, cpu_callout_map);
cfc1b9a6 903 pr_debug("After Callout %d.\n", cpu);
cb3c8b90
GOC
904
905 /*
906 * Wait 5s total for a response
907 */
908 for (timeout = 0; timeout < 50000; timeout++) {
909 if (cpu_isset(cpu, cpu_callin_map))
910 break; /* It has booted */
911 udelay(100);
912 }
913
914 if (cpu_isset(cpu, cpu_callin_map)) {
915 /* number CPUs logically, starting from 1 (BSP is 0) */
cfc1b9a6 916 pr_debug("OK.\n");
cb3c8b90
GOC
917 printk(KERN_INFO "CPU%d: ", cpu);
918 print_cpu_info(&cpu_data(cpu));
cfc1b9a6 919 pr_debug("CPU has booted.\n");
cb3c8b90
GOC
920 } else {
921 boot_error = 1;
922 if (*((volatile unsigned char *)trampoline_base)
923 == 0xA5)
924 /* trampoline started but...? */
925 printk(KERN_ERR "Stuck ??\n");
926 else
927 /* trampoline code not run */
928 printk(KERN_ERR "Not responding.\n");
34d05591
JS
929 if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
930 inquire_remote_apic(apicid);
cb3c8b90
GOC
931 }
932 }
6f585e01 933#ifdef CONFIG_X86_64
3461b0af 934restore_state:
6f585e01 935#endif
cb3c8b90
GOC
936 if (boot_error) {
937 /* Try to put things back the way they were before ... */
23ca4bba 938 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
cb3c8b90
GOC
939 cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
940 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
cb3c8b90
GOC
941 cpu_clear(cpu, cpu_present_map);
942 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
943 }
944
945 /* mark "stuck" area as not stuck */
946 *((volatile unsigned long *)trampoline_base) = 0;
947
63d38198
AK
948 /*
949 * Cleanup possible dangling ends...
950 */
951 smpboot_restore_warm_reset_vector();
952
cb3c8b90
GOC
953 return boot_error;
954}
955
956int __cpuinit native_cpu_up(unsigned int cpu)
957{
958 int apicid = cpu_present_to_apicid(cpu);
959 unsigned long flags;
960 int err;
961
962 WARN_ON(irqs_disabled());
963
cfc1b9a6 964 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
cb3c8b90
GOC
965
966 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
967 !physid_isset(apicid, phys_cpu_present_map)) {
968 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
969 return -EINVAL;
970 }
971
972 /*
973 * Already booted CPU?
974 */
975 if (cpu_isset(cpu, cpu_callin_map)) {
cfc1b9a6 976 pr_debug("do_boot_cpu %d Already started\n", cpu);
cb3c8b90
GOC
977 return -ENOSYS;
978 }
979
980 /*
981 * Save current MTRR state in case it was changed since early boot
982 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
983 */
984 mtrr_save_state();
985
986 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
987
988#ifdef CONFIG_X86_32
989 /* init low mem mapping */
68db065c 990 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
61165d7a 991 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
cb3c8b90 992 flush_tlb_all();
61165d7a 993 low_mappings = 1;
cb3c8b90
GOC
994
995 err = do_boot_cpu(apicid, cpu);
61165d7a
HD
996
997 zap_low_mappings();
998 low_mappings = 0;
999#else
1000 err = do_boot_cpu(apicid, cpu);
1001#endif
1002 if (err) {
cfc1b9a6 1003 pr_debug("do_boot_cpu failed %d\n", err);
61165d7a 1004 return -EIO;
cb3c8b90
GOC
1005 }
1006
1007 /*
1008 * Check TSC synchronization with the AP (keep irqs disabled
1009 * while doing so):
1010 */
1011 local_irq_save(flags);
1012 check_tsc_sync_source(cpu);
1013 local_irq_restore(flags);
1014
7c04e64a 1015 while (!cpu_online(cpu)) {
cb3c8b90
GOC
1016 cpu_relax();
1017 touch_nmi_watchdog();
1018 }
1019
1020 return 0;
1021}
1022
8aef135c
GOC
1023/*
1024 * Fall back to non SMP mode after errors.
1025 *
1026 * RED-PEN audit/test this more. I bet there is more state messed up here.
1027 */
1028static __init void disable_smp(void)
1029{
1030 cpu_present_map = cpumask_of_cpu(0);
1031 cpu_possible_map = cpumask_of_cpu(0);
8aef135c 1032 smpboot_clear_io_apic_irqs();
0f385d1d 1033
8aef135c 1034 if (smp_found_config)
b6df1b8b 1035 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 1036 else
b6df1b8b 1037 physid_set_mask_of_physid(0, &phys_cpu_present_map);
8aef135c
GOC
1038 map_cpu_to_logical_apicid();
1039 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1040 cpu_set(0, per_cpu(cpu_core_map, 0));
1041}
1042
1043/*
1044 * Various sanity checks.
1045 */
1046static int __init smp_sanity_check(unsigned max_cpus)
1047{
ac23d4ee 1048 preempt_disable();
a58f03b0
YL
1049
1050#if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
1051 if (def_to_bigsmp && nr_cpu_ids > 8) {
1052 unsigned int cpu;
1053 unsigned nr;
1054
1055 printk(KERN_WARNING
1056 "More than 8 CPUs detected - skipping them.\n"
1057 "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
1058
1059 nr = 0;
1060 for_each_present_cpu(cpu) {
1061 if (nr >= 8)
1062 cpu_clear(cpu, cpu_present_map);
1063 nr++;
1064 }
1065
1066 nr = 0;
1067 for_each_possible_cpu(cpu) {
1068 if (nr >= 8)
1069 cpu_clear(cpu, cpu_possible_map);
1070 nr++;
1071 }
1072
1073 nr_cpu_ids = 8;
1074 }
1075#endif
1076
8aef135c
GOC
1077 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1078 printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
1079 "by the BIOS.\n", hard_smp_processor_id());
1080 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1081 }
1082
1083 /*
1084 * If we couldn't find an SMP configuration at boot time,
1085 * get out of here now!
1086 */
1087 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 1088 preempt_enable();
8aef135c
GOC
1089 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1090 disable_smp();
1091 if (APIC_init_uniprocessor())
1092 printk(KERN_NOTICE "Local APIC not detected."
1093 " Using dummy APIC emulation.\n");
1094 return -1;
1095 }
1096
1097 /*
1098 * Should not be necessary because the MP table should list the boot
1099 * CPU too, but we do it for the sake of robustness anyway.
1100 */
1101 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1102 printk(KERN_NOTICE
1103 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1104 boot_cpu_physical_apicid);
1105 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1106 }
ac23d4ee 1107 preempt_enable();
8aef135c
GOC
1108
1109 /*
1110 * If we couldn't find a local APIC, then get out of here now!
1111 */
1112 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1113 !cpu_has_apic) {
1114 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1115 boot_cpu_physical_apicid);
1116 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1117 "(tell your hw vendor)\n");
1118 smpboot_clear_io_apic();
1119 return -1;
1120 }
1121
1122 verify_local_APIC();
1123
1124 /*
1125 * If SMP should be disabled, then really disable it!
1126 */
1127 if (!max_cpus) {
73d08e63 1128 printk(KERN_INFO "SMP mode deactivated.\n");
8aef135c 1129 smpboot_clear_io_apic();
d54db1ac
MR
1130
1131 localise_nmi_watchdog();
1132
e90955c2 1133 connect_bsp_APIC();
e90955c2
JB
1134 setup_local_APIC();
1135 end_local_APIC_setup();
8aef135c
GOC
1136 return -1;
1137 }
1138
1139 return 0;
1140}
1141
1142static void __init smp_cpu_index_default(void)
1143{
1144 int i;
1145 struct cpuinfo_x86 *c;
1146
7c04e64a 1147 for_each_possible_cpu(i) {
8aef135c
GOC
1148 c = &cpu_data(i);
1149 /* mark all to hotplug */
1150 c->cpu_index = NR_CPUS;
1151 }
1152}
1153
1154/*
1155 * Prepare for SMP bootup. The MP table or ACPI has been read
1156 * earlier. Just do some sanity checking here and enable APIC mode.
1157 */
1158void __init native_smp_prepare_cpus(unsigned int max_cpus)
1159{
deef3250 1160 preempt_disable();
8aef135c
GOC
1161 smp_cpu_index_default();
1162 current_cpu_data = boot_cpu_data;
1163 cpu_callin_map = cpumask_of_cpu(0);
1164 mb();
1165 /*
1166 * Setup boot CPU information
1167 */
1168 smp_store_cpu_info(0); /* Final full version of the data */
1b374e4d 1169#ifdef CONFIG_X86_32
8aef135c 1170 boot_cpu_logical_apicid = logical_smp_processor_id();
1b374e4d 1171#endif
8aef135c
GOC
1172 current_thread_info()->cpu = 0; /* needed? */
1173 set_cpu_sibling_map(0);
1174
6e1cb38a
SS
1175#ifdef CONFIG_X86_64
1176 enable_IR_x2apic();
1177 setup_apic_routing();
1178#endif
1179
8aef135c
GOC
1180 if (smp_sanity_check(max_cpus) < 0) {
1181 printk(KERN_INFO "SMP disabled\n");
1182 disable_smp();
deef3250 1183 goto out;
8aef135c
GOC
1184 }
1185
ac23d4ee 1186 preempt_disable();
4c9961d5 1187 if (read_apic_id() != boot_cpu_physical_apicid) {
8aef135c 1188 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
4c9961d5 1189 read_apic_id(), boot_cpu_physical_apicid);
8aef135c
GOC
1190 /* Or can we switch back to PIC here? */
1191 }
ac23d4ee 1192 preempt_enable();
8aef135c 1193
8aef135c 1194 connect_bsp_APIC();
b5841765 1195
8aef135c
GOC
1196 /*
1197 * Switch from PIC to APIC mode.
1198 */
1199 setup_local_APIC();
1200
1201#ifdef CONFIG_X86_64
1202 /*
1203 * Enable IO APIC before setting up error vector
1204 */
1205 if (!skip_ioapic_setup && nr_ioapics)
1206 enable_IO_APIC();
1207#endif
1208 end_local_APIC_setup();
1209
1210 map_cpu_to_logical_apicid();
1211
1212 setup_portio_remap();
1213
1214 smpboot_setup_io_apic();
1215 /*
1216 * Set up local APIC timer on boot CPU.
1217 */
1218
1219 printk(KERN_INFO "CPU%d: ", 0);
1220 print_cpu_info(&cpu_data(0));
1221 setup_boot_clock();
c4bd1fda
MS
1222
1223 if (is_uv_system())
1224 uv_system_init();
deef3250
IM
1225out:
1226 preempt_enable();
8aef135c 1227}
a8db8453
GOC
1228/*
1229 * Early setup to make printk work.
1230 */
1231void __init native_smp_prepare_boot_cpu(void)
1232{
1233 int me = smp_processor_id();
1234#ifdef CONFIG_X86_32
1235 init_gdt(me);
a8db8453 1236#endif
a939098a 1237 switch_to_new_gdt();
a8db8453
GOC
1238 /* already set me in cpu_online_map in boot_cpu_init() */
1239 cpu_set(me, cpu_callout_map);
1240 per_cpu(cpu_state, me) = CPU_ONLINE;
1241}
1242
83f7eb9c
GOC
1243void __init native_smp_cpus_done(unsigned int max_cpus)
1244{
cfc1b9a6 1245 pr_debug("Boot done.\n");
83f7eb9c
GOC
1246
1247 impress_friends();
1248 smp_checks();
1249#ifdef CONFIG_X86_IO_APIC
1250 setup_ioapic_dest();
1251#endif
1252 check_nmi_watchdog();
83f7eb9c
GOC
1253}
1254
68a1c3f8
GC
1255/*
1256 * cpu_possible_map should be static, it cannot change as cpu's
1257 * are onlined, or offlined. The reason is per-cpu data-structures
1258 * are allocated by some modules at init time, and dont expect to
1259 * do this dynamically on cpu arrival/departure.
1260 * cpu_present_map on the other hand can change dynamically.
1261 * In case when cpu_hotplug is not compiled, then we resort to current
1262 * behaviour, which is cpu_possible == cpu_present.
1263 * - Ashok Raj
1264 *
1265 * Three ways to find out the number of additional hotplug CPUs:
1266 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1267 * - The user can overwrite it with additional_cpus=NUM
1268 * - Otherwise don't reserve additional CPUs.
1269 * We do this because additional CPUs waste a lot of memory.
1270 * -AK
1271 */
1272__init void prefill_possible_map(void)
1273{
cb48bb59 1274 int i, possible;
68a1c3f8 1275
329513a3
YL
1276 /* no processor from mptable or madt */
1277 if (!num_processors)
1278 num_processors = 1;
1279
cb48bb59 1280 possible = num_processors + disabled_cpus;
68a1c3f8
GC
1281 if (possible > NR_CPUS)
1282 possible = NR_CPUS;
1283
1284 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1285 possible, max_t(int, possible - num_processors, 0));
1286
1287 for (i = 0; i < possible; i++)
1288 cpu_set(i, cpu_possible_map);
3461b0af
MT
1289
1290 nr_cpu_ids = possible;
68a1c3f8 1291}
69c18c15 1292
14adf855
CE
1293#ifdef CONFIG_HOTPLUG_CPU
1294
1295static void remove_siblinginfo(int cpu)
1296{
1297 int sibling;
1298 struct cpuinfo_x86 *c = &cpu_data(cpu);
1299
1300 for_each_cpu_mask_nr(sibling, per_cpu(cpu_core_map, cpu)) {
1301 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1302 /*/
1303 * last thread sibling in this cpu core going down
1304 */
1305 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1306 cpu_data(sibling).booted_cores--;
1307 }
1308
1309 for_each_cpu_mask_nr(sibling, per_cpu(cpu_sibling_map, cpu))
1310 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1311 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1312 cpus_clear(per_cpu(cpu_core_map, cpu));
1313 c->phys_proc_id = 0;
1314 c->cpu_core_id = 0;
1315 cpu_clear(cpu, cpu_sibling_setup_map);
1316}
1317
69c18c15
GC
1318static void __ref remove_cpu_from_maps(int cpu)
1319{
1320 cpu_clear(cpu, cpu_online_map);
69c18c15
GC
1321 cpu_clear(cpu, cpu_callout_map);
1322 cpu_clear(cpu, cpu_callin_map);
1323 /* was set by cpu_init() */
29cbeb0e 1324 cpu_clear(cpu, cpu_initialized);
23ca4bba 1325 numa_remove_cpu(cpu);
69c18c15
GC
1326}
1327
8227dce7 1328void cpu_disable_common(void)
69c18c15
GC
1329{
1330 int cpu = smp_processor_id();
69c18c15
GC
1331 /*
1332 * HACK:
1333 * Allow any queued timer interrupts to get serviced
1334 * This is only a temporary solution until we cleanup
1335 * fixup_irqs as we do for IA64.
1336 */
1337 local_irq_enable();
1338 mdelay(1);
1339
1340 local_irq_disable();
1341 remove_siblinginfo(cpu);
1342
1343 /* It's now safe to remove this processor from the online map */
d388e5fd 1344 lock_vector_lock();
69c18c15 1345 remove_cpu_from_maps(cpu);
d388e5fd 1346 unlock_vector_lock();
d7b381bb 1347 fixup_irqs();
8227dce7
AN
1348}
1349
1350int native_cpu_disable(void)
1351{
1352 int cpu = smp_processor_id();
1353
1354 /*
1355 * Perhaps use cpufreq to drop frequency, but that could go
1356 * into generic code.
1357 *
1358 * We won't take down the boot processor on i386 due to some
1359 * interrupts only being able to be serviced by the BSP.
1360 * Especially so if we're not using an IOAPIC -zwane
1361 */
1362 if (cpu == 0)
1363 return -EBUSY;
1364
1365 if (nmi_watchdog == NMI_LOCAL_APIC)
1366 stop_apic_nmi_watchdog(NULL);
1367 clear_local_APIC();
1368
1369 cpu_disable_common();
69c18c15
GC
1370 return 0;
1371}
1372
93be71b6 1373void native_cpu_die(unsigned int cpu)
69c18c15
GC
1374{
1375 /* We don't do anything here: idle task is faking death itself. */
1376 unsigned int i;
1377
1378 for (i = 0; i < 10; i++) {
1379 /* They ack this in play_dead by setting CPU_DEAD */
1380 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1381 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1382 if (1 == num_online_cpus())
1383 alternatives_smp_switch(0);
1384 return;
1385 }
1386 msleep(100);
1387 }
1388 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1389}
a21f5d88
AN
1390
1391void play_dead_common(void)
1392{
1393 idle_task_exit();
1394 reset_lazy_tlbstate();
1395 irq_ctx_exit(raw_smp_processor_id());
07bbc16a 1396 c1e_remove_cpu(raw_smp_processor_id());
a21f5d88
AN
1397
1398 mb();
1399 /* Ack it */
1400 __get_cpu_var(cpu_state) = CPU_DEAD;
1401
1402 /*
1403 * With physical CPU hotplug, we should halt the cpu
1404 */
1405 local_irq_disable();
1406}
1407
1408void native_play_dead(void)
1409{
1410 play_dead_common();
1411 wbinvd_halt();
1412}
1413
69c18c15 1414#else /* ... !CONFIG_HOTPLUG_CPU */
93be71b6 1415int native_cpu_disable(void)
69c18c15
GC
1416{
1417 return -ENOSYS;
1418}
1419
93be71b6 1420void native_cpu_die(unsigned int cpu)
69c18c15
GC
1421{
1422 /* We said "no" in __cpu_disable */
1423 BUG();
1424}
a21f5d88
AN
1425
1426void native_play_dead(void)
1427{
1428 BUG();
1429}
1430
68a1c3f8 1431#endif