x86: Remove enabling x2apic message for every CPU
[linux-2.6-block.git] / arch / x86 / kernel / smpboot.c
CommitLineData
4cedb334
GOC
1/*
2 * x86 SMP booting functions
3 *
87c6fe26 4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
8f47e163 5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
4cedb334
GOC
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
68a1c3f8
GC
42#include <linux/init.h>
43#include <linux/smp.h>
a355352b 44#include <linux/module.h>
70708a18 45#include <linux/sched.h>
69c18c15 46#include <linux/percpu.h>
91718e8d 47#include <linux/bootmem.h>
cb3c8b90
GOC
48#include <linux/err.h>
49#include <linux/nmi.h>
69575d38 50#include <linux/tboot.h>
69c18c15 51
8aef135c 52#include <asm/acpi.h>
cb3c8b90 53#include <asm/desc.h>
69c18c15
GC
54#include <asm/nmi.h>
55#include <asm/irq.h>
07bbc16a 56#include <asm/idle.h>
e44b7b75 57#include <asm/trampoline.h>
69c18c15
GC
58#include <asm/cpu.h>
59#include <asm/numa.h>
cb3c8b90
GOC
60#include <asm/pgtable.h>
61#include <asm/tlbflush.h>
62#include <asm/mtrr.h>
bbc2ff6a 63#include <asm/vmi.h>
7b6aa335 64#include <asm/apic.h>
569712b2 65#include <asm/setup.h>
bdbcdd48 66#include <asm/uv/uv.h>
cb3c8b90 67#include <linux/mc146818rtc.h>
68a1c3f8 68
1164dd00 69#include <asm/smpboot_hooks.h>
cb3c8b90 70
16ecf7a4 71#ifdef CONFIG_X86_32
4cedb334 72u8 apicid_2_node[MAX_APICID];
61165d7a 73static int low_mappings;
acbb6734
GOC
74#endif
75
a8db8453
GOC
76/* State of each CPU */
77DEFINE_PER_CPU(int, cpu_state) = { 0 };
78
cb3c8b90
GOC
79/* Store all idle threads, this can be reused instead of creating
80* a new thread. Also avoids complicated thread destroy functionality
81* for idle threads.
82*/
83#ifdef CONFIG_HOTPLUG_CPU
84/*
85 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
86 * removed after init for !CONFIG_HOTPLUG_CPU.
87 */
88static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
89#define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
90#define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
91#else
f86c9985 92static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
cb3c8b90
GOC
93#define get_idle_for_cpu(x) (idle_thread_array[(x)])
94#define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
95#endif
f6bc4029 96
a355352b
GC
97/* Number of siblings per CPU package */
98int smp_num_siblings = 1;
99EXPORT_SYMBOL(smp_num_siblings);
100
101/* Last level cache ID of each logical CPU */
102DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
103
a355352b 104/* representing HT siblings of each logical CPU */
7ad728f9 105DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
a355352b
GC
106EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
107
108/* representing HT and core siblings of each logical CPU */
7ad728f9 109DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
a355352b
GC
110EXPORT_PER_CPU_SYMBOL(cpu_core_map);
111
112/* Per CPU bogomips and other parameters */
113DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
114EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 115
2b6163bf 116atomic_t init_deasserted;
cb3c8b90 117
7cc3959e 118#if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
7cc3959e
GOC
119/* which node each logical CPU is on */
120int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
121EXPORT_SYMBOL(cpu_to_node_map);
122
123/* set up a mapping between cpu and node. */
124static void map_cpu_to_node(int cpu, int node)
125{
126 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
c032ef60 127 cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
7cc3959e
GOC
128 cpu_to_node_map[cpu] = node;
129}
130
131/* undo a mapping between cpu and node. */
132static void unmap_cpu_to_node(int cpu)
133{
134 int node;
135
136 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
137 for (node = 0; node < MAX_NUMNODES; node++)
c032ef60 138 cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
7cc3959e
GOC
139 cpu_to_node_map[cpu] = 0;
140}
141#else /* !(CONFIG_NUMA && CONFIG_X86_32) */
142#define map_cpu_to_node(cpu, node) ({})
143#define unmap_cpu_to_node(cpu) ({})
144#endif
145
146#ifdef CONFIG_X86_32
1b374e4d
SS
147static int boot_cpu_logical_apicid;
148
7cc3959e
GOC
149u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
150 { [0 ... NR_CPUS-1] = BAD_APICID };
151
a4928cff 152static void map_cpu_to_logical_apicid(void)
7cc3959e
GOC
153{
154 int cpu = smp_processor_id();
155 int apicid = logical_smp_processor_id();
3f57a318 156 int node = apic->apicid_to_node(apicid);
7cc3959e
GOC
157
158 if (!node_online(node))
159 node = first_online_node;
160
161 cpu_2_logical_apicid[cpu] = apicid;
162 map_cpu_to_node(cpu, node);
163}
164
1481a3dd 165void numa_remove_cpu(int cpu)
7cc3959e
GOC
166{
167 cpu_2_logical_apicid[cpu] = BAD_APICID;
168 unmap_cpu_to_node(cpu);
169}
170#else
7cc3959e
GOC
171#define map_cpu_to_logical_apicid() do {} while (0)
172#endif
173
cb3c8b90
GOC
174/*
175 * Report back to the Boot Processor.
176 * Running on AP.
177 */
a4928cff 178static void __cpuinit smp_callin(void)
cb3c8b90
GOC
179{
180 int cpuid, phys_id;
181 unsigned long timeout;
182
183 /*
184 * If waken up by an INIT in an 82489DX configuration
185 * we may get here before an INIT-deassert IPI reaches
186 * our local APIC. We have to wait for the IPI or we'll
187 * lock up on an APIC access.
188 */
a9659366
IM
189 if (apic->wait_for_init_deassert)
190 apic->wait_for_init_deassert(&init_deasserted);
cb3c8b90
GOC
191
192 /*
193 * (This works even if the APIC is not enabled.)
194 */
4c9961d5 195 phys_id = read_apic_id();
cb3c8b90 196 cpuid = smp_processor_id();
c2d1cec1 197 if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
cb3c8b90
GOC
198 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
199 phys_id, cpuid);
200 }
cfc1b9a6 201 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
cb3c8b90
GOC
202
203 /*
204 * STARTUP IPIs are fragile beasts as they might sometimes
205 * trigger some glue motherboard logic. Complete APIC bus
206 * silence for 1 second, this overestimates the time the
207 * boot CPU is spending to send the up to 2 STARTUP IPIs
208 * by a factor of two. This should be enough.
209 */
210
211 /*
212 * Waiting 2s total for startup (udelay is not yet working)
213 */
214 timeout = jiffies + 2*HZ;
215 while (time_before(jiffies, timeout)) {
216 /*
217 * Has the boot CPU finished it's STARTUP sequence?
218 */
c2d1cec1 219 if (cpumask_test_cpu(cpuid, cpu_callout_mask))
cb3c8b90
GOC
220 break;
221 cpu_relax();
222 }
223
224 if (!time_before(jiffies, timeout)) {
225 panic("%s: CPU%d started up but did not get a callout!\n",
226 __func__, cpuid);
227 }
228
229 /*
230 * the boot CPU has finished the init stage and is spinning
231 * on callin_map until we finish. We are free to set up this
232 * CPU, first the APIC. (this is probably redundant on most
233 * boards)
234 */
235
cfc1b9a6 236 pr_debug("CALLIN, before setup_local_APIC().\n");
333344d9
IM
237 if (apic->smp_callin_clear_local_apic)
238 apic->smp_callin_clear_local_apic();
cb3c8b90
GOC
239 setup_local_APIC();
240 end_local_APIC_setup();
241 map_cpu_to_logical_apicid();
242
e545a614 243 notify_cpu_starting(cpuid);
cb3c8b90
GOC
244 /*
245 * Get our bogomips.
246 *
247 * Need to enable IRQs because it can take longer and then
248 * the NMI watchdog might kill us.
249 */
250 local_irq_enable();
251 calibrate_delay();
252 local_irq_disable();
cfc1b9a6 253 pr_debug("Stack at about %p\n", &cpuid);
cb3c8b90
GOC
254
255 /*
256 * Save our processor parameters
257 */
258 smp_store_cpu_info(cpuid);
259
260 /*
261 * Allow the master to continue.
262 */
c2d1cec1 263 cpumask_set_cpu(cpuid, cpu_callin_mask);
cb3c8b90
GOC
264}
265
bbc2ff6a
GOC
266/*
267 * Activate a secondary processor.
268 */
0ca59dd9 269notrace static void __cpuinit start_secondary(void *unused)
bbc2ff6a
GOC
270{
271 /*
272 * Don't put *anything* before cpu_init(), SMP booting is too
273 * fragile that we want to limit the things done here to the
274 * most necessary things.
275 */
bbc2ff6a 276 vmi_bringup();
bbc2ff6a
GOC
277 cpu_init();
278 preempt_disable();
279 smp_callin();
280
281 /* otherwise gcc will move up smp_processor_id before the cpu_init */
282 barrier();
283 /*
284 * Check TSC synchronization with the BP:
285 */
286 check_tsc_sync_target();
287
288 if (nmi_watchdog == NMI_IO_APIC) {
289 disable_8259A_irq(0);
290 enable_NMI_through_LVT0();
291 enable_8259A_irq(0);
292 }
293
61165d7a
HD
294#ifdef CONFIG_X86_32
295 while (low_mappings)
296 cpu_relax();
297 __flush_tlb_all();
298#endif
299
4f062896 300 /* This must be done before setting cpu_online_mask */
bbc2ff6a
GOC
301 set_cpu_sibling_map(raw_smp_processor_id());
302 wmb();
303
304 /*
305 * We need to hold call_lock, so there is no inconsistency
306 * between the time smp_call_function() determines number of
307 * IPI recipients, and the time when the determination is made
308 * for which cpus receive the IPI. Holding this
309 * lock helps us to not include this cpu in a currently in progress
310 * smp_call_function().
d388e5fd
EB
311 *
312 * We need to hold vector_lock so there the set of online cpus
313 * does not change while we are assigning vectors to cpus. Holding
314 * this lock ensures we don't half assign or remove an irq from a cpu.
bbc2ff6a 315 */
0cefa5b9 316 ipi_call_lock();
d388e5fd
EB
317 lock_vector_lock();
318 __setup_vector_irq(smp_processor_id());
c2d1cec1 319 set_cpu_online(smp_processor_id(), true);
d388e5fd 320 unlock_vector_lock();
0cefa5b9 321 ipi_call_unlock();
bbc2ff6a
GOC
322 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
323
0cefa5b9
MS
324 /* enable local interrupts */
325 local_irq_enable();
326
736decac 327 x86_cpuinit.setup_percpu_clockev();
bbc2ff6a
GOC
328
329 wmb();
330 cpu_idle();
331}
332
155dd720
RR
333#ifdef CONFIG_CPUMASK_OFFSTACK
334/* In this case, llc_shared_map is a pointer to a cpumask. */
335static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
336 const struct cpuinfo_x86 *src)
337{
338 struct cpumask *llc = dst->llc_shared_map;
339 *dst = *src;
340 dst->llc_shared_map = llc;
341}
342#else
343static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
344 const struct cpuinfo_x86 *src)
345{
346 *dst = *src;
347}
348#endif /* CONFIG_CPUMASK_OFFSTACK */
349
1d89a7f0
GOC
350/*
351 * The bootstrap kernel entry code has set these up. Save them for
352 * a given CPU
353 */
354
355void __cpuinit smp_store_cpu_info(int id)
356{
357 struct cpuinfo_x86 *c = &cpu_data(id);
358
155dd720 359 copy_cpuinfo_x86(c, &boot_cpu_data);
1d89a7f0
GOC
360 c->cpu_index = id;
361 if (id != 0)
362 identify_secondary_cpu(c);
1d89a7f0
GOC
363}
364
365
768d9505
GC
366void __cpuinit set_cpu_sibling_map(int cpu)
367{
368 int i;
369 struct cpuinfo_x86 *c = &cpu_data(cpu);
370
c2d1cec1 371 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
768d9505
GC
372
373 if (smp_num_siblings > 1) {
c2d1cec1
MT
374 for_each_cpu(i, cpu_sibling_setup_mask) {
375 struct cpuinfo_x86 *o = &cpu_data(i);
376
377 if (c->phys_proc_id == o->phys_proc_id &&
378 c->cpu_core_id == o->cpu_core_id) {
379 cpumask_set_cpu(i, cpu_sibling_mask(cpu));
380 cpumask_set_cpu(cpu, cpu_sibling_mask(i));
381 cpumask_set_cpu(i, cpu_core_mask(cpu));
382 cpumask_set_cpu(cpu, cpu_core_mask(i));
155dd720
RR
383 cpumask_set_cpu(i, c->llc_shared_map);
384 cpumask_set_cpu(cpu, o->llc_shared_map);
768d9505
GC
385 }
386 }
387 } else {
c2d1cec1 388 cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
768d9505
GC
389 }
390
155dd720 391 cpumask_set_cpu(cpu, c->llc_shared_map);
768d9505
GC
392
393 if (current_cpu_data.x86_max_cores == 1) {
c2d1cec1 394 cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
768d9505
GC
395 c->booted_cores = 1;
396 return;
397 }
398
c2d1cec1 399 for_each_cpu(i, cpu_sibling_setup_mask) {
768d9505
GC
400 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
401 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
155dd720
RR
402 cpumask_set_cpu(i, c->llc_shared_map);
403 cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
768d9505
GC
404 }
405 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
c2d1cec1
MT
406 cpumask_set_cpu(i, cpu_core_mask(cpu));
407 cpumask_set_cpu(cpu, cpu_core_mask(i));
768d9505
GC
408 /*
409 * Does this new cpu bringup a new core?
410 */
c2d1cec1 411 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
768d9505
GC
412 /*
413 * for each core in package, increment
414 * the booted_cores for this new cpu
415 */
c2d1cec1 416 if (cpumask_first(cpu_sibling_mask(i)) == i)
768d9505
GC
417 c->booted_cores++;
418 /*
419 * increment the core count for all
420 * the other cpus in this package
421 */
422 if (i != cpu)
423 cpu_data(i).booted_cores++;
424 } else if (i != cpu && !c->booted_cores)
425 c->booted_cores = cpu_data(i).booted_cores;
426 }
427 }
428}
429
70708a18 430/* maps the cpu to the sched domain representing multi-core */
030bb203 431const struct cpumask *cpu_coregroup_mask(int cpu)
70708a18
GC
432{
433 struct cpuinfo_x86 *c = &cpu_data(cpu);
434 /*
435 * For perf, we return last level cache shared map.
436 * And for power savings, we return cpu_core_map
437 */
5a925b42
AH
438 if ((sched_mc_power_savings || sched_smt_power_savings) &&
439 !(cpu_has(c, X86_FEATURE_AMD_DCM)))
c2d1cec1 440 return cpu_core_mask(cpu);
70708a18 441 else
155dd720 442 return c->llc_shared_map;
030bb203
RR
443}
444
a4928cff 445static void impress_friends(void)
904541e2
GOC
446{
447 int cpu;
448 unsigned long bogosum = 0;
449 /*
450 * Allow the user to impress friends.
451 */
cfc1b9a6 452 pr_debug("Before bogomips.\n");
904541e2 453 for_each_possible_cpu(cpu)
c2d1cec1 454 if (cpumask_test_cpu(cpu, cpu_callout_mask))
904541e2
GOC
455 bogosum += cpu_data(cpu).loops_per_jiffy;
456 printk(KERN_INFO
457 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
f68e00a3 458 num_online_cpus(),
904541e2
GOC
459 bogosum/(500000/HZ),
460 (bogosum/(5000/HZ))%100);
461
cfc1b9a6 462 pr_debug("Before bogocount - setting activated=1.\n");
904541e2
GOC
463}
464
569712b2 465void __inquire_remote_apic(int apicid)
cb3c8b90
GOC
466{
467 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
468 char *names[] = { "ID", "VERSION", "SPIV" };
469 int timeout;
470 u32 status;
471
823b259b 472 printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
cb3c8b90
GOC
473
474 for (i = 0; i < ARRAY_SIZE(regs); i++) {
823b259b 475 printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
cb3c8b90
GOC
476
477 /*
478 * Wait for idle.
479 */
480 status = safe_apic_wait_icr_idle();
481 if (status)
482 printk(KERN_CONT
483 "a previous APIC delivery may have failed\n");
484
1b374e4d 485 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
cb3c8b90
GOC
486
487 timeout = 0;
488 do {
489 udelay(100);
490 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
491 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
492
493 switch (status) {
494 case APIC_ICR_RR_VALID:
495 status = apic_read(APIC_RRR);
496 printk(KERN_CONT "%08x\n", status);
497 break;
498 default:
499 printk(KERN_CONT "failed\n");
500 }
501 }
502}
503
cb3c8b90
GOC
504/*
505 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
506 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
507 * won't ... remember to clear down the APIC, etc later.
508 */
cece3155 509int __cpuinit
569712b2 510wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
cb3c8b90
GOC
511{
512 unsigned long send_status, accept_status = 0;
513 int maxlvt;
514
515 /* Target chip */
cb3c8b90
GOC
516 /* Boot on the stack */
517 /* Kick the second */
bdb1a9b6 518 apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
cb3c8b90 519
cfc1b9a6 520 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
521 send_status = safe_apic_wait_icr_idle();
522
523 /*
524 * Give the other CPU some time to accept the IPI.
525 */
526 udelay(200);
569712b2 527 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
59ef48a5
CG
528 maxlvt = lapic_get_maxlvt();
529 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
530 apic_write(APIC_ESR, 0);
531 accept_status = (apic_read(APIC_ESR) & 0xEF);
532 }
cfc1b9a6 533 pr_debug("NMI sent.\n");
cb3c8b90
GOC
534
535 if (send_status)
536 printk(KERN_ERR "APIC never delivered???\n");
537 if (accept_status)
538 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
539
540 return (send_status | accept_status);
541}
cb3c8b90 542
cece3155 543static int __cpuinit
569712b2 544wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
cb3c8b90
GOC
545{
546 unsigned long send_status, accept_status = 0;
547 int maxlvt, num_starts, j;
548
593f4a78
MR
549 maxlvt = lapic_get_maxlvt();
550
cb3c8b90
GOC
551 /*
552 * Be paranoid about clearing APIC errors.
553 */
554 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
593f4a78
MR
555 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
556 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
557 apic_read(APIC_ESR);
558 }
559
cfc1b9a6 560 pr_debug("Asserting INIT.\n");
cb3c8b90
GOC
561
562 /*
563 * Turn INIT on target chip
564 */
cb3c8b90
GOC
565 /*
566 * Send IPI
567 */
1b374e4d
SS
568 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
569 phys_apicid);
cb3c8b90 570
cfc1b9a6 571 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
572 send_status = safe_apic_wait_icr_idle();
573
574 mdelay(10);
575
cfc1b9a6 576 pr_debug("Deasserting INIT.\n");
cb3c8b90
GOC
577
578 /* Target chip */
cb3c8b90 579 /* Send IPI */
1b374e4d 580 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
cb3c8b90 581
cfc1b9a6 582 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
583 send_status = safe_apic_wait_icr_idle();
584
585 mb();
586 atomic_set(&init_deasserted, 1);
587
588 /*
589 * Should we send STARTUP IPIs ?
590 *
591 * Determine this based on the APIC version.
592 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
593 */
594 if (APIC_INTEGRATED(apic_version[phys_apicid]))
595 num_starts = 2;
596 else
597 num_starts = 0;
598
599 /*
600 * Paravirt / VMI wants a startup IPI hook here to set up the
601 * target processor state.
602 */
603 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
cb3c8b90 604 (unsigned long)stack_start.sp);
cb3c8b90
GOC
605
606 /*
607 * Run STARTUP IPI loop.
608 */
cfc1b9a6 609 pr_debug("#startup loops: %d.\n", num_starts);
cb3c8b90 610
cb3c8b90 611 for (j = 1; j <= num_starts; j++) {
cfc1b9a6 612 pr_debug("Sending STARTUP #%d.\n", j);
593f4a78
MR
613 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
614 apic_write(APIC_ESR, 0);
cb3c8b90 615 apic_read(APIC_ESR);
cfc1b9a6 616 pr_debug("After apic_write.\n");
cb3c8b90
GOC
617
618 /*
619 * STARTUP IPI
620 */
621
622 /* Target chip */
cb3c8b90
GOC
623 /* Boot on the stack */
624 /* Kick the second */
1b374e4d
SS
625 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
626 phys_apicid);
cb3c8b90
GOC
627
628 /*
629 * Give the other CPU some time to accept the IPI.
630 */
631 udelay(300);
632
cfc1b9a6 633 pr_debug("Startup point 1.\n");
cb3c8b90 634
cfc1b9a6 635 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
636 send_status = safe_apic_wait_icr_idle();
637
638 /*
639 * Give the other CPU some time to accept the IPI.
640 */
641 udelay(200);
593f4a78 642 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 643 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
644 accept_status = (apic_read(APIC_ESR) & 0xEF);
645 if (send_status || accept_status)
646 break;
647 }
cfc1b9a6 648 pr_debug("After Startup.\n");
cb3c8b90
GOC
649
650 if (send_status)
651 printk(KERN_ERR "APIC never delivered???\n");
652 if (accept_status)
653 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
654
655 return (send_status | accept_status);
656}
cb3c8b90
GOC
657
658struct create_idle {
659 struct work_struct work;
660 struct task_struct *idle;
661 struct completion done;
662 int cpu;
663};
664
665static void __cpuinit do_fork_idle(struct work_struct *work)
666{
667 struct create_idle *c_idle =
668 container_of(work, struct create_idle, work);
669
670 c_idle->idle = fork_idle(c_idle->cpu);
671 complete(&c_idle->done);
672}
673
cb3c8b90
GOC
674/*
675 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
676 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
1f5bcabf
IM
677 * Returns zero if CPU booted OK, else error code from
678 * ->wakeup_secondary_cpu.
cb3c8b90 679 */
ab6fb7c0 680static int __cpuinit do_boot_cpu(int apicid, int cpu)
cb3c8b90
GOC
681{
682 unsigned long boot_error = 0;
cb3c8b90 683 unsigned long start_ip;
ab6fb7c0 684 int timeout;
cb3c8b90 685 struct create_idle c_idle = {
ab6fb7c0
IM
686 .cpu = cpu,
687 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
cb3c8b90 688 };
ab6fb7c0 689
dc186ad7 690 INIT_WORK_ON_STACK(&c_idle.work, do_fork_idle);
cb3c8b90 691
cb3c8b90
GOC
692 alternatives_smp_switch(1);
693
694 c_idle.idle = get_idle_for_cpu(cpu);
695
696 /*
697 * We can't use kernel_thread since we must avoid to
698 * reschedule the child.
699 */
700 if (c_idle.idle) {
701 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
702 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
703 init_idle(c_idle.idle, cpu);
704 goto do_rest;
705 }
706
707 if (!keventd_up() || current_is_keventd())
708 c_idle.work.func(&c_idle.work);
709 else {
710 schedule_work(&c_idle.work);
711 wait_for_completion(&c_idle.done);
712 }
713
714 if (IS_ERR(c_idle.idle)) {
715 printk("failed fork for CPU %d\n", cpu);
dc186ad7 716 destroy_work_on_stack(&c_idle.work);
cb3c8b90
GOC
717 return PTR_ERR(c_idle.idle);
718 }
719
720 set_idle_for_cpu(cpu, c_idle.idle);
721do_rest:
cb3c8b90 722 per_cpu(current_task, cpu) = c_idle.idle;
c6f5e0ac 723#ifdef CONFIG_X86_32
cb3c8b90 724 /* Stack for startup_32 can be just as for start_secondary onwards */
cb3c8b90
GOC
725 irq_ctx_init(cpu);
726#else
cb3c8b90 727 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
004aa322 728 initial_gs = per_cpu_offset(cpu);
9af45651
BG
729 per_cpu(kernel_stack, cpu) =
730 (unsigned long)task_stack_page(c_idle.idle) -
731 KERNEL_STACK_OFFSET + THREAD_SIZE;
cb3c8b90 732#endif
a939098a 733 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
3e970473 734 initial_code = (unsigned long)start_secondary;
9cf4f298 735 stack_start.sp = (void *) c_idle.idle->thread.sp;
cb3c8b90
GOC
736
737 /* start_ip had better be page-aligned! */
738 start_ip = setup_trampoline();
739
740 /* So we see what's up */
823b259b 741 printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
cb3c8b90
GOC
742 cpu, apicid, start_ip);
743
744 /*
745 * This grunge runs the startup process for
746 * the targeted processor.
747 */
748
749 atomic_set(&init_deasserted, 0);
750
34d05591 751 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 752
cfc1b9a6 753 pr_debug("Setting warm reset code and vector.\n");
cb3c8b90 754
34d05591
JS
755 smpboot_setup_warm_reset_vector(start_ip);
756 /*
757 * Be paranoid about clearing APIC errors.
db96b0a0
CG
758 */
759 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
760 apic_write(APIC_ESR, 0);
761 apic_read(APIC_ESR);
762 }
34d05591 763 }
cb3c8b90 764
cb3c8b90 765 /*
1f5bcabf
IM
766 * Kick the secondary CPU. Use the method in the APIC driver
767 * if it's defined - or use an INIT boot APIC message otherwise:
cb3c8b90 768 */
1f5bcabf
IM
769 if (apic->wakeup_secondary_cpu)
770 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
771 else
772 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
cb3c8b90
GOC
773
774 if (!boot_error) {
775 /*
776 * allow APs to start initializing.
777 */
cfc1b9a6 778 pr_debug("Before Callout %d.\n", cpu);
c2d1cec1 779 cpumask_set_cpu(cpu, cpu_callout_mask);
cfc1b9a6 780 pr_debug("After Callout %d.\n", cpu);
cb3c8b90
GOC
781
782 /*
783 * Wait 5s total for a response
784 */
785 for (timeout = 0; timeout < 50000; timeout++) {
c2d1cec1 786 if (cpumask_test_cpu(cpu, cpu_callin_mask))
cb3c8b90
GOC
787 break; /* It has booted */
788 udelay(100);
789 }
790
c2d1cec1 791 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
cb3c8b90 792 /* number CPUs logically, starting from 1 (BSP is 0) */
cfc1b9a6 793 pr_debug("OK.\n");
cb3c8b90
GOC
794 printk(KERN_INFO "CPU%d: ", cpu);
795 print_cpu_info(&cpu_data(cpu));
cfc1b9a6 796 pr_debug("CPU has booted.\n");
cb3c8b90
GOC
797 } else {
798 boot_error = 1;
799 if (*((volatile unsigned char *)trampoline_base)
800 == 0xA5)
801 /* trampoline started but...? */
802 printk(KERN_ERR "Stuck ??\n");
803 else
804 /* trampoline code not run */
805 printk(KERN_ERR "Not responding.\n");
25dc0049
IM
806 if (apic->inquire_remote_apic)
807 apic->inquire_remote_apic(apicid);
cb3c8b90
GOC
808 }
809 }
1a51e3a0 810
cb3c8b90
GOC
811 if (boot_error) {
812 /* Try to put things back the way they were before ... */
23ca4bba 813 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
c2d1cec1
MT
814
815 /* was set by do_boot_cpu() */
816 cpumask_clear_cpu(cpu, cpu_callout_mask);
817
818 /* was set by cpu_init() */
819 cpumask_clear_cpu(cpu, cpu_initialized_mask);
820
821 set_cpu_present(cpu, false);
cb3c8b90
GOC
822 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
823 }
824
825 /* mark "stuck" area as not stuck */
826 *((volatile unsigned long *)trampoline_base) = 0;
827
02421f98
YL
828 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
829 /*
830 * Cleanup possible dangling ends...
831 */
832 smpboot_restore_warm_reset_vector();
833 }
63d38198 834
dc186ad7 835 destroy_work_on_stack(&c_idle.work);
cb3c8b90
GOC
836 return boot_error;
837}
838
839int __cpuinit native_cpu_up(unsigned int cpu)
840{
a21769a4 841 int apicid = apic->cpu_present_to_apicid(cpu);
cb3c8b90
GOC
842 unsigned long flags;
843 int err;
844
845 WARN_ON(irqs_disabled());
846
cfc1b9a6 847 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
cb3c8b90
GOC
848
849 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
850 !physid_isset(apicid, phys_cpu_present_map)) {
851 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
852 return -EINVAL;
853 }
854
855 /*
856 * Already booted CPU?
857 */
c2d1cec1 858 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
cfc1b9a6 859 pr_debug("do_boot_cpu %d Already started\n", cpu);
cb3c8b90
GOC
860 return -ENOSYS;
861 }
862
863 /*
864 * Save current MTRR state in case it was changed since early boot
865 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
866 */
867 mtrr_save_state();
868
869 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
870
871#ifdef CONFIG_X86_32
872 /* init low mem mapping */
68db065c 873 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
61165d7a 874 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
cb3c8b90 875 flush_tlb_all();
61165d7a 876 low_mappings = 1;
cb3c8b90
GOC
877
878 err = do_boot_cpu(apicid, cpu);
61165d7a 879
55cd6367 880 zap_low_mappings(false);
61165d7a
HD
881 low_mappings = 0;
882#else
883 err = do_boot_cpu(apicid, cpu);
884#endif
885 if (err) {
cfc1b9a6 886 pr_debug("do_boot_cpu failed %d\n", err);
61165d7a 887 return -EIO;
cb3c8b90
GOC
888 }
889
890 /*
891 * Check TSC synchronization with the AP (keep irqs disabled
892 * while doing so):
893 */
894 local_irq_save(flags);
895 check_tsc_sync_source(cpu);
896 local_irq_restore(flags);
897
7c04e64a 898 while (!cpu_online(cpu)) {
cb3c8b90
GOC
899 cpu_relax();
900 touch_nmi_watchdog();
901 }
902
903 return 0;
904}
905
8aef135c
GOC
906/*
907 * Fall back to non SMP mode after errors.
908 *
909 * RED-PEN audit/test this more. I bet there is more state messed up here.
910 */
911static __init void disable_smp(void)
912{
4f062896
RR
913 init_cpu_present(cpumask_of(0));
914 init_cpu_possible(cpumask_of(0));
8aef135c 915 smpboot_clear_io_apic_irqs();
0f385d1d 916
8aef135c 917 if (smp_found_config)
b6df1b8b 918 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 919 else
b6df1b8b 920 physid_set_mask_of_physid(0, &phys_cpu_present_map);
8aef135c 921 map_cpu_to_logical_apicid();
c2d1cec1
MT
922 cpumask_set_cpu(0, cpu_sibling_mask(0));
923 cpumask_set_cpu(0, cpu_core_mask(0));
8aef135c
GOC
924}
925
926/*
927 * Various sanity checks.
928 */
929static int __init smp_sanity_check(unsigned max_cpus)
930{
ac23d4ee 931 preempt_disable();
a58f03b0 932
1ff2f20d 933#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
a58f03b0
YL
934 if (def_to_bigsmp && nr_cpu_ids > 8) {
935 unsigned int cpu;
936 unsigned nr;
937
938 printk(KERN_WARNING
939 "More than 8 CPUs detected - skipping them.\n"
26f7ef14 940 "Use CONFIG_X86_BIGSMP.\n");
a58f03b0
YL
941
942 nr = 0;
943 for_each_present_cpu(cpu) {
944 if (nr >= 8)
c2d1cec1 945 set_cpu_present(cpu, false);
a58f03b0
YL
946 nr++;
947 }
948
949 nr = 0;
950 for_each_possible_cpu(cpu) {
951 if (nr >= 8)
c2d1cec1 952 set_cpu_possible(cpu, false);
a58f03b0
YL
953 nr++;
954 }
955
956 nr_cpu_ids = 8;
957 }
958#endif
959
8aef135c 960 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
55c395b4
MT
961 printk(KERN_WARNING
962 "weird, boot CPU (#%d) not listed by the BIOS.\n",
963 hard_smp_processor_id());
964
8aef135c
GOC
965 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
966 }
967
968 /*
969 * If we couldn't find an SMP configuration at boot time,
970 * get out of here now!
971 */
972 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 973 preempt_enable();
8aef135c
GOC
974 printk(KERN_NOTICE "SMP motherboard not detected.\n");
975 disable_smp();
976 if (APIC_init_uniprocessor())
977 printk(KERN_NOTICE "Local APIC not detected."
978 " Using dummy APIC emulation.\n");
979 return -1;
980 }
981
982 /*
983 * Should not be necessary because the MP table should list the boot
984 * CPU too, but we do it for the sake of robustness anyway.
985 */
a27a6210 986 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
8aef135c
GOC
987 printk(KERN_NOTICE
988 "weird, boot CPU (#%d) not listed by the BIOS.\n",
989 boot_cpu_physical_apicid);
990 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
991 }
ac23d4ee 992 preempt_enable();
8aef135c
GOC
993
994 /*
995 * If we couldn't find a local APIC, then get out of here now!
996 */
997 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
998 !cpu_has_apic) {
103428e5
CG
999 if (!disable_apic) {
1000 pr_err("BIOS bug, local APIC #%d not detected!...\n",
1001 boot_cpu_physical_apicid);
1002 pr_err("... forcing use of dummy APIC emulation."
8aef135c 1003 "(tell your hw vendor)\n");
103428e5 1004 }
8aef135c 1005 smpboot_clear_io_apic();
65a4e574 1006 arch_disable_smp_support();
8aef135c
GOC
1007 return -1;
1008 }
1009
1010 verify_local_APIC();
1011
1012 /*
1013 * If SMP should be disabled, then really disable it!
1014 */
1015 if (!max_cpus) {
73d08e63 1016 printk(KERN_INFO "SMP mode deactivated.\n");
8aef135c 1017 smpboot_clear_io_apic();
d54db1ac
MR
1018
1019 localise_nmi_watchdog();
1020
e90955c2 1021 connect_bsp_APIC();
e90955c2
JB
1022 setup_local_APIC();
1023 end_local_APIC_setup();
8aef135c
GOC
1024 return -1;
1025 }
1026
1027 return 0;
1028}
1029
1030static void __init smp_cpu_index_default(void)
1031{
1032 int i;
1033 struct cpuinfo_x86 *c;
1034
7c04e64a 1035 for_each_possible_cpu(i) {
8aef135c
GOC
1036 c = &cpu_data(i);
1037 /* mark all to hotplug */
9628937d 1038 c->cpu_index = nr_cpu_ids;
8aef135c
GOC
1039 }
1040}
1041
1042/*
1043 * Prepare for SMP bootup. The MP table or ACPI has been read
1044 * earlier. Just do some sanity checking here and enable APIC mode.
1045 */
1046void __init native_smp_prepare_cpus(unsigned int max_cpus)
1047{
7ad728f9
RR
1048 unsigned int i;
1049
deef3250 1050 preempt_disable();
8aef135c
GOC
1051 smp_cpu_index_default();
1052 current_cpu_data = boot_cpu_data;
c2d1cec1 1053 cpumask_copy(cpu_callin_mask, cpumask_of(0));
8aef135c
GOC
1054 mb();
1055 /*
1056 * Setup boot CPU information
1057 */
1058 smp_store_cpu_info(0); /* Final full version of the data */
1b374e4d 1059#ifdef CONFIG_X86_32
8aef135c 1060 boot_cpu_logical_apicid = logical_smp_processor_id();
1b374e4d 1061#endif
8aef135c 1062 current_thread_info()->cpu = 0; /* needed? */
7ad728f9 1063 for_each_possible_cpu(i) {
79f55997
LZ
1064 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1065 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
1066 zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
7ad728f9 1067 }
8aef135c
GOC
1068 set_cpu_sibling_map(0);
1069
6e1cb38a 1070 enable_IR_x2apic();
06cd9a7d 1071#ifdef CONFIG_X86_64
72ce0165 1072 default_setup_apic_routing();
6e1cb38a
SS
1073#endif
1074
8aef135c
GOC
1075 if (smp_sanity_check(max_cpus) < 0) {
1076 printk(KERN_INFO "SMP disabled\n");
1077 disable_smp();
deef3250 1078 goto out;
8aef135c
GOC
1079 }
1080
ac23d4ee 1081 preempt_disable();
4c9961d5 1082 if (read_apic_id() != boot_cpu_physical_apicid) {
8aef135c 1083 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
4c9961d5 1084 read_apic_id(), boot_cpu_physical_apicid);
8aef135c
GOC
1085 /* Or can we switch back to PIC here? */
1086 }
ac23d4ee 1087 preempt_enable();
8aef135c 1088
8aef135c 1089 connect_bsp_APIC();
b5841765 1090
8aef135c
GOC
1091 /*
1092 * Switch from PIC to APIC mode.
1093 */
1094 setup_local_APIC();
1095
8aef135c
GOC
1096 /*
1097 * Enable IO APIC before setting up error vector
1098 */
1099 if (!skip_ioapic_setup && nr_ioapics)
1100 enable_IO_APIC();
88d0f550 1101
8aef135c
GOC
1102 end_local_APIC_setup();
1103
1104 map_cpu_to_logical_apicid();
1105
d83093b5
IM
1106 if (apic->setup_portio_remap)
1107 apic->setup_portio_remap();
8aef135c
GOC
1108
1109 smpboot_setup_io_apic();
1110 /*
1111 * Set up local APIC timer on boot CPU.
1112 */
1113
1114 printk(KERN_INFO "CPU%d: ", 0);
1115 print_cpu_info(&cpu_data(0));
736decac 1116 x86_init.timers.setup_percpu_clockev();
c4bd1fda
MS
1117
1118 if (is_uv_system())
1119 uv_system_init();
d0af9eed
SS
1120
1121 set_mtrr_aps_delayed_init();
deef3250
IM
1122out:
1123 preempt_enable();
8aef135c 1124}
d0af9eed
SS
1125
1126void arch_enable_nonboot_cpus_begin(void)
1127{
1128 set_mtrr_aps_delayed_init();
1129}
1130
1131void arch_enable_nonboot_cpus_end(void)
1132{
1133 mtrr_aps_init();
1134}
1135
a8db8453
GOC
1136/*
1137 * Early setup to make printk work.
1138 */
1139void __init native_smp_prepare_boot_cpu(void)
1140{
1141 int me = smp_processor_id();
552be871 1142 switch_to_new_gdt(me);
c2d1cec1
MT
1143 /* already set me in cpu_online_mask in boot_cpu_init() */
1144 cpumask_set_cpu(me, cpu_callout_mask);
a8db8453
GOC
1145 per_cpu(cpu_state, me) = CPU_ONLINE;
1146}
1147
83f7eb9c
GOC
1148void __init native_smp_cpus_done(unsigned int max_cpus)
1149{
cfc1b9a6 1150 pr_debug("Boot done.\n");
83f7eb9c
GOC
1151
1152 impress_friends();
83f7eb9c
GOC
1153#ifdef CONFIG_X86_IO_APIC
1154 setup_ioapic_dest();
1155#endif
1156 check_nmi_watchdog();
d0af9eed 1157 mtrr_aps_init();
83f7eb9c
GOC
1158}
1159
3b11ce7f
MT
1160static int __initdata setup_possible_cpus = -1;
1161static int __init _setup_possible_cpus(char *str)
1162{
1163 get_option(&str, &setup_possible_cpus);
1164 return 0;
1165}
1166early_param("possible_cpus", _setup_possible_cpus);
1167
1168
68a1c3f8 1169/*
4f062896 1170 * cpu_possible_mask should be static, it cannot change as cpu's
68a1c3f8
GC
1171 * are onlined, or offlined. The reason is per-cpu data-structures
1172 * are allocated by some modules at init time, and dont expect to
1173 * do this dynamically on cpu arrival/departure.
4f062896 1174 * cpu_present_mask on the other hand can change dynamically.
68a1c3f8
GC
1175 * In case when cpu_hotplug is not compiled, then we resort to current
1176 * behaviour, which is cpu_possible == cpu_present.
1177 * - Ashok Raj
1178 *
1179 * Three ways to find out the number of additional hotplug CPUs:
1180 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
3b11ce7f 1181 * - The user can overwrite it with possible_cpus=NUM
68a1c3f8
GC
1182 * - Otherwise don't reserve additional CPUs.
1183 * We do this because additional CPUs waste a lot of memory.
1184 * -AK
1185 */
1186__init void prefill_possible_map(void)
1187{
cb48bb59 1188 int i, possible;
68a1c3f8 1189
329513a3
YL
1190 /* no processor from mptable or madt */
1191 if (!num_processors)
1192 num_processors = 1;
1193
3b11ce7f
MT
1194 if (setup_possible_cpus == -1)
1195 possible = num_processors + disabled_cpus;
1196 else
1197 possible = setup_possible_cpus;
1198
730cf272
MT
1199 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1200
3b11ce7f
MT
1201 if (possible > CONFIG_NR_CPUS) {
1202 printk(KERN_WARNING
1203 "%d Processors exceeds NR_CPUS limit of %d\n",
1204 possible, CONFIG_NR_CPUS);
1205 possible = CONFIG_NR_CPUS;
1206 }
68a1c3f8
GC
1207
1208 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1209 possible, max_t(int, possible - num_processors, 0));
1210
1211 for (i = 0; i < possible; i++)
c2d1cec1 1212 set_cpu_possible(i, true);
3461b0af
MT
1213
1214 nr_cpu_ids = possible;
68a1c3f8 1215}
69c18c15 1216
14adf855
CE
1217#ifdef CONFIG_HOTPLUG_CPU
1218
1219static void remove_siblinginfo(int cpu)
1220{
1221 int sibling;
1222 struct cpuinfo_x86 *c = &cpu_data(cpu);
1223
c2d1cec1
MT
1224 for_each_cpu(sibling, cpu_core_mask(cpu)) {
1225 cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
14adf855
CE
1226 /*/
1227 * last thread sibling in this cpu core going down
1228 */
c2d1cec1 1229 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
14adf855
CE
1230 cpu_data(sibling).booted_cores--;
1231 }
1232
c2d1cec1
MT
1233 for_each_cpu(sibling, cpu_sibling_mask(cpu))
1234 cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1235 cpumask_clear(cpu_sibling_mask(cpu));
1236 cpumask_clear(cpu_core_mask(cpu));
14adf855
CE
1237 c->phys_proc_id = 0;
1238 c->cpu_core_id = 0;
c2d1cec1 1239 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
14adf855
CE
1240}
1241
69c18c15
GC
1242static void __ref remove_cpu_from_maps(int cpu)
1243{
c2d1cec1
MT
1244 set_cpu_online(cpu, false);
1245 cpumask_clear_cpu(cpu, cpu_callout_mask);
1246 cpumask_clear_cpu(cpu, cpu_callin_mask);
69c18c15 1247 /* was set by cpu_init() */
c2d1cec1 1248 cpumask_clear_cpu(cpu, cpu_initialized_mask);
23ca4bba 1249 numa_remove_cpu(cpu);
69c18c15
GC
1250}
1251
8227dce7 1252void cpu_disable_common(void)
69c18c15
GC
1253{
1254 int cpu = smp_processor_id();
69c18c15 1255
69c18c15
GC
1256 remove_siblinginfo(cpu);
1257
1258 /* It's now safe to remove this processor from the online map */
d388e5fd 1259 lock_vector_lock();
69c18c15 1260 remove_cpu_from_maps(cpu);
d388e5fd 1261 unlock_vector_lock();
d7b381bb 1262 fixup_irqs();
8227dce7
AN
1263}
1264
1265int native_cpu_disable(void)
1266{
1267 int cpu = smp_processor_id();
1268
1269 /*
1270 * Perhaps use cpufreq to drop frequency, but that could go
1271 * into generic code.
1272 *
1273 * We won't take down the boot processor on i386 due to some
1274 * interrupts only being able to be serviced by the BSP.
1275 * Especially so if we're not using an IOAPIC -zwane
1276 */
1277 if (cpu == 0)
1278 return -EBUSY;
1279
1280 if (nmi_watchdog == NMI_LOCAL_APIC)
1281 stop_apic_nmi_watchdog(NULL);
1282 clear_local_APIC();
1283
1284 cpu_disable_common();
69c18c15
GC
1285 return 0;
1286}
1287
93be71b6 1288void native_cpu_die(unsigned int cpu)
69c18c15
GC
1289{
1290 /* We don't do anything here: idle task is faking death itself. */
1291 unsigned int i;
1292
1293 for (i = 0; i < 10; i++) {
1294 /* They ack this in play_dead by setting CPU_DEAD */
1295 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1296 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1297 if (1 == num_online_cpus())
1298 alternatives_smp_switch(0);
1299 return;
1300 }
1301 msleep(100);
1302 }
1303 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1304}
a21f5d88
AN
1305
1306void play_dead_common(void)
1307{
1308 idle_task_exit();
1309 reset_lazy_tlbstate();
1310 irq_ctx_exit(raw_smp_processor_id());
07bbc16a 1311 c1e_remove_cpu(raw_smp_processor_id());
a21f5d88
AN
1312
1313 mb();
1314 /* Ack it */
1315 __get_cpu_var(cpu_state) = CPU_DEAD;
1316
1317 /*
1318 * With physical CPU hotplug, we should halt the cpu
1319 */
1320 local_irq_disable();
1321}
1322
1323void native_play_dead(void)
1324{
1325 play_dead_common();
86886e55 1326 tboot_shutdown(TB_SHUTDOWN_WFS);
a21f5d88
AN
1327 wbinvd_halt();
1328}
1329
69c18c15 1330#else /* ... !CONFIG_HOTPLUG_CPU */
93be71b6 1331int native_cpu_disable(void)
69c18c15
GC
1332{
1333 return -ENOSYS;
1334}
1335
93be71b6 1336void native_cpu_die(unsigned int cpu)
69c18c15
GC
1337{
1338 /* We said "no" in __cpu_disable */
1339 BUG();
1340}
a21f5d88
AN
1341
1342void native_play_dead(void)
1343{
1344 BUG();
1345}
1346
68a1c3f8 1347#endif