x86: unify cpu_callin_mask/cpu_callout_mask/cpu_initialized_mask/cpu_sibling_setup_mask
[linux-2.6-block.git] / arch / x86 / kernel / smpboot.c
CommitLineData
4cedb334
GOC
1/*
2 * x86 SMP booting functions
3 *
87c6fe26 4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
8f47e163 5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
4cedb334
GOC
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
68a1c3f8
GC
42#include <linux/init.h>
43#include <linux/smp.h>
a355352b 44#include <linux/module.h>
70708a18 45#include <linux/sched.h>
69c18c15 46#include <linux/percpu.h>
91718e8d 47#include <linux/bootmem.h>
cb3c8b90
GOC
48#include <linux/err.h>
49#include <linux/nmi.h>
69c18c15 50
8aef135c 51#include <asm/acpi.h>
cb3c8b90 52#include <asm/desc.h>
69c18c15
GC
53#include <asm/nmi.h>
54#include <asm/irq.h>
07bbc16a 55#include <asm/idle.h>
e44b7b75 56#include <asm/trampoline.h>
69c18c15
GC
57#include <asm/cpu.h>
58#include <asm/numa.h>
cb3c8b90
GOC
59#include <asm/pgtable.h>
60#include <asm/tlbflush.h>
61#include <asm/mtrr.h>
bbc2ff6a 62#include <asm/vmi.h>
7b6aa335 63#include <asm/apic.h>
569712b2 64#include <asm/setup.h>
bdbcdd48 65#include <asm/uv/uv.h>
cb3c8b90 66#include <linux/mc146818rtc.h>
68a1c3f8 67
1164dd00 68#include <asm/smpboot_hooks.h>
cb3c8b90 69
16ecf7a4 70#ifdef CONFIG_X86_32
4cedb334 71u8 apicid_2_node[MAX_APICID];
61165d7a 72static int low_mappings;
acbb6734
GOC
73#endif
74
a8db8453
GOC
75/* State of each CPU */
76DEFINE_PER_CPU(int, cpu_state) = { 0 };
77
cb3c8b90
GOC
78/* Store all idle threads, this can be reused instead of creating
79* a new thread. Also avoids complicated thread destroy functionality
80* for idle threads.
81*/
82#ifdef CONFIG_HOTPLUG_CPU
83/*
84 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
85 * removed after init for !CONFIG_HOTPLUG_CPU.
86 */
87static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
88#define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
89#define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
90#else
f86c9985 91static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
cb3c8b90
GOC
92#define get_idle_for_cpu(x) (idle_thread_array[(x)])
93#define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
94#endif
f6bc4029 95
a355352b
GC
96/* Number of siblings per CPU package */
97int smp_num_siblings = 1;
98EXPORT_SYMBOL(smp_num_siblings);
99
100/* Last level cache ID of each logical CPU */
101DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
102
a355352b 103/* representing HT siblings of each logical CPU */
7ad728f9 104DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
a355352b
GC
105EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
106
107/* representing HT and core siblings of each logical CPU */
7ad728f9 108DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
a355352b
GC
109EXPORT_PER_CPU_SYMBOL(cpu_core_map);
110
111/* Per CPU bogomips and other parameters */
112DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
113EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 114
2b6163bf 115atomic_t init_deasserted;
cb3c8b90 116
7cc3959e 117#if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
7cc3959e
GOC
118/* which node each logical CPU is on */
119int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
120EXPORT_SYMBOL(cpu_to_node_map);
121
122/* set up a mapping between cpu and node. */
123static void map_cpu_to_node(int cpu, int node)
124{
125 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
c032ef60 126 cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
7cc3959e
GOC
127 cpu_to_node_map[cpu] = node;
128}
129
130/* undo a mapping between cpu and node. */
131static void unmap_cpu_to_node(int cpu)
132{
133 int node;
134
135 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
136 for (node = 0; node < MAX_NUMNODES; node++)
c032ef60 137 cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
7cc3959e
GOC
138 cpu_to_node_map[cpu] = 0;
139}
140#else /* !(CONFIG_NUMA && CONFIG_X86_32) */
141#define map_cpu_to_node(cpu, node) ({})
142#define unmap_cpu_to_node(cpu) ({})
143#endif
144
145#ifdef CONFIG_X86_32
1b374e4d
SS
146static int boot_cpu_logical_apicid;
147
7cc3959e
GOC
148u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
149 { [0 ... NR_CPUS-1] = BAD_APICID };
150
a4928cff 151static void map_cpu_to_logical_apicid(void)
7cc3959e
GOC
152{
153 int cpu = smp_processor_id();
154 int apicid = logical_smp_processor_id();
3f57a318 155 int node = apic->apicid_to_node(apicid);
7cc3959e
GOC
156
157 if (!node_online(node))
158 node = first_online_node;
159
160 cpu_2_logical_apicid[cpu] = apicid;
161 map_cpu_to_node(cpu, node);
162}
163
1481a3dd 164void numa_remove_cpu(int cpu)
7cc3959e
GOC
165{
166 cpu_2_logical_apicid[cpu] = BAD_APICID;
167 unmap_cpu_to_node(cpu);
168}
169#else
7cc3959e
GOC
170#define map_cpu_to_logical_apicid() do {} while (0)
171#endif
172
cb3c8b90
GOC
173/*
174 * Report back to the Boot Processor.
175 * Running on AP.
176 */
a4928cff 177static void __cpuinit smp_callin(void)
cb3c8b90
GOC
178{
179 int cpuid, phys_id;
180 unsigned long timeout;
181
182 /*
183 * If waken up by an INIT in an 82489DX configuration
184 * we may get here before an INIT-deassert IPI reaches
185 * our local APIC. We have to wait for the IPI or we'll
186 * lock up on an APIC access.
187 */
a9659366
IM
188 if (apic->wait_for_init_deassert)
189 apic->wait_for_init_deassert(&init_deasserted);
cb3c8b90
GOC
190
191 /*
192 * (This works even if the APIC is not enabled.)
193 */
4c9961d5 194 phys_id = read_apic_id();
cb3c8b90 195 cpuid = smp_processor_id();
c2d1cec1 196 if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
cb3c8b90
GOC
197 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
198 phys_id, cpuid);
199 }
cfc1b9a6 200 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
cb3c8b90
GOC
201
202 /*
203 * STARTUP IPIs are fragile beasts as they might sometimes
204 * trigger some glue motherboard logic. Complete APIC bus
205 * silence for 1 second, this overestimates the time the
206 * boot CPU is spending to send the up to 2 STARTUP IPIs
207 * by a factor of two. This should be enough.
208 */
209
210 /*
211 * Waiting 2s total for startup (udelay is not yet working)
212 */
213 timeout = jiffies + 2*HZ;
214 while (time_before(jiffies, timeout)) {
215 /*
216 * Has the boot CPU finished it's STARTUP sequence?
217 */
c2d1cec1 218 if (cpumask_test_cpu(cpuid, cpu_callout_mask))
cb3c8b90
GOC
219 break;
220 cpu_relax();
221 }
222
223 if (!time_before(jiffies, timeout)) {
224 panic("%s: CPU%d started up but did not get a callout!\n",
225 __func__, cpuid);
226 }
227
228 /*
229 * the boot CPU has finished the init stage and is spinning
230 * on callin_map until we finish. We are free to set up this
231 * CPU, first the APIC. (this is probably redundant on most
232 * boards)
233 */
234
cfc1b9a6 235 pr_debug("CALLIN, before setup_local_APIC().\n");
333344d9
IM
236 if (apic->smp_callin_clear_local_apic)
237 apic->smp_callin_clear_local_apic();
cb3c8b90
GOC
238 setup_local_APIC();
239 end_local_APIC_setup();
240 map_cpu_to_logical_apicid();
241
e545a614 242 notify_cpu_starting(cpuid);
cb3c8b90
GOC
243 /*
244 * Get our bogomips.
245 *
246 * Need to enable IRQs because it can take longer and then
247 * the NMI watchdog might kill us.
248 */
249 local_irq_enable();
250 calibrate_delay();
251 local_irq_disable();
cfc1b9a6 252 pr_debug("Stack at about %p\n", &cpuid);
cb3c8b90
GOC
253
254 /*
255 * Save our processor parameters
256 */
257 smp_store_cpu_info(cpuid);
258
259 /*
260 * Allow the master to continue.
261 */
c2d1cec1 262 cpumask_set_cpu(cpuid, cpu_callin_mask);
cb3c8b90
GOC
263}
264
bbc2ff6a
GOC
265/*
266 * Activate a secondary processor.
267 */
0ca59dd9 268notrace static void __cpuinit start_secondary(void *unused)
bbc2ff6a
GOC
269{
270 /*
271 * Don't put *anything* before cpu_init(), SMP booting is too
272 * fragile that we want to limit the things done here to the
273 * most necessary things.
274 */
bbc2ff6a 275 vmi_bringup();
bbc2ff6a
GOC
276 cpu_init();
277 preempt_disable();
278 smp_callin();
279
280 /* otherwise gcc will move up smp_processor_id before the cpu_init */
281 barrier();
282 /*
283 * Check TSC synchronization with the BP:
284 */
285 check_tsc_sync_target();
286
287 if (nmi_watchdog == NMI_IO_APIC) {
288 disable_8259A_irq(0);
289 enable_NMI_through_LVT0();
290 enable_8259A_irq(0);
291 }
292
61165d7a
HD
293#ifdef CONFIG_X86_32
294 while (low_mappings)
295 cpu_relax();
296 __flush_tlb_all();
297#endif
298
bbc2ff6a
GOC
299 /* This must be done before setting cpu_online_map */
300 set_cpu_sibling_map(raw_smp_processor_id());
301 wmb();
302
303 /*
304 * We need to hold call_lock, so there is no inconsistency
305 * between the time smp_call_function() determines number of
306 * IPI recipients, and the time when the determination is made
307 * for which cpus receive the IPI. Holding this
308 * lock helps us to not include this cpu in a currently in progress
309 * smp_call_function().
d388e5fd
EB
310 *
311 * We need to hold vector_lock so there the set of online cpus
312 * does not change while we are assigning vectors to cpus. Holding
313 * this lock ensures we don't half assign or remove an irq from a cpu.
bbc2ff6a 314 */
0cefa5b9 315 ipi_call_lock();
d388e5fd
EB
316 lock_vector_lock();
317 __setup_vector_irq(smp_processor_id());
c2d1cec1 318 set_cpu_online(smp_processor_id(), true);
d388e5fd 319 unlock_vector_lock();
0cefa5b9 320 ipi_call_unlock();
bbc2ff6a
GOC
321 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
322
0cefa5b9
MS
323 /* enable local interrupts */
324 local_irq_enable();
325
bbc2ff6a
GOC
326 setup_secondary_clock();
327
328 wmb();
329 cpu_idle();
330}
331
155dd720
RR
332#ifdef CONFIG_CPUMASK_OFFSTACK
333/* In this case, llc_shared_map is a pointer to a cpumask. */
334static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
335 const struct cpuinfo_x86 *src)
336{
337 struct cpumask *llc = dst->llc_shared_map;
338 *dst = *src;
339 dst->llc_shared_map = llc;
340}
341#else
342static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
343 const struct cpuinfo_x86 *src)
344{
345 *dst = *src;
346}
347#endif /* CONFIG_CPUMASK_OFFSTACK */
348
1d89a7f0
GOC
349/*
350 * The bootstrap kernel entry code has set these up. Save them for
351 * a given CPU
352 */
353
354void __cpuinit smp_store_cpu_info(int id)
355{
356 struct cpuinfo_x86 *c = &cpu_data(id);
357
155dd720 358 copy_cpuinfo_x86(c, &boot_cpu_data);
1d89a7f0
GOC
359 c->cpu_index = id;
360 if (id != 0)
361 identify_secondary_cpu(c);
1d89a7f0
GOC
362}
363
364
768d9505
GC
365void __cpuinit set_cpu_sibling_map(int cpu)
366{
367 int i;
368 struct cpuinfo_x86 *c = &cpu_data(cpu);
369
c2d1cec1 370 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
768d9505
GC
371
372 if (smp_num_siblings > 1) {
c2d1cec1
MT
373 for_each_cpu(i, cpu_sibling_setup_mask) {
374 struct cpuinfo_x86 *o = &cpu_data(i);
375
376 if (c->phys_proc_id == o->phys_proc_id &&
377 c->cpu_core_id == o->cpu_core_id) {
378 cpumask_set_cpu(i, cpu_sibling_mask(cpu));
379 cpumask_set_cpu(cpu, cpu_sibling_mask(i));
380 cpumask_set_cpu(i, cpu_core_mask(cpu));
381 cpumask_set_cpu(cpu, cpu_core_mask(i));
155dd720
RR
382 cpumask_set_cpu(i, c->llc_shared_map);
383 cpumask_set_cpu(cpu, o->llc_shared_map);
768d9505
GC
384 }
385 }
386 } else {
c2d1cec1 387 cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
768d9505
GC
388 }
389
155dd720 390 cpumask_set_cpu(cpu, c->llc_shared_map);
768d9505
GC
391
392 if (current_cpu_data.x86_max_cores == 1) {
c2d1cec1 393 cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
768d9505
GC
394 c->booted_cores = 1;
395 return;
396 }
397
c2d1cec1 398 for_each_cpu(i, cpu_sibling_setup_mask) {
768d9505
GC
399 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
400 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
155dd720
RR
401 cpumask_set_cpu(i, c->llc_shared_map);
402 cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
768d9505
GC
403 }
404 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
c2d1cec1
MT
405 cpumask_set_cpu(i, cpu_core_mask(cpu));
406 cpumask_set_cpu(cpu, cpu_core_mask(i));
768d9505
GC
407 /*
408 * Does this new cpu bringup a new core?
409 */
c2d1cec1 410 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
768d9505
GC
411 /*
412 * for each core in package, increment
413 * the booted_cores for this new cpu
414 */
c2d1cec1 415 if (cpumask_first(cpu_sibling_mask(i)) == i)
768d9505
GC
416 c->booted_cores++;
417 /*
418 * increment the core count for all
419 * the other cpus in this package
420 */
421 if (i != cpu)
422 cpu_data(i).booted_cores++;
423 } else if (i != cpu && !c->booted_cores)
424 c->booted_cores = cpu_data(i).booted_cores;
425 }
426 }
427}
428
70708a18 429/* maps the cpu to the sched domain representing multi-core */
030bb203 430const struct cpumask *cpu_coregroup_mask(int cpu)
70708a18
GC
431{
432 struct cpuinfo_x86 *c = &cpu_data(cpu);
433 /*
434 * For perf, we return last level cache shared map.
435 * And for power savings, we return cpu_core_map
436 */
437 if (sched_mc_power_savings || sched_smt_power_savings)
c2d1cec1 438 return cpu_core_mask(cpu);
70708a18 439 else
155dd720 440 return c->llc_shared_map;
030bb203
RR
441}
442
a4928cff 443static void impress_friends(void)
904541e2
GOC
444{
445 int cpu;
446 unsigned long bogosum = 0;
447 /*
448 * Allow the user to impress friends.
449 */
cfc1b9a6 450 pr_debug("Before bogomips.\n");
904541e2 451 for_each_possible_cpu(cpu)
c2d1cec1 452 if (cpumask_test_cpu(cpu, cpu_callout_mask))
904541e2
GOC
453 bogosum += cpu_data(cpu).loops_per_jiffy;
454 printk(KERN_INFO
455 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
f68e00a3 456 num_online_cpus(),
904541e2
GOC
457 bogosum/(500000/HZ),
458 (bogosum/(5000/HZ))%100);
459
cfc1b9a6 460 pr_debug("Before bogocount - setting activated=1.\n");
904541e2
GOC
461}
462
569712b2 463void __inquire_remote_apic(int apicid)
cb3c8b90
GOC
464{
465 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
466 char *names[] = { "ID", "VERSION", "SPIV" };
467 int timeout;
468 u32 status;
469
823b259b 470 printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
cb3c8b90
GOC
471
472 for (i = 0; i < ARRAY_SIZE(regs); i++) {
823b259b 473 printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
cb3c8b90
GOC
474
475 /*
476 * Wait for idle.
477 */
478 status = safe_apic_wait_icr_idle();
479 if (status)
480 printk(KERN_CONT
481 "a previous APIC delivery may have failed\n");
482
1b374e4d 483 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
cb3c8b90
GOC
484
485 timeout = 0;
486 do {
487 udelay(100);
488 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
489 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
490
491 switch (status) {
492 case APIC_ICR_RR_VALID:
493 status = apic_read(APIC_RRR);
494 printk(KERN_CONT "%08x\n", status);
495 break;
496 default:
497 printk(KERN_CONT "failed\n");
498 }
499 }
500}
501
cb3c8b90
GOC
502/*
503 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
504 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
505 * won't ... remember to clear down the APIC, etc later.
506 */
569712b2
YL
507int __devinit
508wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
cb3c8b90
GOC
509{
510 unsigned long send_status, accept_status = 0;
511 int maxlvt;
512
513 /* Target chip */
cb3c8b90
GOC
514 /* Boot on the stack */
515 /* Kick the second */
bdb1a9b6 516 apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
cb3c8b90 517
cfc1b9a6 518 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
519 send_status = safe_apic_wait_icr_idle();
520
521 /*
522 * Give the other CPU some time to accept the IPI.
523 */
524 udelay(200);
569712b2 525 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
59ef48a5
CG
526 maxlvt = lapic_get_maxlvt();
527 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
528 apic_write(APIC_ESR, 0);
529 accept_status = (apic_read(APIC_ESR) & 0xEF);
530 }
cfc1b9a6 531 pr_debug("NMI sent.\n");
cb3c8b90
GOC
532
533 if (send_status)
534 printk(KERN_ERR "APIC never delivered???\n");
535 if (accept_status)
536 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
537
538 return (send_status | accept_status);
539}
cb3c8b90 540
54ac14a8 541int __devinit
569712b2 542wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
cb3c8b90
GOC
543{
544 unsigned long send_status, accept_status = 0;
545 int maxlvt, num_starts, j;
546
593f4a78
MR
547 maxlvt = lapic_get_maxlvt();
548
cb3c8b90
GOC
549 /*
550 * Be paranoid about clearing APIC errors.
551 */
552 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
593f4a78
MR
553 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
554 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
555 apic_read(APIC_ESR);
556 }
557
cfc1b9a6 558 pr_debug("Asserting INIT.\n");
cb3c8b90
GOC
559
560 /*
561 * Turn INIT on target chip
562 */
cb3c8b90
GOC
563 /*
564 * Send IPI
565 */
1b374e4d
SS
566 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
567 phys_apicid);
cb3c8b90 568
cfc1b9a6 569 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
570 send_status = safe_apic_wait_icr_idle();
571
572 mdelay(10);
573
cfc1b9a6 574 pr_debug("Deasserting INIT.\n");
cb3c8b90
GOC
575
576 /* Target chip */
cb3c8b90 577 /* Send IPI */
1b374e4d 578 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
cb3c8b90 579
cfc1b9a6 580 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
581 send_status = safe_apic_wait_icr_idle();
582
583 mb();
584 atomic_set(&init_deasserted, 1);
585
586 /*
587 * Should we send STARTUP IPIs ?
588 *
589 * Determine this based on the APIC version.
590 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
591 */
592 if (APIC_INTEGRATED(apic_version[phys_apicid]))
593 num_starts = 2;
594 else
595 num_starts = 0;
596
597 /*
598 * Paravirt / VMI wants a startup IPI hook here to set up the
599 * target processor state.
600 */
601 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
cb3c8b90 602 (unsigned long)stack_start.sp);
cb3c8b90
GOC
603
604 /*
605 * Run STARTUP IPI loop.
606 */
cfc1b9a6 607 pr_debug("#startup loops: %d.\n", num_starts);
cb3c8b90 608
cb3c8b90 609 for (j = 1; j <= num_starts; j++) {
cfc1b9a6 610 pr_debug("Sending STARTUP #%d.\n", j);
593f4a78
MR
611 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
612 apic_write(APIC_ESR, 0);
cb3c8b90 613 apic_read(APIC_ESR);
cfc1b9a6 614 pr_debug("After apic_write.\n");
cb3c8b90
GOC
615
616 /*
617 * STARTUP IPI
618 */
619
620 /* Target chip */
cb3c8b90
GOC
621 /* Boot on the stack */
622 /* Kick the second */
1b374e4d
SS
623 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
624 phys_apicid);
cb3c8b90
GOC
625
626 /*
627 * Give the other CPU some time to accept the IPI.
628 */
629 udelay(300);
630
cfc1b9a6 631 pr_debug("Startup point 1.\n");
cb3c8b90 632
cfc1b9a6 633 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
634 send_status = safe_apic_wait_icr_idle();
635
636 /*
637 * Give the other CPU some time to accept the IPI.
638 */
639 udelay(200);
593f4a78 640 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 641 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
642 accept_status = (apic_read(APIC_ESR) & 0xEF);
643 if (send_status || accept_status)
644 break;
645 }
cfc1b9a6 646 pr_debug("After Startup.\n");
cb3c8b90
GOC
647
648 if (send_status)
649 printk(KERN_ERR "APIC never delivered???\n");
650 if (accept_status)
651 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
652
653 return (send_status | accept_status);
654}
cb3c8b90
GOC
655
656struct create_idle {
657 struct work_struct work;
658 struct task_struct *idle;
659 struct completion done;
660 int cpu;
661};
662
663static void __cpuinit do_fork_idle(struct work_struct *work)
664{
665 struct create_idle *c_idle =
666 container_of(work, struct create_idle, work);
667
668 c_idle->idle = fork_idle(c_idle->cpu);
669 complete(&c_idle->done);
670}
671
cb3c8b90
GOC
672/*
673 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
674 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
1f5bcabf
IM
675 * Returns zero if CPU booted OK, else error code from
676 * ->wakeup_secondary_cpu.
cb3c8b90 677 */
ab6fb7c0 678static int __cpuinit do_boot_cpu(int apicid, int cpu)
cb3c8b90
GOC
679{
680 unsigned long boot_error = 0;
cb3c8b90 681 unsigned long start_ip;
ab6fb7c0 682 int timeout;
cb3c8b90 683 struct create_idle c_idle = {
ab6fb7c0
IM
684 .cpu = cpu,
685 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
cb3c8b90 686 };
ab6fb7c0 687
cb3c8b90 688 INIT_WORK(&c_idle.work, do_fork_idle);
cb3c8b90 689
cb3c8b90
GOC
690 alternatives_smp_switch(1);
691
692 c_idle.idle = get_idle_for_cpu(cpu);
693
694 /*
695 * We can't use kernel_thread since we must avoid to
696 * reschedule the child.
697 */
698 if (c_idle.idle) {
699 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
700 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
701 init_idle(c_idle.idle, cpu);
702 goto do_rest;
703 }
704
705 if (!keventd_up() || current_is_keventd())
706 c_idle.work.func(&c_idle.work);
707 else {
708 schedule_work(&c_idle.work);
709 wait_for_completion(&c_idle.done);
710 }
711
712 if (IS_ERR(c_idle.idle)) {
713 printk("failed fork for CPU %d\n", cpu);
714 return PTR_ERR(c_idle.idle);
715 }
716
717 set_idle_for_cpu(cpu, c_idle.idle);
718do_rest:
cb3c8b90 719 per_cpu(current_task, cpu) = c_idle.idle;
c6f5e0ac 720#ifdef CONFIG_X86_32
cb3c8b90 721 /* Stack for startup_32 can be just as for start_secondary onwards */
cb3c8b90
GOC
722 irq_ctx_init(cpu);
723#else
cb3c8b90 724 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
004aa322 725 initial_gs = per_cpu_offset(cpu);
9af45651
BG
726 per_cpu(kernel_stack, cpu) =
727 (unsigned long)task_stack_page(c_idle.idle) -
728 KERNEL_STACK_OFFSET + THREAD_SIZE;
cb3c8b90 729#endif
a939098a 730 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
3e970473 731 initial_code = (unsigned long)start_secondary;
9cf4f298 732 stack_start.sp = (void *) c_idle.idle->thread.sp;
cb3c8b90
GOC
733
734 /* start_ip had better be page-aligned! */
735 start_ip = setup_trampoline();
736
737 /* So we see what's up */
823b259b 738 printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
cb3c8b90
GOC
739 cpu, apicid, start_ip);
740
741 /*
742 * This grunge runs the startup process for
743 * the targeted processor.
744 */
745
746 atomic_set(&init_deasserted, 0);
747
34d05591 748 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 749
cfc1b9a6 750 pr_debug("Setting warm reset code and vector.\n");
cb3c8b90 751
34d05591
JS
752 smpboot_setup_warm_reset_vector(start_ip);
753 /*
754 * Be paranoid about clearing APIC errors.
db96b0a0
CG
755 */
756 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
757 apic_write(APIC_ESR, 0);
758 apic_read(APIC_ESR);
759 }
34d05591 760 }
cb3c8b90 761
cb3c8b90 762 /*
1f5bcabf
IM
763 * Kick the secondary CPU. Use the method in the APIC driver
764 * if it's defined - or use an INIT boot APIC message otherwise:
cb3c8b90 765 */
1f5bcabf
IM
766 if (apic->wakeup_secondary_cpu)
767 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
768 else
769 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
cb3c8b90
GOC
770
771 if (!boot_error) {
772 /*
773 * allow APs to start initializing.
774 */
cfc1b9a6 775 pr_debug("Before Callout %d.\n", cpu);
c2d1cec1 776 cpumask_set_cpu(cpu, cpu_callout_mask);
cfc1b9a6 777 pr_debug("After Callout %d.\n", cpu);
cb3c8b90
GOC
778
779 /*
780 * Wait 5s total for a response
781 */
782 for (timeout = 0; timeout < 50000; timeout++) {
c2d1cec1 783 if (cpumask_test_cpu(cpu, cpu_callin_mask))
cb3c8b90
GOC
784 break; /* It has booted */
785 udelay(100);
786 }
787
c2d1cec1 788 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
cb3c8b90 789 /* number CPUs logically, starting from 1 (BSP is 0) */
cfc1b9a6 790 pr_debug("OK.\n");
cb3c8b90
GOC
791 printk(KERN_INFO "CPU%d: ", cpu);
792 print_cpu_info(&cpu_data(cpu));
cfc1b9a6 793 pr_debug("CPU has booted.\n");
cb3c8b90
GOC
794 } else {
795 boot_error = 1;
796 if (*((volatile unsigned char *)trampoline_base)
797 == 0xA5)
798 /* trampoline started but...? */
799 printk(KERN_ERR "Stuck ??\n");
800 else
801 /* trampoline code not run */
802 printk(KERN_ERR "Not responding.\n");
25dc0049
IM
803 if (apic->inquire_remote_apic)
804 apic->inquire_remote_apic(apicid);
cb3c8b90
GOC
805 }
806 }
1a51e3a0 807
cb3c8b90
GOC
808 if (boot_error) {
809 /* Try to put things back the way they were before ... */
23ca4bba 810 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
c2d1cec1
MT
811
812 /* was set by do_boot_cpu() */
813 cpumask_clear_cpu(cpu, cpu_callout_mask);
814
815 /* was set by cpu_init() */
816 cpumask_clear_cpu(cpu, cpu_initialized_mask);
817
818 set_cpu_present(cpu, false);
cb3c8b90
GOC
819 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
820 }
821
822 /* mark "stuck" area as not stuck */
823 *((volatile unsigned long *)trampoline_base) = 0;
824
63d38198
AK
825 /*
826 * Cleanup possible dangling ends...
827 */
828 smpboot_restore_warm_reset_vector();
829
cb3c8b90
GOC
830 return boot_error;
831}
832
833int __cpuinit native_cpu_up(unsigned int cpu)
834{
a21769a4 835 int apicid = apic->cpu_present_to_apicid(cpu);
cb3c8b90
GOC
836 unsigned long flags;
837 int err;
838
839 WARN_ON(irqs_disabled());
840
cfc1b9a6 841 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
cb3c8b90
GOC
842
843 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
844 !physid_isset(apicid, phys_cpu_present_map)) {
845 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
846 return -EINVAL;
847 }
848
849 /*
850 * Already booted CPU?
851 */
c2d1cec1 852 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
cfc1b9a6 853 pr_debug("do_boot_cpu %d Already started\n", cpu);
cb3c8b90
GOC
854 return -ENOSYS;
855 }
856
857 /*
858 * Save current MTRR state in case it was changed since early boot
859 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
860 */
861 mtrr_save_state();
862
863 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
864
865#ifdef CONFIG_X86_32
866 /* init low mem mapping */
68db065c 867 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
61165d7a 868 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
cb3c8b90 869 flush_tlb_all();
61165d7a 870 low_mappings = 1;
cb3c8b90
GOC
871
872 err = do_boot_cpu(apicid, cpu);
61165d7a
HD
873
874 zap_low_mappings();
875 low_mappings = 0;
876#else
877 err = do_boot_cpu(apicid, cpu);
878#endif
879 if (err) {
cfc1b9a6 880 pr_debug("do_boot_cpu failed %d\n", err);
61165d7a 881 return -EIO;
cb3c8b90
GOC
882 }
883
884 /*
885 * Check TSC synchronization with the AP (keep irqs disabled
886 * while doing so):
887 */
888 local_irq_save(flags);
889 check_tsc_sync_source(cpu);
890 local_irq_restore(flags);
891
7c04e64a 892 while (!cpu_online(cpu)) {
cb3c8b90
GOC
893 cpu_relax();
894 touch_nmi_watchdog();
895 }
896
897 return 0;
898}
899
8aef135c
GOC
900/*
901 * Fall back to non SMP mode after errors.
902 *
903 * RED-PEN audit/test this more. I bet there is more state messed up here.
904 */
905static __init void disable_smp(void)
906{
c2d1cec1
MT
907 /* use the read/write pointers to the present and possible maps */
908 cpumask_copy(&cpu_present_map, cpumask_of(0));
909 cpumask_copy(&cpu_possible_map, cpumask_of(0));
8aef135c 910 smpboot_clear_io_apic_irqs();
0f385d1d 911
8aef135c 912 if (smp_found_config)
b6df1b8b 913 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 914 else
b6df1b8b 915 physid_set_mask_of_physid(0, &phys_cpu_present_map);
8aef135c 916 map_cpu_to_logical_apicid();
c2d1cec1
MT
917 cpumask_set_cpu(0, cpu_sibling_mask(0));
918 cpumask_set_cpu(0, cpu_core_mask(0));
8aef135c
GOC
919}
920
921/*
922 * Various sanity checks.
923 */
924static int __init smp_sanity_check(unsigned max_cpus)
925{
ac23d4ee 926 preempt_disable();
a58f03b0 927
1ff2f20d 928#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
a58f03b0
YL
929 if (def_to_bigsmp && nr_cpu_ids > 8) {
930 unsigned int cpu;
931 unsigned nr;
932
933 printk(KERN_WARNING
934 "More than 8 CPUs detected - skipping them.\n"
26f7ef14 935 "Use CONFIG_X86_BIGSMP.\n");
a58f03b0
YL
936
937 nr = 0;
938 for_each_present_cpu(cpu) {
939 if (nr >= 8)
c2d1cec1 940 set_cpu_present(cpu, false);
a58f03b0
YL
941 nr++;
942 }
943
944 nr = 0;
945 for_each_possible_cpu(cpu) {
946 if (nr >= 8)
c2d1cec1 947 set_cpu_possible(cpu, false);
a58f03b0
YL
948 nr++;
949 }
950
951 nr_cpu_ids = 8;
952 }
953#endif
954
8aef135c 955 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
55c395b4
MT
956 printk(KERN_WARNING
957 "weird, boot CPU (#%d) not listed by the BIOS.\n",
958 hard_smp_processor_id());
959
8aef135c
GOC
960 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
961 }
962
963 /*
964 * If we couldn't find an SMP configuration at boot time,
965 * get out of here now!
966 */
967 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 968 preempt_enable();
8aef135c
GOC
969 printk(KERN_NOTICE "SMP motherboard not detected.\n");
970 disable_smp();
971 if (APIC_init_uniprocessor())
972 printk(KERN_NOTICE "Local APIC not detected."
973 " Using dummy APIC emulation.\n");
974 return -1;
975 }
976
977 /*
978 * Should not be necessary because the MP table should list the boot
979 * CPU too, but we do it for the sake of robustness anyway.
980 */
a27a6210 981 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
8aef135c
GOC
982 printk(KERN_NOTICE
983 "weird, boot CPU (#%d) not listed by the BIOS.\n",
984 boot_cpu_physical_apicid);
985 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
986 }
ac23d4ee 987 preempt_enable();
8aef135c
GOC
988
989 /*
990 * If we couldn't find a local APIC, then get out of here now!
991 */
992 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
993 !cpu_has_apic) {
994 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
995 boot_cpu_physical_apicid);
996 printk(KERN_ERR "... forcing use of dummy APIC emulation."
997 "(tell your hw vendor)\n");
998 smpboot_clear_io_apic();
65a4e574 999 arch_disable_smp_support();
8aef135c
GOC
1000 return -1;
1001 }
1002
1003 verify_local_APIC();
1004
1005 /*
1006 * If SMP should be disabled, then really disable it!
1007 */
1008 if (!max_cpus) {
73d08e63 1009 printk(KERN_INFO "SMP mode deactivated.\n");
8aef135c 1010 smpboot_clear_io_apic();
d54db1ac
MR
1011
1012 localise_nmi_watchdog();
1013
e90955c2 1014 connect_bsp_APIC();
e90955c2
JB
1015 setup_local_APIC();
1016 end_local_APIC_setup();
8aef135c
GOC
1017 return -1;
1018 }
1019
1020 return 0;
1021}
1022
1023static void __init smp_cpu_index_default(void)
1024{
1025 int i;
1026 struct cpuinfo_x86 *c;
1027
7c04e64a 1028 for_each_possible_cpu(i) {
8aef135c
GOC
1029 c = &cpu_data(i);
1030 /* mark all to hotplug */
9628937d 1031 c->cpu_index = nr_cpu_ids;
8aef135c
GOC
1032 }
1033}
1034
1035/*
1036 * Prepare for SMP bootup. The MP table or ACPI has been read
1037 * earlier. Just do some sanity checking here and enable APIC mode.
1038 */
1039void __init native_smp_prepare_cpus(unsigned int max_cpus)
1040{
7ad728f9
RR
1041 unsigned int i;
1042
deef3250 1043 preempt_disable();
8aef135c
GOC
1044 smp_cpu_index_default();
1045 current_cpu_data = boot_cpu_data;
c2d1cec1 1046 cpumask_copy(cpu_callin_mask, cpumask_of(0));
8aef135c
GOC
1047 mb();
1048 /*
1049 * Setup boot CPU information
1050 */
1051 smp_store_cpu_info(0); /* Final full version of the data */
1b374e4d 1052#ifdef CONFIG_X86_32
8aef135c 1053 boot_cpu_logical_apicid = logical_smp_processor_id();
1b374e4d 1054#endif
8aef135c 1055 current_thread_info()->cpu = 0; /* needed? */
7ad728f9
RR
1056 for_each_possible_cpu(i) {
1057 alloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1058 alloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
155dd720 1059 alloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
7ad728f9
RR
1060 cpumask_clear(per_cpu(cpu_core_map, i));
1061 cpumask_clear(per_cpu(cpu_sibling_map, i));
155dd720 1062 cpumask_clear(cpu_data(i).llc_shared_map);
7ad728f9 1063 }
8aef135c
GOC
1064 set_cpu_sibling_map(0);
1065
6e1cb38a 1066 enable_IR_x2apic();
06cd9a7d 1067#ifdef CONFIG_X86_64
72ce0165 1068 default_setup_apic_routing();
6e1cb38a
SS
1069#endif
1070
8aef135c
GOC
1071 if (smp_sanity_check(max_cpus) < 0) {
1072 printk(KERN_INFO "SMP disabled\n");
1073 disable_smp();
deef3250 1074 goto out;
8aef135c
GOC
1075 }
1076
ac23d4ee 1077 preempt_disable();
4c9961d5 1078 if (read_apic_id() != boot_cpu_physical_apicid) {
8aef135c 1079 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
4c9961d5 1080 read_apic_id(), boot_cpu_physical_apicid);
8aef135c
GOC
1081 /* Or can we switch back to PIC here? */
1082 }
ac23d4ee 1083 preempt_enable();
8aef135c 1084
8aef135c 1085 connect_bsp_APIC();
b5841765 1086
8aef135c
GOC
1087 /*
1088 * Switch from PIC to APIC mode.
1089 */
1090 setup_local_APIC();
1091
8aef135c
GOC
1092 /*
1093 * Enable IO APIC before setting up error vector
1094 */
1095 if (!skip_ioapic_setup && nr_ioapics)
1096 enable_IO_APIC();
88d0f550 1097
8aef135c
GOC
1098 end_local_APIC_setup();
1099
1100 map_cpu_to_logical_apicid();
1101
d83093b5
IM
1102 if (apic->setup_portio_remap)
1103 apic->setup_portio_remap();
8aef135c
GOC
1104
1105 smpboot_setup_io_apic();
1106 /*
1107 * Set up local APIC timer on boot CPU.
1108 */
1109
1110 printk(KERN_INFO "CPU%d: ", 0);
1111 print_cpu_info(&cpu_data(0));
1112 setup_boot_clock();
c4bd1fda
MS
1113
1114 if (is_uv_system())
1115 uv_system_init();
deef3250
IM
1116out:
1117 preempt_enable();
8aef135c 1118}
a8db8453
GOC
1119/*
1120 * Early setup to make printk work.
1121 */
1122void __init native_smp_prepare_boot_cpu(void)
1123{
1124 int me = smp_processor_id();
552be871 1125 switch_to_new_gdt(me);
c2d1cec1
MT
1126 /* already set me in cpu_online_mask in boot_cpu_init() */
1127 cpumask_set_cpu(me, cpu_callout_mask);
a8db8453
GOC
1128 per_cpu(cpu_state, me) = CPU_ONLINE;
1129}
1130
83f7eb9c
GOC
1131void __init native_smp_cpus_done(unsigned int max_cpus)
1132{
cfc1b9a6 1133 pr_debug("Boot done.\n");
83f7eb9c
GOC
1134
1135 impress_friends();
83f7eb9c
GOC
1136#ifdef CONFIG_X86_IO_APIC
1137 setup_ioapic_dest();
1138#endif
1139 check_nmi_watchdog();
83f7eb9c
GOC
1140}
1141
3b11ce7f
MT
1142static int __initdata setup_possible_cpus = -1;
1143static int __init _setup_possible_cpus(char *str)
1144{
1145 get_option(&str, &setup_possible_cpus);
1146 return 0;
1147}
1148early_param("possible_cpus", _setup_possible_cpus);
1149
1150
68a1c3f8
GC
1151/*
1152 * cpu_possible_map should be static, it cannot change as cpu's
1153 * are onlined, or offlined. The reason is per-cpu data-structures
1154 * are allocated by some modules at init time, and dont expect to
1155 * do this dynamically on cpu arrival/departure.
1156 * cpu_present_map on the other hand can change dynamically.
1157 * In case when cpu_hotplug is not compiled, then we resort to current
1158 * behaviour, which is cpu_possible == cpu_present.
1159 * - Ashok Raj
1160 *
1161 * Three ways to find out the number of additional hotplug CPUs:
1162 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
3b11ce7f 1163 * - The user can overwrite it with possible_cpus=NUM
68a1c3f8
GC
1164 * - Otherwise don't reserve additional CPUs.
1165 * We do this because additional CPUs waste a lot of memory.
1166 * -AK
1167 */
1168__init void prefill_possible_map(void)
1169{
cb48bb59 1170 int i, possible;
68a1c3f8 1171
329513a3
YL
1172 /* no processor from mptable or madt */
1173 if (!num_processors)
1174 num_processors = 1;
1175
3b11ce7f
MT
1176 if (setup_possible_cpus == -1)
1177 possible = num_processors + disabled_cpus;
1178 else
1179 possible = setup_possible_cpus;
1180
730cf272
MT
1181 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1182
3b11ce7f
MT
1183 if (possible > CONFIG_NR_CPUS) {
1184 printk(KERN_WARNING
1185 "%d Processors exceeds NR_CPUS limit of %d\n",
1186 possible, CONFIG_NR_CPUS);
1187 possible = CONFIG_NR_CPUS;
1188 }
68a1c3f8
GC
1189
1190 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1191 possible, max_t(int, possible - num_processors, 0));
1192
1193 for (i = 0; i < possible; i++)
c2d1cec1 1194 set_cpu_possible(i, true);
3461b0af
MT
1195
1196 nr_cpu_ids = possible;
68a1c3f8 1197}
69c18c15 1198
14adf855
CE
1199#ifdef CONFIG_HOTPLUG_CPU
1200
1201static void remove_siblinginfo(int cpu)
1202{
1203 int sibling;
1204 struct cpuinfo_x86 *c = &cpu_data(cpu);
1205
c2d1cec1
MT
1206 for_each_cpu(sibling, cpu_core_mask(cpu)) {
1207 cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
14adf855
CE
1208 /*/
1209 * last thread sibling in this cpu core going down
1210 */
c2d1cec1 1211 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
14adf855
CE
1212 cpu_data(sibling).booted_cores--;
1213 }
1214
c2d1cec1
MT
1215 for_each_cpu(sibling, cpu_sibling_mask(cpu))
1216 cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1217 cpumask_clear(cpu_sibling_mask(cpu));
1218 cpumask_clear(cpu_core_mask(cpu));
14adf855
CE
1219 c->phys_proc_id = 0;
1220 c->cpu_core_id = 0;
c2d1cec1 1221 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
14adf855
CE
1222}
1223
69c18c15
GC
1224static void __ref remove_cpu_from_maps(int cpu)
1225{
c2d1cec1
MT
1226 set_cpu_online(cpu, false);
1227 cpumask_clear_cpu(cpu, cpu_callout_mask);
1228 cpumask_clear_cpu(cpu, cpu_callin_mask);
69c18c15 1229 /* was set by cpu_init() */
c2d1cec1 1230 cpumask_clear_cpu(cpu, cpu_initialized_mask);
23ca4bba 1231 numa_remove_cpu(cpu);
69c18c15
GC
1232}
1233
8227dce7 1234void cpu_disable_common(void)
69c18c15
GC
1235{
1236 int cpu = smp_processor_id();
69c18c15
GC
1237 /*
1238 * HACK:
1239 * Allow any queued timer interrupts to get serviced
1240 * This is only a temporary solution until we cleanup
1241 * fixup_irqs as we do for IA64.
1242 */
1243 local_irq_enable();
1244 mdelay(1);
1245
1246 local_irq_disable();
1247 remove_siblinginfo(cpu);
1248
1249 /* It's now safe to remove this processor from the online map */
d388e5fd 1250 lock_vector_lock();
69c18c15 1251 remove_cpu_from_maps(cpu);
d388e5fd 1252 unlock_vector_lock();
d7b381bb 1253 fixup_irqs();
8227dce7
AN
1254}
1255
1256int native_cpu_disable(void)
1257{
1258 int cpu = smp_processor_id();
1259
1260 /*
1261 * Perhaps use cpufreq to drop frequency, but that could go
1262 * into generic code.
1263 *
1264 * We won't take down the boot processor on i386 due to some
1265 * interrupts only being able to be serviced by the BSP.
1266 * Especially so if we're not using an IOAPIC -zwane
1267 */
1268 if (cpu == 0)
1269 return -EBUSY;
1270
1271 if (nmi_watchdog == NMI_LOCAL_APIC)
1272 stop_apic_nmi_watchdog(NULL);
1273 clear_local_APIC();
1274
1275 cpu_disable_common();
69c18c15
GC
1276 return 0;
1277}
1278
93be71b6 1279void native_cpu_die(unsigned int cpu)
69c18c15
GC
1280{
1281 /* We don't do anything here: idle task is faking death itself. */
1282 unsigned int i;
1283
1284 for (i = 0; i < 10; i++) {
1285 /* They ack this in play_dead by setting CPU_DEAD */
1286 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1287 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1288 if (1 == num_online_cpus())
1289 alternatives_smp_switch(0);
1290 return;
1291 }
1292 msleep(100);
1293 }
1294 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1295}
a21f5d88
AN
1296
1297void play_dead_common(void)
1298{
1299 idle_task_exit();
1300 reset_lazy_tlbstate();
1301 irq_ctx_exit(raw_smp_processor_id());
07bbc16a 1302 c1e_remove_cpu(raw_smp_processor_id());
a21f5d88
AN
1303
1304 mb();
1305 /* Ack it */
1306 __get_cpu_var(cpu_state) = CPU_DEAD;
1307
1308 /*
1309 * With physical CPU hotplug, we should halt the cpu
1310 */
1311 local_irq_disable();
1312}
1313
1314void native_play_dead(void)
1315{
1316 play_dead_common();
1317 wbinvd_halt();
1318}
1319
69c18c15 1320#else /* ... !CONFIG_HOTPLUG_CPU */
93be71b6 1321int native_cpu_disable(void)
69c18c15
GC
1322{
1323 return -ENOSYS;
1324}
1325
93be71b6 1326void native_cpu_die(unsigned int cpu)
69c18c15
GC
1327{
1328 /* We said "no" in __cpu_disable */
1329 BUG();
1330}
a21f5d88
AN
1331
1332void native_play_dead(void)
1333{
1334 BUG();
1335}
1336
68a1c3f8 1337#endif