x86: boot secondary cpus through initial_code
[linux-2.6-block.git] / arch / x86 / kernel / smpboot.c
CommitLineData
4cedb334
GOC
1/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
68a1c3f8
GC
42#include <linux/init.h>
43#include <linux/smp.h>
a355352b 44#include <linux/module.h>
70708a18 45#include <linux/sched.h>
69c18c15 46#include <linux/percpu.h>
91718e8d 47#include <linux/bootmem.h>
cb3c8b90
GOC
48#include <linux/err.h>
49#include <linux/nmi.h>
69c18c15 50
8aef135c 51#include <asm/acpi.h>
cb3c8b90 52#include <asm/desc.h>
69c18c15
GC
53#include <asm/nmi.h>
54#include <asm/irq.h>
55#include <asm/smp.h>
e44b7b75 56#include <asm/trampoline.h>
69c18c15
GC
57#include <asm/cpu.h>
58#include <asm/numa.h>
cb3c8b90
GOC
59#include <asm/pgtable.h>
60#include <asm/tlbflush.h>
61#include <asm/mtrr.h>
bbc2ff6a 62#include <asm/vmi.h>
34d05591 63#include <asm/genapic.h>
cb3c8b90 64#include <linux/mc146818rtc.h>
68a1c3f8 65
f6bc4029 66#include <mach_apic.h>
cb3c8b90
GOC
67#include <mach_wakecpu.h>
68#include <smpboot_hooks.h>
69
16ecf7a4 70#ifdef CONFIG_X86_32
4cedb334 71u8 apicid_2_node[MAX_APICID];
61165d7a 72static int low_mappings;
acbb6734
GOC
73#endif
74
a8db8453
GOC
75/* State of each CPU */
76DEFINE_PER_CPU(int, cpu_state) = { 0 };
77
cb3c8b90
GOC
78/* Store all idle threads, this can be reused instead of creating
79* a new thread. Also avoids complicated thread destroy functionality
80* for idle threads.
81*/
82#ifdef CONFIG_HOTPLUG_CPU
83/*
84 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
85 * removed after init for !CONFIG_HOTPLUG_CPU.
86 */
87static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
88#define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
89#define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
90#else
91struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
92#define get_idle_for_cpu(x) (idle_thread_array[(x)])
93#define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
94#endif
f6bc4029 95
a355352b
GC
96/* Number of siblings per CPU package */
97int smp_num_siblings = 1;
98EXPORT_SYMBOL(smp_num_siblings);
99
100/* Last level cache ID of each logical CPU */
101DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
102
103/* bitmap of online cpus */
104cpumask_t cpu_online_map __read_mostly;
105EXPORT_SYMBOL(cpu_online_map);
106
107cpumask_t cpu_callin_map;
108cpumask_t cpu_callout_map;
109cpumask_t cpu_possible_map;
110EXPORT_SYMBOL(cpu_possible_map);
111
112/* representing HT siblings of each logical CPU */
113DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
114EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
115
116/* representing HT and core siblings of each logical CPU */
117DEFINE_PER_CPU(cpumask_t, cpu_core_map);
118EXPORT_PER_CPU_SYMBOL(cpu_core_map);
119
120/* Per CPU bogomips and other parameters */
121DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
122EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 123
cb3c8b90
GOC
124static atomic_t init_deasserted;
125
8aef135c
GOC
126static int boot_cpu_logical_apicid;
127
768d9505
GC
128/* representing cpus for which sibling maps can be computed */
129static cpumask_t cpu_sibling_setup_map;
130
1d89a7f0
GOC
131/* Set if we find a B stepping CPU */
132int __cpuinitdata smp_b_stepping;
1d89a7f0 133
7cc3959e
GOC
134#if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
135
136/* which logical CPUs are on which nodes */
137cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
138 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
139EXPORT_SYMBOL(node_to_cpumask_map);
140/* which node each logical CPU is on */
141int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
142EXPORT_SYMBOL(cpu_to_node_map);
143
144/* set up a mapping between cpu and node. */
145static void map_cpu_to_node(int cpu, int node)
146{
147 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
148 cpu_set(cpu, node_to_cpumask_map[node]);
149 cpu_to_node_map[cpu] = node;
150}
151
152/* undo a mapping between cpu and node. */
153static void unmap_cpu_to_node(int cpu)
154{
155 int node;
156
157 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
158 for (node = 0; node < MAX_NUMNODES; node++)
159 cpu_clear(cpu, node_to_cpumask_map[node]);
160 cpu_to_node_map[cpu] = 0;
161}
162#else /* !(CONFIG_NUMA && CONFIG_X86_32) */
163#define map_cpu_to_node(cpu, node) ({})
164#define unmap_cpu_to_node(cpu) ({})
165#endif
166
167#ifdef CONFIG_X86_32
168u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
169 { [0 ... NR_CPUS-1] = BAD_APICID };
170
a4928cff 171static void map_cpu_to_logical_apicid(void)
7cc3959e
GOC
172{
173 int cpu = smp_processor_id();
174 int apicid = logical_smp_processor_id();
175 int node = apicid_to_node(apicid);
176
177 if (!node_online(node))
178 node = first_online_node;
179
180 cpu_2_logical_apicid[cpu] = apicid;
181 map_cpu_to_node(cpu, node);
182}
183
a4928cff 184static void unmap_cpu_to_logical_apicid(int cpu)
7cc3959e
GOC
185{
186 cpu_2_logical_apicid[cpu] = BAD_APICID;
187 unmap_cpu_to_node(cpu);
188}
189#else
190#define unmap_cpu_to_logical_apicid(cpu) do {} while (0)
191#define map_cpu_to_logical_apicid() do {} while (0)
192#endif
193
cb3c8b90
GOC
194/*
195 * Report back to the Boot Processor.
196 * Running on AP.
197 */
a4928cff 198static void __cpuinit smp_callin(void)
cb3c8b90
GOC
199{
200 int cpuid, phys_id;
201 unsigned long timeout;
202
203 /*
204 * If waken up by an INIT in an 82489DX configuration
205 * we may get here before an INIT-deassert IPI reaches
206 * our local APIC. We have to wait for the IPI or we'll
207 * lock up on an APIC access.
208 */
209 wait_for_init_deassert(&init_deasserted);
210
211 /*
212 * (This works even if the APIC is not enabled.)
213 */
05f2d12c 214 phys_id = GET_APIC_ID(read_apic_id());
cb3c8b90
GOC
215 cpuid = smp_processor_id();
216 if (cpu_isset(cpuid, cpu_callin_map)) {
217 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
218 phys_id, cpuid);
219 }
220 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
221
222 /*
223 * STARTUP IPIs are fragile beasts as they might sometimes
224 * trigger some glue motherboard logic. Complete APIC bus
225 * silence for 1 second, this overestimates the time the
226 * boot CPU is spending to send the up to 2 STARTUP IPIs
227 * by a factor of two. This should be enough.
228 */
229
230 /*
231 * Waiting 2s total for startup (udelay is not yet working)
232 */
233 timeout = jiffies + 2*HZ;
234 while (time_before(jiffies, timeout)) {
235 /*
236 * Has the boot CPU finished it's STARTUP sequence?
237 */
238 if (cpu_isset(cpuid, cpu_callout_map))
239 break;
240 cpu_relax();
241 }
242
243 if (!time_before(jiffies, timeout)) {
244 panic("%s: CPU%d started up but did not get a callout!\n",
245 __func__, cpuid);
246 }
247
248 /*
249 * the boot CPU has finished the init stage and is spinning
250 * on callin_map until we finish. We are free to set up this
251 * CPU, first the APIC. (this is probably redundant on most
252 * boards)
253 */
254
255 Dprintk("CALLIN, before setup_local_APIC().\n");
256 smp_callin_clear_local_apic();
257 setup_local_APIC();
258 end_local_APIC_setup();
259 map_cpu_to_logical_apicid();
260
261 /*
262 * Get our bogomips.
263 *
264 * Need to enable IRQs because it can take longer and then
265 * the NMI watchdog might kill us.
266 */
267 local_irq_enable();
268 calibrate_delay();
269 local_irq_disable();
270 Dprintk("Stack at about %p\n", &cpuid);
271
272 /*
273 * Save our processor parameters
274 */
275 smp_store_cpu_info(cpuid);
276
277 /*
278 * Allow the master to continue.
279 */
280 cpu_set(cpuid, cpu_callin_map);
281}
282
bbc2ff6a
GOC
283/*
284 * Activate a secondary processor.
285 */
dbe55f47 286static void __cpuinit start_secondary(void *unused)
bbc2ff6a
GOC
287{
288 /*
289 * Don't put *anything* before cpu_init(), SMP booting is too
290 * fragile that we want to limit the things done here to the
291 * most necessary things.
292 */
293#ifdef CONFIG_VMI
294 vmi_bringup();
295#endif
296 cpu_init();
297 preempt_disable();
298 smp_callin();
299
300 /* otherwise gcc will move up smp_processor_id before the cpu_init */
301 barrier();
302 /*
303 * Check TSC synchronization with the BP:
304 */
305 check_tsc_sync_target();
306
307 if (nmi_watchdog == NMI_IO_APIC) {
308 disable_8259A_irq(0);
309 enable_NMI_through_LVT0();
310 enable_8259A_irq(0);
311 }
312
61165d7a
HD
313#ifdef CONFIG_X86_32
314 while (low_mappings)
315 cpu_relax();
316 __flush_tlb_all();
317#endif
318
bbc2ff6a
GOC
319 /* This must be done before setting cpu_online_map */
320 set_cpu_sibling_map(raw_smp_processor_id());
321 wmb();
322
323 /*
324 * We need to hold call_lock, so there is no inconsistency
325 * between the time smp_call_function() determines number of
326 * IPI recipients, and the time when the determination is made
327 * for which cpus receive the IPI. Holding this
328 * lock helps us to not include this cpu in a currently in progress
329 * smp_call_function().
330 */
331 lock_ipi_call_lock();
332#ifdef CONFIG_X86_64
333 spin_lock(&vector_lock);
334
335 /* Setup the per cpu irq handling data structures */
336 __setup_vector_irq(smp_processor_id());
337 /*
338 * Allow the master to continue.
339 */
340 spin_unlock(&vector_lock);
341#endif
342 cpu_set(smp_processor_id(), cpu_online_map);
343 unlock_ipi_call_lock();
344 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
345
346 setup_secondary_clock();
347
348 wmb();
349 cpu_idle();
350}
351
1d89a7f0
GOC
352static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
353{
354#ifdef CONFIG_X86_32
355 /*
356 * Mask B, Pentium, but not Pentium MMX
357 */
358 if (c->x86_vendor == X86_VENDOR_INTEL &&
359 c->x86 == 5 &&
360 c->x86_mask >= 1 && c->x86_mask <= 4 &&
361 c->x86_model <= 3)
362 /*
363 * Remember we have B step Pentia with bugs
364 */
365 smp_b_stepping = 1;
366
367 /*
368 * Certain Athlons might work (for various values of 'work') in SMP
369 * but they are not certified as MP capable.
370 */
371 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
372
373 if (num_possible_cpus() == 1)
374 goto valid_k7;
375
376 /* Athlon 660/661 is valid. */
377 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
378 (c->x86_mask == 1)))
379 goto valid_k7;
380
381 /* Duron 670 is valid */
382 if ((c->x86_model == 7) && (c->x86_mask == 0))
383 goto valid_k7;
384
385 /*
386 * Athlon 662, Duron 671, and Athlon >model 7 have capability
387 * bit. It's worth noting that the A5 stepping (662) of some
388 * Athlon XP's have the MP bit set.
389 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
390 * more.
391 */
392 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
393 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
394 (c->x86_model > 7))
395 if (cpu_has_mp)
396 goto valid_k7;
397
398 /* If we get here, not a certified SMP capable AMD system. */
399 add_taint(TAINT_UNSAFE_SMP);
400 }
401
402valid_k7:
403 ;
404#endif
405}
406
a4928cff 407static void __cpuinit smp_checks(void)
693d4b8a
GOC
408{
409 if (smp_b_stepping)
410 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
411 "with B stepping processors.\n");
412
413 /*
414 * Don't taint if we are running SMP kernel on a single non-MP
415 * approved Athlon
416 */
417 if (tainted & TAINT_UNSAFE_SMP) {
f68e00a3 418 if (num_online_cpus())
693d4b8a
GOC
419 printk(KERN_INFO "WARNING: This combination of AMD"
420 "processors is not suitable for SMP.\n");
421 else
422 tainted &= ~TAINT_UNSAFE_SMP;
423 }
424}
425
1d89a7f0
GOC
426/*
427 * The bootstrap kernel entry code has set these up. Save them for
428 * a given CPU
429 */
430
431void __cpuinit smp_store_cpu_info(int id)
432{
433 struct cpuinfo_x86 *c = &cpu_data(id);
434
435 *c = boot_cpu_data;
436 c->cpu_index = id;
437 if (id != 0)
438 identify_secondary_cpu(c);
439 smp_apply_quirks(c);
440}
441
442
768d9505
GC
443void __cpuinit set_cpu_sibling_map(int cpu)
444{
445 int i;
446 struct cpuinfo_x86 *c = &cpu_data(cpu);
447
448 cpu_set(cpu, cpu_sibling_setup_map);
449
450 if (smp_num_siblings > 1) {
451 for_each_cpu_mask(i, cpu_sibling_setup_map) {
452 if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
453 c->cpu_core_id == cpu_data(i).cpu_core_id) {
454 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
455 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
456 cpu_set(i, per_cpu(cpu_core_map, cpu));
457 cpu_set(cpu, per_cpu(cpu_core_map, i));
458 cpu_set(i, c->llc_shared_map);
459 cpu_set(cpu, cpu_data(i).llc_shared_map);
460 }
461 }
462 } else {
463 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
464 }
465
466 cpu_set(cpu, c->llc_shared_map);
467
468 if (current_cpu_data.x86_max_cores == 1) {
469 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
470 c->booted_cores = 1;
471 return;
472 }
473
474 for_each_cpu_mask(i, cpu_sibling_setup_map) {
475 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
476 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
477 cpu_set(i, c->llc_shared_map);
478 cpu_set(cpu, cpu_data(i).llc_shared_map);
479 }
480 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
481 cpu_set(i, per_cpu(cpu_core_map, cpu));
482 cpu_set(cpu, per_cpu(cpu_core_map, i));
483 /*
484 * Does this new cpu bringup a new core?
485 */
486 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
487 /*
488 * for each core in package, increment
489 * the booted_cores for this new cpu
490 */
491 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
492 c->booted_cores++;
493 /*
494 * increment the core count for all
495 * the other cpus in this package
496 */
497 if (i != cpu)
498 cpu_data(i).booted_cores++;
499 } else if (i != cpu && !c->booted_cores)
500 c->booted_cores = cpu_data(i).booted_cores;
501 }
502 }
503}
504
70708a18
GC
505/* maps the cpu to the sched domain representing multi-core */
506cpumask_t cpu_coregroup_map(int cpu)
507{
508 struct cpuinfo_x86 *c = &cpu_data(cpu);
509 /*
510 * For perf, we return last level cache shared map.
511 * And for power savings, we return cpu_core_map
512 */
513 if (sched_mc_power_savings || sched_smt_power_savings)
514 return per_cpu(cpu_core_map, cpu);
515 else
516 return c->llc_shared_map;
517}
518
a4928cff 519static void impress_friends(void)
904541e2
GOC
520{
521 int cpu;
522 unsigned long bogosum = 0;
523 /*
524 * Allow the user to impress friends.
525 */
526 Dprintk("Before bogomips.\n");
527 for_each_possible_cpu(cpu)
528 if (cpu_isset(cpu, cpu_callout_map))
529 bogosum += cpu_data(cpu).loops_per_jiffy;
530 printk(KERN_INFO
531 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
f68e00a3 532 num_online_cpus(),
904541e2
GOC
533 bogosum/(500000/HZ),
534 (bogosum/(5000/HZ))%100);
535
536 Dprintk("Before bogocount - setting activated=1.\n");
537}
538
cb3c8b90
GOC
539static inline void __inquire_remote_apic(int apicid)
540{
541 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
542 char *names[] = { "ID", "VERSION", "SPIV" };
543 int timeout;
544 u32 status;
545
546 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
547
548 for (i = 0; i < ARRAY_SIZE(regs); i++) {
549 printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
550
551 /*
552 * Wait for idle.
553 */
554 status = safe_apic_wait_icr_idle();
555 if (status)
556 printk(KERN_CONT
557 "a previous APIC delivery may have failed\n");
558
559 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
560 apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
561
562 timeout = 0;
563 do {
564 udelay(100);
565 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
566 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
567
568 switch (status) {
569 case APIC_ICR_RR_VALID:
570 status = apic_read(APIC_RRR);
571 printk(KERN_CONT "%08x\n", status);
572 break;
573 default:
574 printk(KERN_CONT "failed\n");
575 }
576 }
577}
578
579#ifdef WAKE_SECONDARY_VIA_NMI
580/*
581 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
582 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
583 * won't ... remember to clear down the APIC, etc later.
584 */
585static int __devinit
586wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
587{
588 unsigned long send_status, accept_status = 0;
589 int maxlvt;
590
591 /* Target chip */
592 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
593
594 /* Boot on the stack */
595 /* Kick the second */
596 apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
597
598 Dprintk("Waiting for send to finish...\n");
599 send_status = safe_apic_wait_icr_idle();
600
601 /*
602 * Give the other CPU some time to accept the IPI.
603 */
604 udelay(200);
605 /*
606 * Due to the Pentium erratum 3AP.
607 */
608 maxlvt = lapic_get_maxlvt();
609 if (maxlvt > 3) {
610 apic_read_around(APIC_SPIV);
611 apic_write(APIC_ESR, 0);
612 }
613 accept_status = (apic_read(APIC_ESR) & 0xEF);
614 Dprintk("NMI sent.\n");
615
616 if (send_status)
617 printk(KERN_ERR "APIC never delivered???\n");
618 if (accept_status)
619 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
620
621 return (send_status | accept_status);
622}
623#endif /* WAKE_SECONDARY_VIA_NMI */
624
cb3c8b90
GOC
625#ifdef WAKE_SECONDARY_VIA_INIT
626static int __devinit
627wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
628{
629 unsigned long send_status, accept_status = 0;
630 int maxlvt, num_starts, j;
631
34d05591
JS
632 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
633 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
634 atomic_set(&init_deasserted, 1);
635 return send_status;
636 }
637
cb3c8b90
GOC
638 /*
639 * Be paranoid about clearing APIC errors.
640 */
641 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
642 apic_read_around(APIC_SPIV);
643 apic_write(APIC_ESR, 0);
644 apic_read(APIC_ESR);
645 }
646
647 Dprintk("Asserting INIT.\n");
648
649 /*
650 * Turn INIT on target chip
651 */
652 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
653
654 /*
655 * Send IPI
656 */
657 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
658 | APIC_DM_INIT);
659
660 Dprintk("Waiting for send to finish...\n");
661 send_status = safe_apic_wait_icr_idle();
662
663 mdelay(10);
664
665 Dprintk("Deasserting INIT.\n");
666
667 /* Target chip */
668 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
669
670 /* Send IPI */
671 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
672
673 Dprintk("Waiting for send to finish...\n");
674 send_status = safe_apic_wait_icr_idle();
675
676 mb();
677 atomic_set(&init_deasserted, 1);
678
679 /*
680 * Should we send STARTUP IPIs ?
681 *
682 * Determine this based on the APIC version.
683 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
684 */
685 if (APIC_INTEGRATED(apic_version[phys_apicid]))
686 num_starts = 2;
687 else
688 num_starts = 0;
689
690 /*
691 * Paravirt / VMI wants a startup IPI hook here to set up the
692 * target processor state.
693 */
694 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
cb3c8b90 695 (unsigned long)stack_start.sp);
cb3c8b90
GOC
696
697 /*
698 * Run STARTUP IPI loop.
699 */
700 Dprintk("#startup loops: %d.\n", num_starts);
701
702 maxlvt = lapic_get_maxlvt();
703
704 for (j = 1; j <= num_starts; j++) {
705 Dprintk("Sending STARTUP #%d.\n", j);
706 apic_read_around(APIC_SPIV);
707 apic_write(APIC_ESR, 0);
708 apic_read(APIC_ESR);
709 Dprintk("After apic_write.\n");
710
711 /*
712 * STARTUP IPI
713 */
714
715 /* Target chip */
716 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
717
718 /* Boot on the stack */
719 /* Kick the second */
720 apic_write_around(APIC_ICR, APIC_DM_STARTUP
721 | (start_eip >> 12));
722
723 /*
724 * Give the other CPU some time to accept the IPI.
725 */
726 udelay(300);
727
728 Dprintk("Startup point 1.\n");
729
730 Dprintk("Waiting for send to finish...\n");
731 send_status = safe_apic_wait_icr_idle();
732
733 /*
734 * Give the other CPU some time to accept the IPI.
735 */
736 udelay(200);
737 /*
738 * Due to the Pentium erratum 3AP.
739 */
740 if (maxlvt > 3) {
741 apic_read_around(APIC_SPIV);
742 apic_write(APIC_ESR, 0);
743 }
744 accept_status = (apic_read(APIC_ESR) & 0xEF);
745 if (send_status || accept_status)
746 break;
747 }
748 Dprintk("After Startup.\n");
749
750 if (send_status)
751 printk(KERN_ERR "APIC never delivered???\n");
752 if (accept_status)
753 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
754
755 return (send_status | accept_status);
756}
757#endif /* WAKE_SECONDARY_VIA_INIT */
758
759struct create_idle {
760 struct work_struct work;
761 struct task_struct *idle;
762 struct completion done;
763 int cpu;
764};
765
766static void __cpuinit do_fork_idle(struct work_struct *work)
767{
768 struct create_idle *c_idle =
769 container_of(work, struct create_idle, work);
770
771 c_idle->idle = fork_idle(c_idle->cpu);
772 complete(&c_idle->done);
773}
774
f307d25e 775#ifdef CONFIG_X86_64
3461b0af
MT
776/*
777 * Allocate node local memory for the AP pda.
778 *
779 * Must be called after the _cpu_pda pointer table is initialized.
780 */
781static int __cpuinit get_local_pda(int cpu)
782{
783 struct x8664_pda *oldpda, *newpda;
784 unsigned long size = sizeof(struct x8664_pda);
785 int node = cpu_to_node(cpu);
786
787 if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
788 return 0;
789
790 oldpda = cpu_pda(cpu);
791 newpda = kmalloc_node(size, GFP_ATOMIC, node);
792 if (!newpda) {
793 printk(KERN_ERR "Could not allocate node local PDA "
794 "for CPU %d on node %d\n", cpu, node);
795
796 if (oldpda)
797 return 0; /* have a usable pda */
798 else
799 return -1;
800 }
801
802 if (oldpda) {
803 memcpy(newpda, oldpda, size);
804 if (!after_bootmem)
805 free_bootmem((unsigned long)oldpda, size);
806 }
807
808 newpda->in_bootmem = 0;
809 cpu_pda(cpu) = newpda;
810 return 0;
811}
f307d25e 812#endif /* CONFIG_X86_64 */
3461b0af 813
cb3c8b90
GOC
814static int __cpuinit do_boot_cpu(int apicid, int cpu)
815/*
816 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
817 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
818 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
819 */
820{
821 unsigned long boot_error = 0;
822 int timeout;
823 unsigned long start_ip;
824 unsigned short nmi_high = 0, nmi_low = 0;
825 struct create_idle c_idle = {
826 .cpu = cpu,
827 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
828 };
829 INIT_WORK(&c_idle.work, do_fork_idle);
cb3c8b90 830
a939098a 831#ifdef CONFIG_X86_64
cb3c8b90 832 /* Allocate node local memory for AP pdas */
3461b0af
MT
833 if (cpu > 0) {
834 boot_error = get_local_pda(cpu);
835 if (boot_error)
836 goto restore_state;
837 /* if can't get pda memory, can't start cpu */
cb3c8b90
GOC
838 }
839#endif
840
841 alternatives_smp_switch(1);
842
843 c_idle.idle = get_idle_for_cpu(cpu);
844
845 /*
846 * We can't use kernel_thread since we must avoid to
847 * reschedule the child.
848 */
849 if (c_idle.idle) {
850 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
851 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
852 init_idle(c_idle.idle, cpu);
853 goto do_rest;
854 }
855
856 if (!keventd_up() || current_is_keventd())
857 c_idle.work.func(&c_idle.work);
858 else {
859 schedule_work(&c_idle.work);
860 wait_for_completion(&c_idle.done);
861 }
862
863 if (IS_ERR(c_idle.idle)) {
864 printk("failed fork for CPU %d\n", cpu);
865 return PTR_ERR(c_idle.idle);
866 }
867
868 set_idle_for_cpu(cpu, c_idle.idle);
869do_rest:
870#ifdef CONFIG_X86_32
871 per_cpu(current_task, cpu) = c_idle.idle;
872 init_gdt(cpu);
cb3c8b90 873 /* Stack for startup_32 can be just as for start_secondary onwards */
cb3c8b90
GOC
874 irq_ctx_init(cpu);
875#else
876 cpu_pda(cpu)->pcurrent = c_idle.idle;
cb3c8b90 877 load_sp0(&per_cpu(init_tss, cpu), &c_idle.idle->thread);
cb3c8b90
GOC
878 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
879#endif
a939098a 880 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
3e970473 881 initial_code = (unsigned long)start_secondary;
9cf4f298 882 stack_start.sp = (void *) c_idle.idle->thread.sp;
cb3c8b90
GOC
883
884 /* start_ip had better be page-aligned! */
885 start_ip = setup_trampoline();
886
887 /* So we see what's up */
888 printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
889 cpu, apicid, start_ip);
890
891 /*
892 * This grunge runs the startup process for
893 * the targeted processor.
894 */
895
896 atomic_set(&init_deasserted, 0);
897
34d05591 898 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 899
34d05591 900 Dprintk("Setting warm reset code and vector.\n");
cb3c8b90 901
34d05591
JS
902 store_NMI_vector(&nmi_high, &nmi_low);
903
904 smpboot_setup_warm_reset_vector(start_ip);
905 /*
906 * Be paranoid about clearing APIC errors.
907 */
908 apic_write(APIC_ESR, 0);
909 apic_read(APIC_ESR);
910 }
cb3c8b90 911
cb3c8b90
GOC
912 /*
913 * Starting actual IPI sequence...
914 */
915 boot_error = wakeup_secondary_cpu(apicid, start_ip);
916
917 if (!boot_error) {
918 /*
919 * allow APs to start initializing.
920 */
921 Dprintk("Before Callout %d.\n", cpu);
922 cpu_set(cpu, cpu_callout_map);
923 Dprintk("After Callout %d.\n", cpu);
924
925 /*
926 * Wait 5s total for a response
927 */
928 for (timeout = 0; timeout < 50000; timeout++) {
929 if (cpu_isset(cpu, cpu_callin_map))
930 break; /* It has booted */
931 udelay(100);
932 }
933
934 if (cpu_isset(cpu, cpu_callin_map)) {
935 /* number CPUs logically, starting from 1 (BSP is 0) */
936 Dprintk("OK.\n");
937 printk(KERN_INFO "CPU%d: ", cpu);
938 print_cpu_info(&cpu_data(cpu));
939 Dprintk("CPU has booted.\n");
940 } else {
941 boot_error = 1;
942 if (*((volatile unsigned char *)trampoline_base)
943 == 0xA5)
944 /* trampoline started but...? */
945 printk(KERN_ERR "Stuck ??\n");
946 else
947 /* trampoline code not run */
948 printk(KERN_ERR "Not responding.\n");
34d05591
JS
949 if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
950 inquire_remote_apic(apicid);
cb3c8b90
GOC
951 }
952 }
953
3461b0af
MT
954restore_state:
955
cb3c8b90
GOC
956 if (boot_error) {
957 /* Try to put things back the way they were before ... */
958 unmap_cpu_to_logical_apicid(cpu);
959#ifdef CONFIG_X86_64
23ca4bba 960 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
cb3c8b90
GOC
961#endif
962 cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
963 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
cb3c8b90
GOC
964 cpu_clear(cpu, cpu_present_map);
965 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
966 }
967
968 /* mark "stuck" area as not stuck */
969 *((volatile unsigned long *)trampoline_base) = 0;
970
63d38198
AK
971 /*
972 * Cleanup possible dangling ends...
973 */
974 smpboot_restore_warm_reset_vector();
975
cb3c8b90
GOC
976 return boot_error;
977}
978
979int __cpuinit native_cpu_up(unsigned int cpu)
980{
981 int apicid = cpu_present_to_apicid(cpu);
982 unsigned long flags;
983 int err;
984
985 WARN_ON(irqs_disabled());
986
987 Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
988
989 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
990 !physid_isset(apicid, phys_cpu_present_map)) {
991 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
992 return -EINVAL;
993 }
994
995 /*
996 * Already booted CPU?
997 */
998 if (cpu_isset(cpu, cpu_callin_map)) {
999 Dprintk("do_boot_cpu %d Already started\n", cpu);
1000 return -ENOSYS;
1001 }
1002
1003 /*
1004 * Save current MTRR state in case it was changed since early boot
1005 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
1006 */
1007 mtrr_save_state();
1008
1009 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
1010
1011#ifdef CONFIG_X86_32
1012 /* init low mem mapping */
68db065c 1013 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
61165d7a 1014 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
cb3c8b90 1015 flush_tlb_all();
61165d7a 1016 low_mappings = 1;
cb3c8b90
GOC
1017
1018 err = do_boot_cpu(apicid, cpu);
61165d7a
HD
1019
1020 zap_low_mappings();
1021 low_mappings = 0;
1022#else
1023 err = do_boot_cpu(apicid, cpu);
1024#endif
1025 if (err) {
cb3c8b90 1026 Dprintk("do_boot_cpu failed %d\n", err);
61165d7a 1027 return -EIO;
cb3c8b90
GOC
1028 }
1029
1030 /*
1031 * Check TSC synchronization with the AP (keep irqs disabled
1032 * while doing so):
1033 */
1034 local_irq_save(flags);
1035 check_tsc_sync_source(cpu);
1036 local_irq_restore(flags);
1037
7c04e64a 1038 while (!cpu_online(cpu)) {
cb3c8b90
GOC
1039 cpu_relax();
1040 touch_nmi_watchdog();
1041 }
1042
1043 return 0;
1044}
1045
8aef135c
GOC
1046/*
1047 * Fall back to non SMP mode after errors.
1048 *
1049 * RED-PEN audit/test this more. I bet there is more state messed up here.
1050 */
1051static __init void disable_smp(void)
1052{
1053 cpu_present_map = cpumask_of_cpu(0);
1054 cpu_possible_map = cpumask_of_cpu(0);
1055#ifdef CONFIG_X86_32
1056 smpboot_clear_io_apic_irqs();
1057#endif
1058 if (smp_found_config)
b6df1b8b 1059 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 1060 else
b6df1b8b 1061 physid_set_mask_of_physid(0, &phys_cpu_present_map);
8aef135c
GOC
1062 map_cpu_to_logical_apicid();
1063 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1064 cpu_set(0, per_cpu(cpu_core_map, 0));
1065}
1066
1067/*
1068 * Various sanity checks.
1069 */
1070static int __init smp_sanity_check(unsigned max_cpus)
1071{
ac23d4ee 1072 preempt_disable();
8aef135c
GOC
1073 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1074 printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
1075 "by the BIOS.\n", hard_smp_processor_id());
1076 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1077 }
1078
1079 /*
1080 * If we couldn't find an SMP configuration at boot time,
1081 * get out of here now!
1082 */
1083 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 1084 preempt_enable();
8aef135c
GOC
1085 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1086 disable_smp();
1087 if (APIC_init_uniprocessor())
1088 printk(KERN_NOTICE "Local APIC not detected."
1089 " Using dummy APIC emulation.\n");
1090 return -1;
1091 }
1092
1093 /*
1094 * Should not be necessary because the MP table should list the boot
1095 * CPU too, but we do it for the sake of robustness anyway.
1096 */
1097 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1098 printk(KERN_NOTICE
1099 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1100 boot_cpu_physical_apicid);
1101 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1102 }
ac23d4ee 1103 preempt_enable();
8aef135c
GOC
1104
1105 /*
1106 * If we couldn't find a local APIC, then get out of here now!
1107 */
1108 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1109 !cpu_has_apic) {
1110 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1111 boot_cpu_physical_apicid);
1112 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1113 "(tell your hw vendor)\n");
1114 smpboot_clear_io_apic();
1115 return -1;
1116 }
1117
1118 verify_local_APIC();
1119
1120 /*
1121 * If SMP should be disabled, then really disable it!
1122 */
1123 if (!max_cpus) {
73d08e63 1124 printk(KERN_INFO "SMP mode deactivated.\n");
8aef135c 1125 smpboot_clear_io_apic();
d54db1ac
MR
1126
1127 localise_nmi_watchdog();
1128
8aef135c 1129#ifdef CONFIG_X86_32
e90955c2 1130 connect_bsp_APIC();
8aef135c 1131#endif
e90955c2
JB
1132 setup_local_APIC();
1133 end_local_APIC_setup();
8aef135c
GOC
1134 return -1;
1135 }
1136
1137 return 0;
1138}
1139
1140static void __init smp_cpu_index_default(void)
1141{
1142 int i;
1143 struct cpuinfo_x86 *c;
1144
7c04e64a 1145 for_each_possible_cpu(i) {
8aef135c
GOC
1146 c = &cpu_data(i);
1147 /* mark all to hotplug */
1148 c->cpu_index = NR_CPUS;
1149 }
1150}
1151
1152/*
1153 * Prepare for SMP bootup. The MP table or ACPI has been read
1154 * earlier. Just do some sanity checking here and enable APIC mode.
1155 */
1156void __init native_smp_prepare_cpus(unsigned int max_cpus)
1157{
deef3250 1158 preempt_disable();
8aef135c
GOC
1159 nmi_watchdog_default();
1160 smp_cpu_index_default();
1161 current_cpu_data = boot_cpu_data;
1162 cpu_callin_map = cpumask_of_cpu(0);
1163 mb();
1164 /*
1165 * Setup boot CPU information
1166 */
1167 smp_store_cpu_info(0); /* Final full version of the data */
1168 boot_cpu_logical_apicid = logical_smp_processor_id();
1169 current_thread_info()->cpu = 0; /* needed? */
1170 set_cpu_sibling_map(0);
1171
1172 if (smp_sanity_check(max_cpus) < 0) {
1173 printk(KERN_INFO "SMP disabled\n");
1174 disable_smp();
deef3250 1175 goto out;
8aef135c
GOC
1176 }
1177
ac23d4ee 1178 preempt_disable();
05f2d12c 1179 if (GET_APIC_ID(read_apic_id()) != boot_cpu_physical_apicid) {
8aef135c 1180 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
05f2d12c 1181 GET_APIC_ID(read_apic_id()), boot_cpu_physical_apicid);
8aef135c
GOC
1182 /* Or can we switch back to PIC here? */
1183 }
ac23d4ee 1184 preempt_enable();
8aef135c
GOC
1185
1186#ifdef CONFIG_X86_32
1187 connect_bsp_APIC();
1188#endif
1189 /*
1190 * Switch from PIC to APIC mode.
1191 */
1192 setup_local_APIC();
1193
1194#ifdef CONFIG_X86_64
1195 /*
1196 * Enable IO APIC before setting up error vector
1197 */
1198 if (!skip_ioapic_setup && nr_ioapics)
1199 enable_IO_APIC();
1200#endif
1201 end_local_APIC_setup();
1202
1203 map_cpu_to_logical_apicid();
1204
1205 setup_portio_remap();
1206
1207 smpboot_setup_io_apic();
1208 /*
1209 * Set up local APIC timer on boot CPU.
1210 */
1211
1212 printk(KERN_INFO "CPU%d: ", 0);
1213 print_cpu_info(&cpu_data(0));
1214 setup_boot_clock();
deef3250
IM
1215out:
1216 preempt_enable();
8aef135c 1217}
a8db8453
GOC
1218/*
1219 * Early setup to make printk work.
1220 */
1221void __init native_smp_prepare_boot_cpu(void)
1222{
1223 int me = smp_processor_id();
1224#ifdef CONFIG_X86_32
1225 init_gdt(me);
a8db8453 1226#endif
a939098a 1227 switch_to_new_gdt();
a8db8453
GOC
1228 /* already set me in cpu_online_map in boot_cpu_init() */
1229 cpu_set(me, cpu_callout_map);
1230 per_cpu(cpu_state, me) = CPU_ONLINE;
1231}
1232
83f7eb9c
GOC
1233void __init native_smp_cpus_done(unsigned int max_cpus)
1234{
83f7eb9c
GOC
1235 Dprintk("Boot done.\n");
1236
1237 impress_friends();
1238 smp_checks();
1239#ifdef CONFIG_X86_IO_APIC
1240 setup_ioapic_dest();
1241#endif
1242 check_nmi_watchdog();
83f7eb9c
GOC
1243}
1244
68a1c3f8 1245#ifdef CONFIG_HOTPLUG_CPU
2cd9fb71
GOC
1246
1247# ifdef CONFIG_X86_32
1248void cpu_exit_clear(void)
1249{
1250 int cpu = raw_smp_processor_id();
1251
1252 idle_task_exit();
1253
1254 cpu_uninit();
1255 irq_ctx_exit(cpu);
1256
1257 cpu_clear(cpu, cpu_callout_map);
1258 cpu_clear(cpu, cpu_callin_map);
1259
1260 unmap_cpu_to_logical_apicid(cpu);
1261}
1262# endif /* CONFIG_X86_32 */
1263
a4928cff 1264static void remove_siblinginfo(int cpu)
768d9505
GC
1265{
1266 int sibling;
1267 struct cpuinfo_x86 *c = &cpu_data(cpu);
1268
1269 for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
1270 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1271 /*/
1272 * last thread sibling in this cpu core going down
1273 */
1274 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1275 cpu_data(sibling).booted_cores--;
1276 }
1277
1278 for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
1279 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1280 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1281 cpus_clear(per_cpu(cpu_core_map, cpu));
1282 c->phys_proc_id = 0;
1283 c->cpu_core_id = 0;
1284 cpu_clear(cpu, cpu_sibling_setup_map);
1285}
68a1c3f8 1286
c5562fae 1287static int additional_cpus __initdata = -1;
68a1c3f8
GC
1288
1289static __init int setup_additional_cpus(char *s)
1290{
1291 return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
1292}
1293early_param("additional_cpus", setup_additional_cpus);
1294
1295/*
1296 * cpu_possible_map should be static, it cannot change as cpu's
1297 * are onlined, or offlined. The reason is per-cpu data-structures
1298 * are allocated by some modules at init time, and dont expect to
1299 * do this dynamically on cpu arrival/departure.
1300 * cpu_present_map on the other hand can change dynamically.
1301 * In case when cpu_hotplug is not compiled, then we resort to current
1302 * behaviour, which is cpu_possible == cpu_present.
1303 * - Ashok Raj
1304 *
1305 * Three ways to find out the number of additional hotplug CPUs:
1306 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1307 * - The user can overwrite it with additional_cpus=NUM
1308 * - Otherwise don't reserve additional CPUs.
1309 * We do this because additional CPUs waste a lot of memory.
1310 * -AK
1311 */
1312__init void prefill_possible_map(void)
1313{
1314 int i;
1315 int possible;
1316
1317 if (additional_cpus == -1) {
1318 if (disabled_cpus > 0)
1319 additional_cpus = disabled_cpus;
1320 else
1321 additional_cpus = 0;
1322 }
1323 possible = num_processors + additional_cpus;
1324 if (possible > NR_CPUS)
1325 possible = NR_CPUS;
1326
1327 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1328 possible, max_t(int, possible - num_processors, 0));
1329
1330 for (i = 0; i < possible; i++)
1331 cpu_set(i, cpu_possible_map);
3461b0af
MT
1332
1333 nr_cpu_ids = possible;
68a1c3f8 1334}
69c18c15
GC
1335
1336static void __ref remove_cpu_from_maps(int cpu)
1337{
1338 cpu_clear(cpu, cpu_online_map);
1339#ifdef CONFIG_X86_64
1340 cpu_clear(cpu, cpu_callout_map);
1341 cpu_clear(cpu, cpu_callin_map);
1342 /* was set by cpu_init() */
1343 clear_bit(cpu, (unsigned long *)&cpu_initialized);
23ca4bba 1344 numa_remove_cpu(cpu);
69c18c15
GC
1345#endif
1346}
1347
1348int __cpu_disable(void)
1349{
1350 int cpu = smp_processor_id();
1351
1352 /*
1353 * Perhaps use cpufreq to drop frequency, but that could go
1354 * into generic code.
1355 *
1356 * We won't take down the boot processor on i386 due to some
1357 * interrupts only being able to be serviced by the BSP.
1358 * Especially so if we're not using an IOAPIC -zwane
1359 */
1360 if (cpu == 0)
1361 return -EBUSY;
1362
1363 if (nmi_watchdog == NMI_LOCAL_APIC)
1364 stop_apic_nmi_watchdog(NULL);
1365 clear_local_APIC();
1366
1367 /*
1368 * HACK:
1369 * Allow any queued timer interrupts to get serviced
1370 * This is only a temporary solution until we cleanup
1371 * fixup_irqs as we do for IA64.
1372 */
1373 local_irq_enable();
1374 mdelay(1);
1375
1376 local_irq_disable();
1377 remove_siblinginfo(cpu);
1378
1379 /* It's now safe to remove this processor from the online map */
1380 remove_cpu_from_maps(cpu);
1381 fixup_irqs(cpu_online_map);
1382 return 0;
1383}
1384
1385void __cpu_die(unsigned int cpu)
1386{
1387 /* We don't do anything here: idle task is faking death itself. */
1388 unsigned int i;
1389
1390 for (i = 0; i < 10; i++) {
1391 /* They ack this in play_dead by setting CPU_DEAD */
1392 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1393 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1394 if (1 == num_online_cpus())
1395 alternatives_smp_switch(0);
1396 return;
1397 }
1398 msleep(100);
1399 }
1400 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1401}
1402#else /* ... !CONFIG_HOTPLUG_CPU */
1403int __cpu_disable(void)
1404{
1405 return -ENOSYS;
1406}
1407
1408void __cpu_die(unsigned int cpu)
1409{
1410 /* We said "no" in __cpu_disable */
1411 BUG();
1412}
68a1c3f8
GC
1413#endif
1414
89b08200
GC
1415/*
1416 * If the BIOS enumerates physical processors before logical,
1417 * maxcpus=N at enumeration-time can be used to disable HT.
1418 */
1419static int __init parse_maxcpus(char *arg)
1420{
1421 extern unsigned int maxcpus;
1422
1423 maxcpus = simple_strtoul(arg, NULL, 0);
1424 return 0;
1425}
1426early_param("maxcpus", parse_maxcpus);