vgaarb: Add user selectability of the number of GPUS in a system
[linux-2.6-block.git] / arch / x86 / kernel / smpboot.c
CommitLineData
4cedb334
GOC
1/*
2 * x86 SMP booting functions
3 *
87c6fe26 4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
8f47e163 5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
4cedb334
GOC
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
68a1c3f8
GC
42#include <linux/init.h>
43#include <linux/smp.h>
a355352b 44#include <linux/module.h>
70708a18 45#include <linux/sched.h>
69c18c15 46#include <linux/percpu.h>
91718e8d 47#include <linux/bootmem.h>
cb3c8b90
GOC
48#include <linux/err.h>
49#include <linux/nmi.h>
69575d38 50#include <linux/tboot.h>
69c18c15 51
8aef135c 52#include <asm/acpi.h>
cb3c8b90 53#include <asm/desc.h>
69c18c15
GC
54#include <asm/nmi.h>
55#include <asm/irq.h>
07bbc16a 56#include <asm/idle.h>
e44b7b75 57#include <asm/trampoline.h>
69c18c15
GC
58#include <asm/cpu.h>
59#include <asm/numa.h>
cb3c8b90
GOC
60#include <asm/pgtable.h>
61#include <asm/tlbflush.h>
62#include <asm/mtrr.h>
bbc2ff6a 63#include <asm/vmi.h>
7b6aa335 64#include <asm/apic.h>
569712b2 65#include <asm/setup.h>
bdbcdd48 66#include <asm/uv/uv.h>
cb3c8b90 67#include <linux/mc146818rtc.h>
68a1c3f8 68
1164dd00 69#include <asm/smpboot_hooks.h>
cb3c8b90 70
16ecf7a4 71#ifdef CONFIG_X86_32
4cedb334 72u8 apicid_2_node[MAX_APICID];
61165d7a 73static int low_mappings;
acbb6734
GOC
74#endif
75
a8db8453
GOC
76/* State of each CPU */
77DEFINE_PER_CPU(int, cpu_state) = { 0 };
78
cb3c8b90
GOC
79/* Store all idle threads, this can be reused instead of creating
80* a new thread. Also avoids complicated thread destroy functionality
81* for idle threads.
82*/
83#ifdef CONFIG_HOTPLUG_CPU
84/*
85 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
86 * removed after init for !CONFIG_HOTPLUG_CPU.
87 */
88static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
89#define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
90#define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
91#else
f86c9985 92static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
cb3c8b90
GOC
93#define get_idle_for_cpu(x) (idle_thread_array[(x)])
94#define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
95#endif
f6bc4029 96
a355352b
GC
97/* Number of siblings per CPU package */
98int smp_num_siblings = 1;
99EXPORT_SYMBOL(smp_num_siblings);
100
101/* Last level cache ID of each logical CPU */
102DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
103
a355352b 104/* representing HT siblings of each logical CPU */
7ad728f9 105DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
a355352b
GC
106EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
107
108/* representing HT and core siblings of each logical CPU */
7ad728f9 109DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
a355352b
GC
110EXPORT_PER_CPU_SYMBOL(cpu_core_map);
111
112/* Per CPU bogomips and other parameters */
113DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
114EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 115
2b6163bf 116atomic_t init_deasserted;
cb3c8b90 117
7cc3959e 118#if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
7cc3959e
GOC
119/* which node each logical CPU is on */
120int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
121EXPORT_SYMBOL(cpu_to_node_map);
122
123/* set up a mapping between cpu and node. */
124static void map_cpu_to_node(int cpu, int node)
125{
126 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
c032ef60 127 cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
7cc3959e
GOC
128 cpu_to_node_map[cpu] = node;
129}
130
131/* undo a mapping between cpu and node. */
132static void unmap_cpu_to_node(int cpu)
133{
134 int node;
135
136 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
137 for (node = 0; node < MAX_NUMNODES; node++)
c032ef60 138 cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
7cc3959e
GOC
139 cpu_to_node_map[cpu] = 0;
140}
141#else /* !(CONFIG_NUMA && CONFIG_X86_32) */
142#define map_cpu_to_node(cpu, node) ({})
143#define unmap_cpu_to_node(cpu) ({})
144#endif
145
146#ifdef CONFIG_X86_32
1b374e4d
SS
147static int boot_cpu_logical_apicid;
148
7cc3959e
GOC
149u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
150 { [0 ... NR_CPUS-1] = BAD_APICID };
151
a4928cff 152static void map_cpu_to_logical_apicid(void)
7cc3959e
GOC
153{
154 int cpu = smp_processor_id();
155 int apicid = logical_smp_processor_id();
3f57a318 156 int node = apic->apicid_to_node(apicid);
7cc3959e
GOC
157
158 if (!node_online(node))
159 node = first_online_node;
160
161 cpu_2_logical_apicid[cpu] = apicid;
162 map_cpu_to_node(cpu, node);
163}
164
1481a3dd 165void numa_remove_cpu(int cpu)
7cc3959e
GOC
166{
167 cpu_2_logical_apicid[cpu] = BAD_APICID;
168 unmap_cpu_to_node(cpu);
169}
170#else
7cc3959e
GOC
171#define map_cpu_to_logical_apicid() do {} while (0)
172#endif
173
cb3c8b90
GOC
174/*
175 * Report back to the Boot Processor.
176 * Running on AP.
177 */
a4928cff 178static void __cpuinit smp_callin(void)
cb3c8b90
GOC
179{
180 int cpuid, phys_id;
181 unsigned long timeout;
182
183 /*
184 * If waken up by an INIT in an 82489DX configuration
185 * we may get here before an INIT-deassert IPI reaches
186 * our local APIC. We have to wait for the IPI or we'll
187 * lock up on an APIC access.
188 */
a9659366
IM
189 if (apic->wait_for_init_deassert)
190 apic->wait_for_init_deassert(&init_deasserted);
cb3c8b90
GOC
191
192 /*
193 * (This works even if the APIC is not enabled.)
194 */
4c9961d5 195 phys_id = read_apic_id();
cb3c8b90 196 cpuid = smp_processor_id();
c2d1cec1 197 if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
cb3c8b90
GOC
198 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
199 phys_id, cpuid);
200 }
cfc1b9a6 201 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
cb3c8b90
GOC
202
203 /*
204 * STARTUP IPIs are fragile beasts as they might sometimes
205 * trigger some glue motherboard logic. Complete APIC bus
206 * silence for 1 second, this overestimates the time the
207 * boot CPU is spending to send the up to 2 STARTUP IPIs
208 * by a factor of two. This should be enough.
209 */
210
211 /*
212 * Waiting 2s total for startup (udelay is not yet working)
213 */
214 timeout = jiffies + 2*HZ;
215 while (time_before(jiffies, timeout)) {
216 /*
217 * Has the boot CPU finished it's STARTUP sequence?
218 */
c2d1cec1 219 if (cpumask_test_cpu(cpuid, cpu_callout_mask))
cb3c8b90
GOC
220 break;
221 cpu_relax();
222 }
223
224 if (!time_before(jiffies, timeout)) {
225 panic("%s: CPU%d started up but did not get a callout!\n",
226 __func__, cpuid);
227 }
228
229 /*
230 * the boot CPU has finished the init stage and is spinning
231 * on callin_map until we finish. We are free to set up this
232 * CPU, first the APIC. (this is probably redundant on most
233 * boards)
234 */
235
cfc1b9a6 236 pr_debug("CALLIN, before setup_local_APIC().\n");
333344d9
IM
237 if (apic->smp_callin_clear_local_apic)
238 apic->smp_callin_clear_local_apic();
cb3c8b90
GOC
239 setup_local_APIC();
240 end_local_APIC_setup();
241 map_cpu_to_logical_apicid();
242
e545a614 243 notify_cpu_starting(cpuid);
cb3c8b90
GOC
244 /*
245 * Get our bogomips.
246 *
247 * Need to enable IRQs because it can take longer and then
248 * the NMI watchdog might kill us.
249 */
250 local_irq_enable();
251 calibrate_delay();
252 local_irq_disable();
cfc1b9a6 253 pr_debug("Stack at about %p\n", &cpuid);
cb3c8b90
GOC
254
255 /*
256 * Save our processor parameters
257 */
258 smp_store_cpu_info(cpuid);
259
260 /*
261 * Allow the master to continue.
262 */
c2d1cec1 263 cpumask_set_cpu(cpuid, cpu_callin_mask);
cb3c8b90
GOC
264}
265
bbc2ff6a
GOC
266/*
267 * Activate a secondary processor.
268 */
0ca59dd9 269notrace static void __cpuinit start_secondary(void *unused)
bbc2ff6a
GOC
270{
271 /*
272 * Don't put *anything* before cpu_init(), SMP booting is too
273 * fragile that we want to limit the things done here to the
274 * most necessary things.
275 */
bbc2ff6a 276 vmi_bringup();
bbc2ff6a
GOC
277 cpu_init();
278 preempt_disable();
279 smp_callin();
280
281 /* otherwise gcc will move up smp_processor_id before the cpu_init */
282 barrier();
283 /*
284 * Check TSC synchronization with the BP:
285 */
286 check_tsc_sync_target();
287
288 if (nmi_watchdog == NMI_IO_APIC) {
289 disable_8259A_irq(0);
290 enable_NMI_through_LVT0();
291 enable_8259A_irq(0);
292 }
293
61165d7a
HD
294#ifdef CONFIG_X86_32
295 while (low_mappings)
296 cpu_relax();
297 __flush_tlb_all();
298#endif
299
4f062896 300 /* This must be done before setting cpu_online_mask */
bbc2ff6a
GOC
301 set_cpu_sibling_map(raw_smp_processor_id());
302 wmb();
303
304 /*
305 * We need to hold call_lock, so there is no inconsistency
306 * between the time smp_call_function() determines number of
307 * IPI recipients, and the time when the determination is made
308 * for which cpus receive the IPI. Holding this
309 * lock helps us to not include this cpu in a currently in progress
310 * smp_call_function().
d388e5fd
EB
311 *
312 * We need to hold vector_lock so there the set of online cpus
313 * does not change while we are assigning vectors to cpus. Holding
314 * this lock ensures we don't half assign or remove an irq from a cpu.
bbc2ff6a 315 */
0cefa5b9 316 ipi_call_lock();
d388e5fd
EB
317 lock_vector_lock();
318 __setup_vector_irq(smp_processor_id());
c2d1cec1 319 set_cpu_online(smp_processor_id(), true);
d388e5fd 320 unlock_vector_lock();
0cefa5b9 321 ipi_call_unlock();
bbc2ff6a
GOC
322 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
323
0cefa5b9
MS
324 /* enable local interrupts */
325 local_irq_enable();
326
736decac 327 x86_cpuinit.setup_percpu_clockev();
bbc2ff6a
GOC
328
329 wmb();
330 cpu_idle();
331}
332
155dd720
RR
333#ifdef CONFIG_CPUMASK_OFFSTACK
334/* In this case, llc_shared_map is a pointer to a cpumask. */
335static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
336 const struct cpuinfo_x86 *src)
337{
338 struct cpumask *llc = dst->llc_shared_map;
339 *dst = *src;
340 dst->llc_shared_map = llc;
341}
342#else
343static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
344 const struct cpuinfo_x86 *src)
345{
346 *dst = *src;
347}
348#endif /* CONFIG_CPUMASK_OFFSTACK */
349
1d89a7f0
GOC
350/*
351 * The bootstrap kernel entry code has set these up. Save them for
352 * a given CPU
353 */
354
355void __cpuinit smp_store_cpu_info(int id)
356{
357 struct cpuinfo_x86 *c = &cpu_data(id);
358
155dd720 359 copy_cpuinfo_x86(c, &boot_cpu_data);
1d89a7f0
GOC
360 c->cpu_index = id;
361 if (id != 0)
362 identify_secondary_cpu(c);
1d89a7f0
GOC
363}
364
365
768d9505
GC
366void __cpuinit set_cpu_sibling_map(int cpu)
367{
368 int i;
369 struct cpuinfo_x86 *c = &cpu_data(cpu);
370
c2d1cec1 371 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
768d9505
GC
372
373 if (smp_num_siblings > 1) {
c2d1cec1
MT
374 for_each_cpu(i, cpu_sibling_setup_mask) {
375 struct cpuinfo_x86 *o = &cpu_data(i);
376
377 if (c->phys_proc_id == o->phys_proc_id &&
378 c->cpu_core_id == o->cpu_core_id) {
379 cpumask_set_cpu(i, cpu_sibling_mask(cpu));
380 cpumask_set_cpu(cpu, cpu_sibling_mask(i));
381 cpumask_set_cpu(i, cpu_core_mask(cpu));
382 cpumask_set_cpu(cpu, cpu_core_mask(i));
155dd720
RR
383 cpumask_set_cpu(i, c->llc_shared_map);
384 cpumask_set_cpu(cpu, o->llc_shared_map);
768d9505
GC
385 }
386 }
387 } else {
c2d1cec1 388 cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
768d9505
GC
389 }
390
155dd720 391 cpumask_set_cpu(cpu, c->llc_shared_map);
768d9505
GC
392
393 if (current_cpu_data.x86_max_cores == 1) {
c2d1cec1 394 cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
768d9505
GC
395 c->booted_cores = 1;
396 return;
397 }
398
c2d1cec1 399 for_each_cpu(i, cpu_sibling_setup_mask) {
768d9505
GC
400 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
401 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
155dd720
RR
402 cpumask_set_cpu(i, c->llc_shared_map);
403 cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
768d9505
GC
404 }
405 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
c2d1cec1
MT
406 cpumask_set_cpu(i, cpu_core_mask(cpu));
407 cpumask_set_cpu(cpu, cpu_core_mask(i));
768d9505
GC
408 /*
409 * Does this new cpu bringup a new core?
410 */
c2d1cec1 411 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
768d9505
GC
412 /*
413 * for each core in package, increment
414 * the booted_cores for this new cpu
415 */
c2d1cec1 416 if (cpumask_first(cpu_sibling_mask(i)) == i)
768d9505
GC
417 c->booted_cores++;
418 /*
419 * increment the core count for all
420 * the other cpus in this package
421 */
422 if (i != cpu)
423 cpu_data(i).booted_cores++;
424 } else if (i != cpu && !c->booted_cores)
425 c->booted_cores = cpu_data(i).booted_cores;
426 }
427 }
428}
429
70708a18 430/* maps the cpu to the sched domain representing multi-core */
030bb203 431const struct cpumask *cpu_coregroup_mask(int cpu)
70708a18
GC
432{
433 struct cpuinfo_x86 *c = &cpu_data(cpu);
434 /*
435 * For perf, we return last level cache shared map.
436 * And for power savings, we return cpu_core_map
437 */
5a925b42
AH
438 if ((sched_mc_power_savings || sched_smt_power_savings) &&
439 !(cpu_has(c, X86_FEATURE_AMD_DCM)))
c2d1cec1 440 return cpu_core_mask(cpu);
70708a18 441 else
155dd720 442 return c->llc_shared_map;
030bb203
RR
443}
444
a4928cff 445static void impress_friends(void)
904541e2
GOC
446{
447 int cpu;
448 unsigned long bogosum = 0;
449 /*
450 * Allow the user to impress friends.
451 */
cfc1b9a6 452 pr_debug("Before bogomips.\n");
904541e2 453 for_each_possible_cpu(cpu)
c2d1cec1 454 if (cpumask_test_cpu(cpu, cpu_callout_mask))
904541e2
GOC
455 bogosum += cpu_data(cpu).loops_per_jiffy;
456 printk(KERN_INFO
457 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
f68e00a3 458 num_online_cpus(),
904541e2
GOC
459 bogosum/(500000/HZ),
460 (bogosum/(5000/HZ))%100);
461
cfc1b9a6 462 pr_debug("Before bogocount - setting activated=1.\n");
904541e2
GOC
463}
464
569712b2 465void __inquire_remote_apic(int apicid)
cb3c8b90
GOC
466{
467 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
468 char *names[] = { "ID", "VERSION", "SPIV" };
469 int timeout;
470 u32 status;
471
823b259b 472 printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
cb3c8b90
GOC
473
474 for (i = 0; i < ARRAY_SIZE(regs); i++) {
823b259b 475 printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
cb3c8b90
GOC
476
477 /*
478 * Wait for idle.
479 */
480 status = safe_apic_wait_icr_idle();
481 if (status)
482 printk(KERN_CONT
483 "a previous APIC delivery may have failed\n");
484
1b374e4d 485 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
cb3c8b90
GOC
486
487 timeout = 0;
488 do {
489 udelay(100);
490 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
491 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
492
493 switch (status) {
494 case APIC_ICR_RR_VALID:
495 status = apic_read(APIC_RRR);
496 printk(KERN_CONT "%08x\n", status);
497 break;
498 default:
499 printk(KERN_CONT "failed\n");
500 }
501 }
502}
503
cb3c8b90
GOC
504/*
505 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
506 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
507 * won't ... remember to clear down the APIC, etc later.
508 */
cece3155 509int __cpuinit
569712b2 510wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
cb3c8b90
GOC
511{
512 unsigned long send_status, accept_status = 0;
513 int maxlvt;
514
515 /* Target chip */
cb3c8b90
GOC
516 /* Boot on the stack */
517 /* Kick the second */
bdb1a9b6 518 apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
cb3c8b90 519
cfc1b9a6 520 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
521 send_status = safe_apic_wait_icr_idle();
522
523 /*
524 * Give the other CPU some time to accept the IPI.
525 */
526 udelay(200);
569712b2 527 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
59ef48a5
CG
528 maxlvt = lapic_get_maxlvt();
529 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
530 apic_write(APIC_ESR, 0);
531 accept_status = (apic_read(APIC_ESR) & 0xEF);
532 }
cfc1b9a6 533 pr_debug("NMI sent.\n");
cb3c8b90
GOC
534
535 if (send_status)
536 printk(KERN_ERR "APIC never delivered???\n");
537 if (accept_status)
538 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
539
540 return (send_status | accept_status);
541}
cb3c8b90 542
cece3155 543static int __cpuinit
569712b2 544wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
cb3c8b90
GOC
545{
546 unsigned long send_status, accept_status = 0;
547 int maxlvt, num_starts, j;
548
593f4a78
MR
549 maxlvt = lapic_get_maxlvt();
550
cb3c8b90
GOC
551 /*
552 * Be paranoid about clearing APIC errors.
553 */
554 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
593f4a78
MR
555 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
556 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
557 apic_read(APIC_ESR);
558 }
559
cfc1b9a6 560 pr_debug("Asserting INIT.\n");
cb3c8b90
GOC
561
562 /*
563 * Turn INIT on target chip
564 */
cb3c8b90
GOC
565 /*
566 * Send IPI
567 */
1b374e4d
SS
568 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
569 phys_apicid);
cb3c8b90 570
cfc1b9a6 571 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
572 send_status = safe_apic_wait_icr_idle();
573
574 mdelay(10);
575
cfc1b9a6 576 pr_debug("Deasserting INIT.\n");
cb3c8b90
GOC
577
578 /* Target chip */
cb3c8b90 579 /* Send IPI */
1b374e4d 580 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
cb3c8b90 581
cfc1b9a6 582 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
583 send_status = safe_apic_wait_icr_idle();
584
585 mb();
586 atomic_set(&init_deasserted, 1);
587
588 /*
589 * Should we send STARTUP IPIs ?
590 *
591 * Determine this based on the APIC version.
592 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
593 */
594 if (APIC_INTEGRATED(apic_version[phys_apicid]))
595 num_starts = 2;
596 else
597 num_starts = 0;
598
599 /*
600 * Paravirt / VMI wants a startup IPI hook here to set up the
601 * target processor state.
602 */
603 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
cb3c8b90 604 (unsigned long)stack_start.sp);
cb3c8b90
GOC
605
606 /*
607 * Run STARTUP IPI loop.
608 */
cfc1b9a6 609 pr_debug("#startup loops: %d.\n", num_starts);
cb3c8b90 610
cb3c8b90 611 for (j = 1; j <= num_starts; j++) {
cfc1b9a6 612 pr_debug("Sending STARTUP #%d.\n", j);
593f4a78
MR
613 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
614 apic_write(APIC_ESR, 0);
cb3c8b90 615 apic_read(APIC_ESR);
cfc1b9a6 616 pr_debug("After apic_write.\n");
cb3c8b90
GOC
617
618 /*
619 * STARTUP IPI
620 */
621
622 /* Target chip */
cb3c8b90
GOC
623 /* Boot on the stack */
624 /* Kick the second */
1b374e4d
SS
625 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
626 phys_apicid);
cb3c8b90
GOC
627
628 /*
629 * Give the other CPU some time to accept the IPI.
630 */
631 udelay(300);
632
cfc1b9a6 633 pr_debug("Startup point 1.\n");
cb3c8b90 634
cfc1b9a6 635 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
636 send_status = safe_apic_wait_icr_idle();
637
638 /*
639 * Give the other CPU some time to accept the IPI.
640 */
641 udelay(200);
593f4a78 642 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 643 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
644 accept_status = (apic_read(APIC_ESR) & 0xEF);
645 if (send_status || accept_status)
646 break;
647 }
cfc1b9a6 648 pr_debug("After Startup.\n");
cb3c8b90
GOC
649
650 if (send_status)
651 printk(KERN_ERR "APIC never delivered???\n");
652 if (accept_status)
653 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
654
655 return (send_status | accept_status);
656}
cb3c8b90
GOC
657
658struct create_idle {
659 struct work_struct work;
660 struct task_struct *idle;
661 struct completion done;
662 int cpu;
663};
664
665static void __cpuinit do_fork_idle(struct work_struct *work)
666{
667 struct create_idle *c_idle =
668 container_of(work, struct create_idle, work);
669
670 c_idle->idle = fork_idle(c_idle->cpu);
671 complete(&c_idle->done);
672}
673
2eaad1fd
MT
674/* reduce the number of lines printed when booting a large cpu count system */
675static void __cpuinit announce_cpu(int cpu, int apicid)
676{
677 static int current_node = -1;
678 int node = cpu_to_node(cpu);
679
680 if (system_state == SYSTEM_BOOTING) {
681 if (node != current_node) {
682 if (current_node > (-1))
683 pr_cont(" Ok.\n");
684 current_node = node;
685 pr_info("Booting Node %3d, Processors ", node);
686 }
687 pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
688 return;
689 } else
690 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
691 node, cpu, apicid);
692}
693
cb3c8b90
GOC
694/*
695 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
696 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
1f5bcabf
IM
697 * Returns zero if CPU booted OK, else error code from
698 * ->wakeup_secondary_cpu.
cb3c8b90 699 */
ab6fb7c0 700static int __cpuinit do_boot_cpu(int apicid, int cpu)
cb3c8b90
GOC
701{
702 unsigned long boot_error = 0;
cb3c8b90 703 unsigned long start_ip;
ab6fb7c0 704 int timeout;
cb3c8b90 705 struct create_idle c_idle = {
ab6fb7c0
IM
706 .cpu = cpu,
707 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
cb3c8b90 708 };
ab6fb7c0 709
dc186ad7 710 INIT_WORK_ON_STACK(&c_idle.work, do_fork_idle);
cb3c8b90 711
cb3c8b90
GOC
712 alternatives_smp_switch(1);
713
714 c_idle.idle = get_idle_for_cpu(cpu);
715
716 /*
717 * We can't use kernel_thread since we must avoid to
718 * reschedule the child.
719 */
720 if (c_idle.idle) {
721 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
722 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
723 init_idle(c_idle.idle, cpu);
724 goto do_rest;
725 }
726
727 if (!keventd_up() || current_is_keventd())
728 c_idle.work.func(&c_idle.work);
729 else {
730 schedule_work(&c_idle.work);
731 wait_for_completion(&c_idle.done);
732 }
733
734 if (IS_ERR(c_idle.idle)) {
735 printk("failed fork for CPU %d\n", cpu);
dc186ad7 736 destroy_work_on_stack(&c_idle.work);
cb3c8b90
GOC
737 return PTR_ERR(c_idle.idle);
738 }
739
740 set_idle_for_cpu(cpu, c_idle.idle);
741do_rest:
cb3c8b90 742 per_cpu(current_task, cpu) = c_idle.idle;
c6f5e0ac 743#ifdef CONFIG_X86_32
cb3c8b90 744 /* Stack for startup_32 can be just as for start_secondary onwards */
cb3c8b90
GOC
745 irq_ctx_init(cpu);
746#else
cb3c8b90 747 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
004aa322 748 initial_gs = per_cpu_offset(cpu);
9af45651
BG
749 per_cpu(kernel_stack, cpu) =
750 (unsigned long)task_stack_page(c_idle.idle) -
751 KERNEL_STACK_OFFSET + THREAD_SIZE;
cb3c8b90 752#endif
a939098a 753 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
3e970473 754 initial_code = (unsigned long)start_secondary;
9cf4f298 755 stack_start.sp = (void *) c_idle.idle->thread.sp;
cb3c8b90
GOC
756
757 /* start_ip had better be page-aligned! */
758 start_ip = setup_trampoline();
759
2eaad1fd
MT
760 /* So we see what's up */
761 announce_cpu(cpu, apicid);
cb3c8b90
GOC
762
763 /*
764 * This grunge runs the startup process for
765 * the targeted processor.
766 */
767
768 atomic_set(&init_deasserted, 0);
769
34d05591 770 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 771
cfc1b9a6 772 pr_debug("Setting warm reset code and vector.\n");
cb3c8b90 773
34d05591
JS
774 smpboot_setup_warm_reset_vector(start_ip);
775 /*
776 * Be paranoid about clearing APIC errors.
db96b0a0
CG
777 */
778 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
779 apic_write(APIC_ESR, 0);
780 apic_read(APIC_ESR);
781 }
34d05591 782 }
cb3c8b90 783
cb3c8b90 784 /*
1f5bcabf
IM
785 * Kick the secondary CPU. Use the method in the APIC driver
786 * if it's defined - or use an INIT boot APIC message otherwise:
cb3c8b90 787 */
1f5bcabf
IM
788 if (apic->wakeup_secondary_cpu)
789 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
790 else
791 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
cb3c8b90
GOC
792
793 if (!boot_error) {
794 /*
795 * allow APs to start initializing.
796 */
cfc1b9a6 797 pr_debug("Before Callout %d.\n", cpu);
c2d1cec1 798 cpumask_set_cpu(cpu, cpu_callout_mask);
cfc1b9a6 799 pr_debug("After Callout %d.\n", cpu);
cb3c8b90
GOC
800
801 /*
802 * Wait 5s total for a response
803 */
804 for (timeout = 0; timeout < 50000; timeout++) {
c2d1cec1 805 if (cpumask_test_cpu(cpu, cpu_callin_mask))
cb3c8b90
GOC
806 break; /* It has booted */
807 udelay(100);
808 }
809
2eaad1fd
MT
810 if (cpumask_test_cpu(cpu, cpu_callin_mask))
811 pr_debug("CPU%d: has booted.\n", cpu);
812 else {
cb3c8b90
GOC
813 boot_error = 1;
814 if (*((volatile unsigned char *)trampoline_base)
815 == 0xA5)
816 /* trampoline started but...? */
2eaad1fd 817 pr_err("CPU%d: Stuck ??\n", cpu);
cb3c8b90
GOC
818 else
819 /* trampoline code not run */
2eaad1fd 820 pr_err("CPU%d: Not responding.\n", cpu);
25dc0049
IM
821 if (apic->inquire_remote_apic)
822 apic->inquire_remote_apic(apicid);
cb3c8b90
GOC
823 }
824 }
1a51e3a0 825
cb3c8b90
GOC
826 if (boot_error) {
827 /* Try to put things back the way they were before ... */
23ca4bba 828 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
c2d1cec1
MT
829
830 /* was set by do_boot_cpu() */
831 cpumask_clear_cpu(cpu, cpu_callout_mask);
832
833 /* was set by cpu_init() */
834 cpumask_clear_cpu(cpu, cpu_initialized_mask);
835
836 set_cpu_present(cpu, false);
cb3c8b90
GOC
837 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
838 }
839
840 /* mark "stuck" area as not stuck */
841 *((volatile unsigned long *)trampoline_base) = 0;
842
02421f98
YL
843 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
844 /*
845 * Cleanup possible dangling ends...
846 */
847 smpboot_restore_warm_reset_vector();
848 }
63d38198 849
dc186ad7 850 destroy_work_on_stack(&c_idle.work);
cb3c8b90
GOC
851 return boot_error;
852}
853
854int __cpuinit native_cpu_up(unsigned int cpu)
855{
a21769a4 856 int apicid = apic->cpu_present_to_apicid(cpu);
cb3c8b90
GOC
857 unsigned long flags;
858 int err;
859
860 WARN_ON(irqs_disabled());
861
cfc1b9a6 862 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
cb3c8b90
GOC
863
864 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
865 !physid_isset(apicid, phys_cpu_present_map)) {
866 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
867 return -EINVAL;
868 }
869
870 /*
871 * Already booted CPU?
872 */
c2d1cec1 873 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
cfc1b9a6 874 pr_debug("do_boot_cpu %d Already started\n", cpu);
cb3c8b90
GOC
875 return -ENOSYS;
876 }
877
878 /*
879 * Save current MTRR state in case it was changed since early boot
880 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
881 */
882 mtrr_save_state();
883
884 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
885
886#ifdef CONFIG_X86_32
887 /* init low mem mapping */
68db065c 888 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
61165d7a 889 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
cb3c8b90 890 flush_tlb_all();
61165d7a 891 low_mappings = 1;
cb3c8b90
GOC
892
893 err = do_boot_cpu(apicid, cpu);
61165d7a 894
55cd6367 895 zap_low_mappings(false);
61165d7a
HD
896 low_mappings = 0;
897#else
898 err = do_boot_cpu(apicid, cpu);
899#endif
900 if (err) {
cfc1b9a6 901 pr_debug("do_boot_cpu failed %d\n", err);
61165d7a 902 return -EIO;
cb3c8b90
GOC
903 }
904
905 /*
906 * Check TSC synchronization with the AP (keep irqs disabled
907 * while doing so):
908 */
909 local_irq_save(flags);
910 check_tsc_sync_source(cpu);
911 local_irq_restore(flags);
912
7c04e64a 913 while (!cpu_online(cpu)) {
cb3c8b90
GOC
914 cpu_relax();
915 touch_nmi_watchdog();
916 }
917
918 return 0;
919}
920
8aef135c
GOC
921/*
922 * Fall back to non SMP mode after errors.
923 *
924 * RED-PEN audit/test this more. I bet there is more state messed up here.
925 */
926static __init void disable_smp(void)
927{
4f062896
RR
928 init_cpu_present(cpumask_of(0));
929 init_cpu_possible(cpumask_of(0));
8aef135c 930 smpboot_clear_io_apic_irqs();
0f385d1d 931
8aef135c 932 if (smp_found_config)
b6df1b8b 933 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 934 else
b6df1b8b 935 physid_set_mask_of_physid(0, &phys_cpu_present_map);
8aef135c 936 map_cpu_to_logical_apicid();
c2d1cec1
MT
937 cpumask_set_cpu(0, cpu_sibling_mask(0));
938 cpumask_set_cpu(0, cpu_core_mask(0));
8aef135c
GOC
939}
940
941/*
942 * Various sanity checks.
943 */
944static int __init smp_sanity_check(unsigned max_cpus)
945{
ac23d4ee 946 preempt_disable();
a58f03b0 947
1ff2f20d 948#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
a58f03b0
YL
949 if (def_to_bigsmp && nr_cpu_ids > 8) {
950 unsigned int cpu;
951 unsigned nr;
952
953 printk(KERN_WARNING
954 "More than 8 CPUs detected - skipping them.\n"
26f7ef14 955 "Use CONFIG_X86_BIGSMP.\n");
a58f03b0
YL
956
957 nr = 0;
958 for_each_present_cpu(cpu) {
959 if (nr >= 8)
c2d1cec1 960 set_cpu_present(cpu, false);
a58f03b0
YL
961 nr++;
962 }
963
964 nr = 0;
965 for_each_possible_cpu(cpu) {
966 if (nr >= 8)
c2d1cec1 967 set_cpu_possible(cpu, false);
a58f03b0
YL
968 nr++;
969 }
970
971 nr_cpu_ids = 8;
972 }
973#endif
974
8aef135c 975 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
55c395b4
MT
976 printk(KERN_WARNING
977 "weird, boot CPU (#%d) not listed by the BIOS.\n",
978 hard_smp_processor_id());
979
8aef135c
GOC
980 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
981 }
982
983 /*
984 * If we couldn't find an SMP configuration at boot time,
985 * get out of here now!
986 */
987 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 988 preempt_enable();
8aef135c
GOC
989 printk(KERN_NOTICE "SMP motherboard not detected.\n");
990 disable_smp();
991 if (APIC_init_uniprocessor())
992 printk(KERN_NOTICE "Local APIC not detected."
993 " Using dummy APIC emulation.\n");
994 return -1;
995 }
996
997 /*
998 * Should not be necessary because the MP table should list the boot
999 * CPU too, but we do it for the sake of robustness anyway.
1000 */
a27a6210 1001 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
8aef135c
GOC
1002 printk(KERN_NOTICE
1003 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1004 boot_cpu_physical_apicid);
1005 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1006 }
ac23d4ee 1007 preempt_enable();
8aef135c
GOC
1008
1009 /*
1010 * If we couldn't find a local APIC, then get out of here now!
1011 */
1012 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1013 !cpu_has_apic) {
103428e5
CG
1014 if (!disable_apic) {
1015 pr_err("BIOS bug, local APIC #%d not detected!...\n",
1016 boot_cpu_physical_apicid);
1017 pr_err("... forcing use of dummy APIC emulation."
8aef135c 1018 "(tell your hw vendor)\n");
103428e5 1019 }
8aef135c 1020 smpboot_clear_io_apic();
65a4e574 1021 arch_disable_smp_support();
8aef135c
GOC
1022 return -1;
1023 }
1024
1025 verify_local_APIC();
1026
1027 /*
1028 * If SMP should be disabled, then really disable it!
1029 */
1030 if (!max_cpus) {
73d08e63 1031 printk(KERN_INFO "SMP mode deactivated.\n");
8aef135c 1032 smpboot_clear_io_apic();
d54db1ac
MR
1033
1034 localise_nmi_watchdog();
1035
e90955c2 1036 connect_bsp_APIC();
e90955c2
JB
1037 setup_local_APIC();
1038 end_local_APIC_setup();
8aef135c
GOC
1039 return -1;
1040 }
1041
1042 return 0;
1043}
1044
1045static void __init smp_cpu_index_default(void)
1046{
1047 int i;
1048 struct cpuinfo_x86 *c;
1049
7c04e64a 1050 for_each_possible_cpu(i) {
8aef135c
GOC
1051 c = &cpu_data(i);
1052 /* mark all to hotplug */
9628937d 1053 c->cpu_index = nr_cpu_ids;
8aef135c
GOC
1054 }
1055}
1056
1057/*
1058 * Prepare for SMP bootup. The MP table or ACPI has been read
1059 * earlier. Just do some sanity checking here and enable APIC mode.
1060 */
1061void __init native_smp_prepare_cpus(unsigned int max_cpus)
1062{
7ad728f9
RR
1063 unsigned int i;
1064
deef3250 1065 preempt_disable();
8aef135c
GOC
1066 smp_cpu_index_default();
1067 current_cpu_data = boot_cpu_data;
c2d1cec1 1068 cpumask_copy(cpu_callin_mask, cpumask_of(0));
8aef135c
GOC
1069 mb();
1070 /*
1071 * Setup boot CPU information
1072 */
1073 smp_store_cpu_info(0); /* Final full version of the data */
1b374e4d 1074#ifdef CONFIG_X86_32
8aef135c 1075 boot_cpu_logical_apicid = logical_smp_processor_id();
1b374e4d 1076#endif
8aef135c 1077 current_thread_info()->cpu = 0; /* needed? */
7ad728f9 1078 for_each_possible_cpu(i) {
79f55997
LZ
1079 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1080 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
1081 zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
7ad728f9 1082 }
8aef135c
GOC
1083 set_cpu_sibling_map(0);
1084
6e1cb38a 1085 enable_IR_x2apic();
06cd9a7d 1086#ifdef CONFIG_X86_64
72ce0165 1087 default_setup_apic_routing();
6e1cb38a
SS
1088#endif
1089
8aef135c
GOC
1090 if (smp_sanity_check(max_cpus) < 0) {
1091 printk(KERN_INFO "SMP disabled\n");
1092 disable_smp();
deef3250 1093 goto out;
8aef135c
GOC
1094 }
1095
ac23d4ee 1096 preempt_disable();
4c9961d5 1097 if (read_apic_id() != boot_cpu_physical_apicid) {
8aef135c 1098 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
4c9961d5 1099 read_apic_id(), boot_cpu_physical_apicid);
8aef135c
GOC
1100 /* Or can we switch back to PIC here? */
1101 }
ac23d4ee 1102 preempt_enable();
8aef135c 1103
8aef135c 1104 connect_bsp_APIC();
b5841765 1105
8aef135c
GOC
1106 /*
1107 * Switch from PIC to APIC mode.
1108 */
1109 setup_local_APIC();
1110
8aef135c
GOC
1111 /*
1112 * Enable IO APIC before setting up error vector
1113 */
1114 if (!skip_ioapic_setup && nr_ioapics)
1115 enable_IO_APIC();
88d0f550 1116
8aef135c
GOC
1117 end_local_APIC_setup();
1118
1119 map_cpu_to_logical_apicid();
1120
d83093b5
IM
1121 if (apic->setup_portio_remap)
1122 apic->setup_portio_remap();
8aef135c
GOC
1123
1124 smpboot_setup_io_apic();
1125 /*
1126 * Set up local APIC timer on boot CPU.
1127 */
1128
1129 printk(KERN_INFO "CPU%d: ", 0);
1130 print_cpu_info(&cpu_data(0));
736decac 1131 x86_init.timers.setup_percpu_clockev();
c4bd1fda
MS
1132
1133 if (is_uv_system())
1134 uv_system_init();
d0af9eed
SS
1135
1136 set_mtrr_aps_delayed_init();
deef3250
IM
1137out:
1138 preempt_enable();
8aef135c 1139}
d0af9eed
SS
1140
1141void arch_enable_nonboot_cpus_begin(void)
1142{
1143 set_mtrr_aps_delayed_init();
1144}
1145
1146void arch_enable_nonboot_cpus_end(void)
1147{
1148 mtrr_aps_init();
1149}
1150
a8db8453
GOC
1151/*
1152 * Early setup to make printk work.
1153 */
1154void __init native_smp_prepare_boot_cpu(void)
1155{
1156 int me = smp_processor_id();
552be871 1157 switch_to_new_gdt(me);
c2d1cec1
MT
1158 /* already set me in cpu_online_mask in boot_cpu_init() */
1159 cpumask_set_cpu(me, cpu_callout_mask);
a8db8453
GOC
1160 per_cpu(cpu_state, me) = CPU_ONLINE;
1161}
1162
83f7eb9c
GOC
1163void __init native_smp_cpus_done(unsigned int max_cpus)
1164{
cfc1b9a6 1165 pr_debug("Boot done.\n");
83f7eb9c
GOC
1166
1167 impress_friends();
83f7eb9c
GOC
1168#ifdef CONFIG_X86_IO_APIC
1169 setup_ioapic_dest();
1170#endif
1171 check_nmi_watchdog();
d0af9eed 1172 mtrr_aps_init();
83f7eb9c
GOC
1173}
1174
3b11ce7f
MT
1175static int __initdata setup_possible_cpus = -1;
1176static int __init _setup_possible_cpus(char *str)
1177{
1178 get_option(&str, &setup_possible_cpus);
1179 return 0;
1180}
1181early_param("possible_cpus", _setup_possible_cpus);
1182
1183
68a1c3f8 1184/*
4f062896 1185 * cpu_possible_mask should be static, it cannot change as cpu's
68a1c3f8
GC
1186 * are onlined, or offlined. The reason is per-cpu data-structures
1187 * are allocated by some modules at init time, and dont expect to
1188 * do this dynamically on cpu arrival/departure.
4f062896 1189 * cpu_present_mask on the other hand can change dynamically.
68a1c3f8
GC
1190 * In case when cpu_hotplug is not compiled, then we resort to current
1191 * behaviour, which is cpu_possible == cpu_present.
1192 * - Ashok Raj
1193 *
1194 * Three ways to find out the number of additional hotplug CPUs:
1195 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
3b11ce7f 1196 * - The user can overwrite it with possible_cpus=NUM
68a1c3f8
GC
1197 * - Otherwise don't reserve additional CPUs.
1198 * We do this because additional CPUs waste a lot of memory.
1199 * -AK
1200 */
1201__init void prefill_possible_map(void)
1202{
cb48bb59 1203 int i, possible;
68a1c3f8 1204
329513a3
YL
1205 /* no processor from mptable or madt */
1206 if (!num_processors)
1207 num_processors = 1;
1208
3b11ce7f
MT
1209 if (setup_possible_cpus == -1)
1210 possible = num_processors + disabled_cpus;
1211 else
1212 possible = setup_possible_cpus;
1213
730cf272
MT
1214 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1215
3b11ce7f
MT
1216 if (possible > CONFIG_NR_CPUS) {
1217 printk(KERN_WARNING
1218 "%d Processors exceeds NR_CPUS limit of %d\n",
1219 possible, CONFIG_NR_CPUS);
1220 possible = CONFIG_NR_CPUS;
1221 }
68a1c3f8
GC
1222
1223 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1224 possible, max_t(int, possible - num_processors, 0));
1225
1226 for (i = 0; i < possible; i++)
c2d1cec1 1227 set_cpu_possible(i, true);
3461b0af
MT
1228
1229 nr_cpu_ids = possible;
68a1c3f8 1230}
69c18c15 1231
14adf855
CE
1232#ifdef CONFIG_HOTPLUG_CPU
1233
1234static void remove_siblinginfo(int cpu)
1235{
1236 int sibling;
1237 struct cpuinfo_x86 *c = &cpu_data(cpu);
1238
c2d1cec1
MT
1239 for_each_cpu(sibling, cpu_core_mask(cpu)) {
1240 cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
14adf855
CE
1241 /*/
1242 * last thread sibling in this cpu core going down
1243 */
c2d1cec1 1244 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
14adf855
CE
1245 cpu_data(sibling).booted_cores--;
1246 }
1247
c2d1cec1
MT
1248 for_each_cpu(sibling, cpu_sibling_mask(cpu))
1249 cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1250 cpumask_clear(cpu_sibling_mask(cpu));
1251 cpumask_clear(cpu_core_mask(cpu));
14adf855
CE
1252 c->phys_proc_id = 0;
1253 c->cpu_core_id = 0;
c2d1cec1 1254 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
14adf855
CE
1255}
1256
69c18c15
GC
1257static void __ref remove_cpu_from_maps(int cpu)
1258{
c2d1cec1
MT
1259 set_cpu_online(cpu, false);
1260 cpumask_clear_cpu(cpu, cpu_callout_mask);
1261 cpumask_clear_cpu(cpu, cpu_callin_mask);
69c18c15 1262 /* was set by cpu_init() */
c2d1cec1 1263 cpumask_clear_cpu(cpu, cpu_initialized_mask);
23ca4bba 1264 numa_remove_cpu(cpu);
69c18c15
GC
1265}
1266
8227dce7 1267void cpu_disable_common(void)
69c18c15
GC
1268{
1269 int cpu = smp_processor_id();
69c18c15 1270
69c18c15
GC
1271 remove_siblinginfo(cpu);
1272
1273 /* It's now safe to remove this processor from the online map */
d388e5fd 1274 lock_vector_lock();
69c18c15 1275 remove_cpu_from_maps(cpu);
d388e5fd 1276 unlock_vector_lock();
d7b381bb 1277 fixup_irqs();
8227dce7
AN
1278}
1279
1280int native_cpu_disable(void)
1281{
1282 int cpu = smp_processor_id();
1283
1284 /*
1285 * Perhaps use cpufreq to drop frequency, but that could go
1286 * into generic code.
1287 *
1288 * We won't take down the boot processor on i386 due to some
1289 * interrupts only being able to be serviced by the BSP.
1290 * Especially so if we're not using an IOAPIC -zwane
1291 */
1292 if (cpu == 0)
1293 return -EBUSY;
1294
1295 if (nmi_watchdog == NMI_LOCAL_APIC)
1296 stop_apic_nmi_watchdog(NULL);
1297 clear_local_APIC();
1298
1299 cpu_disable_common();
69c18c15
GC
1300 return 0;
1301}
1302
93be71b6 1303void native_cpu_die(unsigned int cpu)
69c18c15
GC
1304{
1305 /* We don't do anything here: idle task is faking death itself. */
1306 unsigned int i;
1307
1308 for (i = 0; i < 10; i++) {
1309 /* They ack this in play_dead by setting CPU_DEAD */
1310 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
2eaad1fd
MT
1311 if (system_state == SYSTEM_RUNNING)
1312 pr_info("CPU %u is now offline\n", cpu);
1313
69c18c15
GC
1314 if (1 == num_online_cpus())
1315 alternatives_smp_switch(0);
1316 return;
1317 }
1318 msleep(100);
1319 }
2eaad1fd 1320 pr_err("CPU %u didn't die...\n", cpu);
69c18c15 1321}
a21f5d88
AN
1322
1323void play_dead_common(void)
1324{
1325 idle_task_exit();
1326 reset_lazy_tlbstate();
1327 irq_ctx_exit(raw_smp_processor_id());
07bbc16a 1328 c1e_remove_cpu(raw_smp_processor_id());
a21f5d88
AN
1329
1330 mb();
1331 /* Ack it */
1332 __get_cpu_var(cpu_state) = CPU_DEAD;
1333
1334 /*
1335 * With physical CPU hotplug, we should halt the cpu
1336 */
1337 local_irq_disable();
1338}
1339
1340void native_play_dead(void)
1341{
1342 play_dead_common();
86886e55 1343 tboot_shutdown(TB_SHUTDOWN_WFS);
a21f5d88
AN
1344 wbinvd_halt();
1345}
1346
69c18c15 1347#else /* ... !CONFIG_HOTPLUG_CPU */
93be71b6 1348int native_cpu_disable(void)
69c18c15
GC
1349{
1350 return -ENOSYS;
1351}
1352
93be71b6 1353void native_cpu_die(unsigned int cpu)
69c18c15
GC
1354{
1355 /* We said "no" in __cpu_disable */
1356 BUG();
1357}
a21f5d88
AN
1358
1359void native_play_dead(void)
1360{
1361 BUG();
1362}
1363
68a1c3f8 1364#endif