Merge branch 'x86/paravirt-spinlocks' into x86/for-linus
[linux-2.6-block.git] / arch / x86 / kernel / smpboot.c
CommitLineData
4cedb334
GOC
1/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
68a1c3f8
GC
42#include <linux/init.h>
43#include <linux/smp.h>
a355352b 44#include <linux/module.h>
70708a18 45#include <linux/sched.h>
69c18c15 46#include <linux/percpu.h>
91718e8d 47#include <linux/bootmem.h>
cb3c8b90
GOC
48#include <linux/err.h>
49#include <linux/nmi.h>
69c18c15 50
8aef135c 51#include <asm/acpi.h>
cb3c8b90 52#include <asm/desc.h>
69c18c15
GC
53#include <asm/nmi.h>
54#include <asm/irq.h>
55#include <asm/smp.h>
e44b7b75 56#include <asm/trampoline.h>
69c18c15
GC
57#include <asm/cpu.h>
58#include <asm/numa.h>
cb3c8b90
GOC
59#include <asm/pgtable.h>
60#include <asm/tlbflush.h>
61#include <asm/mtrr.h>
bbc2ff6a 62#include <asm/vmi.h>
34d05591 63#include <asm/genapic.h>
cb3c8b90 64#include <linux/mc146818rtc.h>
68a1c3f8 65
f6bc4029 66#include <mach_apic.h>
cb3c8b90
GOC
67#include <mach_wakecpu.h>
68#include <smpboot_hooks.h>
69
16ecf7a4 70#ifdef CONFIG_X86_32
4cedb334 71u8 apicid_2_node[MAX_APICID];
61165d7a 72static int low_mappings;
acbb6734
GOC
73#endif
74
a8db8453
GOC
75/* State of each CPU */
76DEFINE_PER_CPU(int, cpu_state) = { 0 };
77
cb3c8b90
GOC
78/* Store all idle threads, this can be reused instead of creating
79* a new thread. Also avoids complicated thread destroy functionality
80* for idle threads.
81*/
82#ifdef CONFIG_HOTPLUG_CPU
83/*
84 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
85 * removed after init for !CONFIG_HOTPLUG_CPU.
86 */
87static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
88#define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
89#define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
90#else
91struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
92#define get_idle_for_cpu(x) (idle_thread_array[(x)])
93#define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
94#endif
f6bc4029 95
a355352b
GC
96/* Number of siblings per CPU package */
97int smp_num_siblings = 1;
98EXPORT_SYMBOL(smp_num_siblings);
99
100/* Last level cache ID of each logical CPU */
101DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
102
103/* bitmap of online cpus */
104cpumask_t cpu_online_map __read_mostly;
105EXPORT_SYMBOL(cpu_online_map);
106
107cpumask_t cpu_callin_map;
108cpumask_t cpu_callout_map;
109cpumask_t cpu_possible_map;
110EXPORT_SYMBOL(cpu_possible_map);
111
112/* representing HT siblings of each logical CPU */
113DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
114EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
115
116/* representing HT and core siblings of each logical CPU */
117DEFINE_PER_CPU(cpumask_t, cpu_core_map);
118EXPORT_PER_CPU_SYMBOL(cpu_core_map);
119
120/* Per CPU bogomips and other parameters */
121DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
122EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 123
cb3c8b90
GOC
124static atomic_t init_deasserted;
125
8aef135c
GOC
126static int boot_cpu_logical_apicid;
127
768d9505
GC
128/* representing cpus for which sibling maps can be computed */
129static cpumask_t cpu_sibling_setup_map;
130
1d89a7f0
GOC
131/* Set if we find a B stepping CPU */
132int __cpuinitdata smp_b_stepping;
1d89a7f0 133
7cc3959e
GOC
134#if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
135
136/* which logical CPUs are on which nodes */
137cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
138 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
139EXPORT_SYMBOL(node_to_cpumask_map);
140/* which node each logical CPU is on */
141int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
142EXPORT_SYMBOL(cpu_to_node_map);
143
144/* set up a mapping between cpu and node. */
145static void map_cpu_to_node(int cpu, int node)
146{
147 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
148 cpu_set(cpu, node_to_cpumask_map[node]);
149 cpu_to_node_map[cpu] = node;
150}
151
152/* undo a mapping between cpu and node. */
153static void unmap_cpu_to_node(int cpu)
154{
155 int node;
156
157 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
158 for (node = 0; node < MAX_NUMNODES; node++)
159 cpu_clear(cpu, node_to_cpumask_map[node]);
160 cpu_to_node_map[cpu] = 0;
161}
162#else /* !(CONFIG_NUMA && CONFIG_X86_32) */
163#define map_cpu_to_node(cpu, node) ({})
164#define unmap_cpu_to_node(cpu) ({})
165#endif
166
167#ifdef CONFIG_X86_32
168u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
169 { [0 ... NR_CPUS-1] = BAD_APICID };
170
a4928cff 171static void map_cpu_to_logical_apicid(void)
7cc3959e
GOC
172{
173 int cpu = smp_processor_id();
174 int apicid = logical_smp_processor_id();
175 int node = apicid_to_node(apicid);
176
177 if (!node_online(node))
178 node = first_online_node;
179
180 cpu_2_logical_apicid[cpu] = apicid;
181 map_cpu_to_node(cpu, node);
182}
183
1481a3dd 184void numa_remove_cpu(int cpu)
7cc3959e
GOC
185{
186 cpu_2_logical_apicid[cpu] = BAD_APICID;
187 unmap_cpu_to_node(cpu);
188}
189#else
7cc3959e
GOC
190#define map_cpu_to_logical_apicid() do {} while (0)
191#endif
192
cb3c8b90
GOC
193/*
194 * Report back to the Boot Processor.
195 * Running on AP.
196 */
a4928cff 197static void __cpuinit smp_callin(void)
cb3c8b90
GOC
198{
199 int cpuid, phys_id;
200 unsigned long timeout;
201
202 /*
203 * If waken up by an INIT in an 82489DX configuration
204 * we may get here before an INIT-deassert IPI reaches
205 * our local APIC. We have to wait for the IPI or we'll
206 * lock up on an APIC access.
207 */
208 wait_for_init_deassert(&init_deasserted);
209
210 /*
211 * (This works even if the APIC is not enabled.)
212 */
05f2d12c 213 phys_id = GET_APIC_ID(read_apic_id());
cb3c8b90
GOC
214 cpuid = smp_processor_id();
215 if (cpu_isset(cpuid, cpu_callin_map)) {
216 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
217 phys_id, cpuid);
218 }
219 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
220
221 /*
222 * STARTUP IPIs are fragile beasts as they might sometimes
223 * trigger some glue motherboard logic. Complete APIC bus
224 * silence for 1 second, this overestimates the time the
225 * boot CPU is spending to send the up to 2 STARTUP IPIs
226 * by a factor of two. This should be enough.
227 */
228
229 /*
230 * Waiting 2s total for startup (udelay is not yet working)
231 */
232 timeout = jiffies + 2*HZ;
233 while (time_before(jiffies, timeout)) {
234 /*
235 * Has the boot CPU finished it's STARTUP sequence?
236 */
237 if (cpu_isset(cpuid, cpu_callout_map))
238 break;
239 cpu_relax();
240 }
241
242 if (!time_before(jiffies, timeout)) {
243 panic("%s: CPU%d started up but did not get a callout!\n",
244 __func__, cpuid);
245 }
246
247 /*
248 * the boot CPU has finished the init stage and is spinning
249 * on callin_map until we finish. We are free to set up this
250 * CPU, first the APIC. (this is probably redundant on most
251 * boards)
252 */
253
254 Dprintk("CALLIN, before setup_local_APIC().\n");
255 smp_callin_clear_local_apic();
256 setup_local_APIC();
257 end_local_APIC_setup();
258 map_cpu_to_logical_apicid();
259
260 /*
261 * Get our bogomips.
262 *
263 * Need to enable IRQs because it can take longer and then
264 * the NMI watchdog might kill us.
265 */
266 local_irq_enable();
267 calibrate_delay();
268 local_irq_disable();
269 Dprintk("Stack at about %p\n", &cpuid);
270
271 /*
272 * Save our processor parameters
273 */
274 smp_store_cpu_info(cpuid);
275
276 /*
277 * Allow the master to continue.
278 */
279 cpu_set(cpuid, cpu_callin_map);
280}
281
bbc2ff6a
GOC
282/*
283 * Activate a secondary processor.
284 */
dbe55f47 285static void __cpuinit start_secondary(void *unused)
bbc2ff6a
GOC
286{
287 /*
288 * Don't put *anything* before cpu_init(), SMP booting is too
289 * fragile that we want to limit the things done here to the
290 * most necessary things.
291 */
292#ifdef CONFIG_VMI
293 vmi_bringup();
294#endif
295 cpu_init();
296 preempt_disable();
297 smp_callin();
298
299 /* otherwise gcc will move up smp_processor_id before the cpu_init */
300 barrier();
301 /*
302 * Check TSC synchronization with the BP:
303 */
304 check_tsc_sync_target();
305
306 if (nmi_watchdog == NMI_IO_APIC) {
307 disable_8259A_irq(0);
308 enable_NMI_through_LVT0();
309 enable_8259A_irq(0);
310 }
311
61165d7a
HD
312#ifdef CONFIG_X86_32
313 while (low_mappings)
314 cpu_relax();
315 __flush_tlb_all();
316#endif
317
bbc2ff6a
GOC
318 /* This must be done before setting cpu_online_map */
319 set_cpu_sibling_map(raw_smp_processor_id());
320 wmb();
321
322 /*
323 * We need to hold call_lock, so there is no inconsistency
324 * between the time smp_call_function() determines number of
325 * IPI recipients, and the time when the determination is made
326 * for which cpus receive the IPI. Holding this
327 * lock helps us to not include this cpu in a currently in progress
328 * smp_call_function().
329 */
3b16cf87 330 ipi_call_lock_irq();
3fde6900
GC
331#ifdef CONFIG_X86_IO_APIC
332 setup_vector_irq(smp_processor_id());
bbc2ff6a
GOC
333#endif
334 cpu_set(smp_processor_id(), cpu_online_map);
3b16cf87 335 ipi_call_unlock_irq();
bbc2ff6a
GOC
336 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
337
338 setup_secondary_clock();
339
340 wmb();
341 cpu_idle();
342}
343
1d89a7f0
GOC
344static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
345{
1d89a7f0
GOC
346 /*
347 * Mask B, Pentium, but not Pentium MMX
348 */
349 if (c->x86_vendor == X86_VENDOR_INTEL &&
350 c->x86 == 5 &&
351 c->x86_mask >= 1 && c->x86_mask <= 4 &&
352 c->x86_model <= 3)
353 /*
354 * Remember we have B step Pentia with bugs
355 */
356 smp_b_stepping = 1;
357
358 /*
359 * Certain Athlons might work (for various values of 'work') in SMP
360 * but they are not certified as MP capable.
361 */
362 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
363
364 if (num_possible_cpus() == 1)
365 goto valid_k7;
366
367 /* Athlon 660/661 is valid. */
368 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
369 (c->x86_mask == 1)))
370 goto valid_k7;
371
372 /* Duron 670 is valid */
373 if ((c->x86_model == 7) && (c->x86_mask == 0))
374 goto valid_k7;
375
376 /*
377 * Athlon 662, Duron 671, and Athlon >model 7 have capability
378 * bit. It's worth noting that the A5 stepping (662) of some
379 * Athlon XP's have the MP bit set.
380 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
381 * more.
382 */
383 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
384 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
385 (c->x86_model > 7))
386 if (cpu_has_mp)
387 goto valid_k7;
388
389 /* If we get here, not a certified SMP capable AMD system. */
390 add_taint(TAINT_UNSAFE_SMP);
391 }
392
393valid_k7:
394 ;
1d89a7f0
GOC
395}
396
a4928cff 397static void __cpuinit smp_checks(void)
693d4b8a
GOC
398{
399 if (smp_b_stepping)
400 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
401 "with B stepping processors.\n");
402
403 /*
404 * Don't taint if we are running SMP kernel on a single non-MP
405 * approved Athlon
406 */
407 if (tainted & TAINT_UNSAFE_SMP) {
f68e00a3 408 if (num_online_cpus())
693d4b8a
GOC
409 printk(KERN_INFO "WARNING: This combination of AMD"
410 "processors is not suitable for SMP.\n");
411 else
412 tainted &= ~TAINT_UNSAFE_SMP;
413 }
414}
415
1d89a7f0
GOC
416/*
417 * The bootstrap kernel entry code has set these up. Save them for
418 * a given CPU
419 */
420
421void __cpuinit smp_store_cpu_info(int id)
422{
423 struct cpuinfo_x86 *c = &cpu_data(id);
424
425 *c = boot_cpu_data;
426 c->cpu_index = id;
427 if (id != 0)
428 identify_secondary_cpu(c);
429 smp_apply_quirks(c);
430}
431
432
768d9505
GC
433void __cpuinit set_cpu_sibling_map(int cpu)
434{
435 int i;
436 struct cpuinfo_x86 *c = &cpu_data(cpu);
437
438 cpu_set(cpu, cpu_sibling_setup_map);
439
440 if (smp_num_siblings > 1) {
441 for_each_cpu_mask(i, cpu_sibling_setup_map) {
442 if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
443 c->cpu_core_id == cpu_data(i).cpu_core_id) {
444 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
445 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
446 cpu_set(i, per_cpu(cpu_core_map, cpu));
447 cpu_set(cpu, per_cpu(cpu_core_map, i));
448 cpu_set(i, c->llc_shared_map);
449 cpu_set(cpu, cpu_data(i).llc_shared_map);
450 }
451 }
452 } else {
453 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
454 }
455
456 cpu_set(cpu, c->llc_shared_map);
457
458 if (current_cpu_data.x86_max_cores == 1) {
459 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
460 c->booted_cores = 1;
461 return;
462 }
463
464 for_each_cpu_mask(i, cpu_sibling_setup_map) {
465 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
466 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
467 cpu_set(i, c->llc_shared_map);
468 cpu_set(cpu, cpu_data(i).llc_shared_map);
469 }
470 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
471 cpu_set(i, per_cpu(cpu_core_map, cpu));
472 cpu_set(cpu, per_cpu(cpu_core_map, i));
473 /*
474 * Does this new cpu bringup a new core?
475 */
476 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
477 /*
478 * for each core in package, increment
479 * the booted_cores for this new cpu
480 */
481 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
482 c->booted_cores++;
483 /*
484 * increment the core count for all
485 * the other cpus in this package
486 */
487 if (i != cpu)
488 cpu_data(i).booted_cores++;
489 } else if (i != cpu && !c->booted_cores)
490 c->booted_cores = cpu_data(i).booted_cores;
491 }
492 }
493}
494
70708a18
GC
495/* maps the cpu to the sched domain representing multi-core */
496cpumask_t cpu_coregroup_map(int cpu)
497{
498 struct cpuinfo_x86 *c = &cpu_data(cpu);
499 /*
500 * For perf, we return last level cache shared map.
501 * And for power savings, we return cpu_core_map
502 */
503 if (sched_mc_power_savings || sched_smt_power_savings)
504 return per_cpu(cpu_core_map, cpu);
505 else
506 return c->llc_shared_map;
507}
508
a4928cff 509static void impress_friends(void)
904541e2
GOC
510{
511 int cpu;
512 unsigned long bogosum = 0;
513 /*
514 * Allow the user to impress friends.
515 */
516 Dprintk("Before bogomips.\n");
517 for_each_possible_cpu(cpu)
518 if (cpu_isset(cpu, cpu_callout_map))
519 bogosum += cpu_data(cpu).loops_per_jiffy;
520 printk(KERN_INFO
521 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
f68e00a3 522 num_online_cpus(),
904541e2
GOC
523 bogosum/(500000/HZ),
524 (bogosum/(5000/HZ))%100);
525
526 Dprintk("Before bogocount - setting activated=1.\n");
527}
528
cb3c8b90
GOC
529static inline void __inquire_remote_apic(int apicid)
530{
531 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
532 char *names[] = { "ID", "VERSION", "SPIV" };
533 int timeout;
534 u32 status;
535
536 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
537
538 for (i = 0; i < ARRAY_SIZE(regs); i++) {
539 printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
540
541 /*
542 * Wait for idle.
543 */
544 status = safe_apic_wait_icr_idle();
545 if (status)
546 printk(KERN_CONT
547 "a previous APIC delivery may have failed\n");
548
593f4a78
MR
549 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
550 apic_write(APIC_ICR, APIC_DM_REMRD | regs[i]);
cb3c8b90
GOC
551
552 timeout = 0;
553 do {
554 udelay(100);
555 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
556 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
557
558 switch (status) {
559 case APIC_ICR_RR_VALID:
560 status = apic_read(APIC_RRR);
561 printk(KERN_CONT "%08x\n", status);
562 break;
563 default:
564 printk(KERN_CONT "failed\n");
565 }
566 }
567}
568
569#ifdef WAKE_SECONDARY_VIA_NMI
570/*
571 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
572 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
573 * won't ... remember to clear down the APIC, etc later.
574 */
575static int __devinit
576wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
577{
578 unsigned long send_status, accept_status = 0;
579 int maxlvt;
580
581 /* Target chip */
593f4a78 582 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
cb3c8b90
GOC
583
584 /* Boot on the stack */
585 /* Kick the second */
593f4a78 586 apic_write(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
cb3c8b90
GOC
587
588 Dprintk("Waiting for send to finish...\n");
589 send_status = safe_apic_wait_icr_idle();
590
591 /*
592 * Give the other CPU some time to accept the IPI.
593 */
594 udelay(200);
cb3c8b90 595 maxlvt = lapic_get_maxlvt();
593f4a78 596 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 597 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
598 accept_status = (apic_read(APIC_ESR) & 0xEF);
599 Dprintk("NMI sent.\n");
600
601 if (send_status)
602 printk(KERN_ERR "APIC never delivered???\n");
603 if (accept_status)
604 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
605
606 return (send_status | accept_status);
607}
608#endif /* WAKE_SECONDARY_VIA_NMI */
609
cb3c8b90
GOC
610#ifdef WAKE_SECONDARY_VIA_INIT
611static int __devinit
612wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
613{
614 unsigned long send_status, accept_status = 0;
615 int maxlvt, num_starts, j;
616
34d05591
JS
617 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
618 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
619 atomic_set(&init_deasserted, 1);
620 return send_status;
621 }
622
593f4a78
MR
623 maxlvt = lapic_get_maxlvt();
624
cb3c8b90
GOC
625 /*
626 * Be paranoid about clearing APIC errors.
627 */
628 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
593f4a78
MR
629 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
630 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
631 apic_read(APIC_ESR);
632 }
633
634 Dprintk("Asserting INIT.\n");
635
636 /*
637 * Turn INIT on target chip
638 */
593f4a78 639 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
cb3c8b90
GOC
640
641 /*
642 * Send IPI
643 */
593f4a78
MR
644 apic_write(APIC_ICR,
645 APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT);
cb3c8b90
GOC
646
647 Dprintk("Waiting for send to finish...\n");
648 send_status = safe_apic_wait_icr_idle();
649
650 mdelay(10);
651
652 Dprintk("Deasserting INIT.\n");
653
654 /* Target chip */
593f4a78 655 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
cb3c8b90
GOC
656
657 /* Send IPI */
593f4a78 658 apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
cb3c8b90
GOC
659
660 Dprintk("Waiting for send to finish...\n");
661 send_status = safe_apic_wait_icr_idle();
662
663 mb();
664 atomic_set(&init_deasserted, 1);
665
666 /*
667 * Should we send STARTUP IPIs ?
668 *
669 * Determine this based on the APIC version.
670 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
671 */
672 if (APIC_INTEGRATED(apic_version[phys_apicid]))
673 num_starts = 2;
674 else
675 num_starts = 0;
676
677 /*
678 * Paravirt / VMI wants a startup IPI hook here to set up the
679 * target processor state.
680 */
681 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
cb3c8b90 682 (unsigned long)stack_start.sp);
cb3c8b90
GOC
683
684 /*
685 * Run STARTUP IPI loop.
686 */
687 Dprintk("#startup loops: %d.\n", num_starts);
688
cb3c8b90
GOC
689 for (j = 1; j <= num_starts; j++) {
690 Dprintk("Sending STARTUP #%d.\n", j);
593f4a78
MR
691 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
692 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
693 apic_read(APIC_ESR);
694 Dprintk("After apic_write.\n");
695
696 /*
697 * STARTUP IPI
698 */
699
700 /* Target chip */
593f4a78 701 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
cb3c8b90
GOC
702
703 /* Boot on the stack */
704 /* Kick the second */
593f4a78 705 apic_write(APIC_ICR, APIC_DM_STARTUP | (start_eip >> 12));
cb3c8b90
GOC
706
707 /*
708 * Give the other CPU some time to accept the IPI.
709 */
710 udelay(300);
711
712 Dprintk("Startup point 1.\n");
713
714 Dprintk("Waiting for send to finish...\n");
715 send_status = safe_apic_wait_icr_idle();
716
717 /*
718 * Give the other CPU some time to accept the IPI.
719 */
720 udelay(200);
593f4a78 721 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 722 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
723 accept_status = (apic_read(APIC_ESR) & 0xEF);
724 if (send_status || accept_status)
725 break;
726 }
727 Dprintk("After Startup.\n");
728
729 if (send_status)
730 printk(KERN_ERR "APIC never delivered???\n");
731 if (accept_status)
732 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
733
734 return (send_status | accept_status);
735}
736#endif /* WAKE_SECONDARY_VIA_INIT */
737
738struct create_idle {
739 struct work_struct work;
740 struct task_struct *idle;
741 struct completion done;
742 int cpu;
743};
744
745static void __cpuinit do_fork_idle(struct work_struct *work)
746{
747 struct create_idle *c_idle =
748 container_of(work, struct create_idle, work);
749
750 c_idle->idle = fork_idle(c_idle->cpu);
751 complete(&c_idle->done);
752}
753
f307d25e 754#ifdef CONFIG_X86_64
3461b0af
MT
755/*
756 * Allocate node local memory for the AP pda.
757 *
758 * Must be called after the _cpu_pda pointer table is initialized.
759 */
7c33b1e6 760int __cpuinit get_local_pda(int cpu)
3461b0af
MT
761{
762 struct x8664_pda *oldpda, *newpda;
763 unsigned long size = sizeof(struct x8664_pda);
764 int node = cpu_to_node(cpu);
765
766 if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
767 return 0;
768
769 oldpda = cpu_pda(cpu);
770 newpda = kmalloc_node(size, GFP_ATOMIC, node);
771 if (!newpda) {
772 printk(KERN_ERR "Could not allocate node local PDA "
773 "for CPU %d on node %d\n", cpu, node);
774
775 if (oldpda)
776 return 0; /* have a usable pda */
777 else
778 return -1;
779 }
780
781 if (oldpda) {
782 memcpy(newpda, oldpda, size);
783 if (!after_bootmem)
784 free_bootmem((unsigned long)oldpda, size);
785 }
786
787 newpda->in_bootmem = 0;
788 cpu_pda(cpu) = newpda;
789 return 0;
790}
f307d25e 791#endif /* CONFIG_X86_64 */
3461b0af 792
cb3c8b90
GOC
793static int __cpuinit do_boot_cpu(int apicid, int cpu)
794/*
795 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
796 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
797 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
798 */
799{
800 unsigned long boot_error = 0;
801 int timeout;
802 unsigned long start_ip;
803 unsigned short nmi_high = 0, nmi_low = 0;
804 struct create_idle c_idle = {
805 .cpu = cpu,
806 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
807 };
808 INIT_WORK(&c_idle.work, do_fork_idle);
cb3c8b90 809
a939098a 810#ifdef CONFIG_X86_64
cb3c8b90 811 /* Allocate node local memory for AP pdas */
3461b0af
MT
812 if (cpu > 0) {
813 boot_error = get_local_pda(cpu);
814 if (boot_error)
815 goto restore_state;
816 /* if can't get pda memory, can't start cpu */
cb3c8b90
GOC
817 }
818#endif
819
820 alternatives_smp_switch(1);
821
822 c_idle.idle = get_idle_for_cpu(cpu);
823
824 /*
825 * We can't use kernel_thread since we must avoid to
826 * reschedule the child.
827 */
828 if (c_idle.idle) {
829 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
830 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
831 init_idle(c_idle.idle, cpu);
832 goto do_rest;
833 }
834
835 if (!keventd_up() || current_is_keventd())
836 c_idle.work.func(&c_idle.work);
837 else {
838 schedule_work(&c_idle.work);
839 wait_for_completion(&c_idle.done);
840 }
841
842 if (IS_ERR(c_idle.idle)) {
843 printk("failed fork for CPU %d\n", cpu);
844 return PTR_ERR(c_idle.idle);
845 }
846
847 set_idle_for_cpu(cpu, c_idle.idle);
848do_rest:
849#ifdef CONFIG_X86_32
850 per_cpu(current_task, cpu) = c_idle.idle;
851 init_gdt(cpu);
cb3c8b90 852 /* Stack for startup_32 can be just as for start_secondary onwards */
cb3c8b90
GOC
853 irq_ctx_init(cpu);
854#else
855 cpu_pda(cpu)->pcurrent = c_idle.idle;
cb3c8b90
GOC
856 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
857#endif
a939098a 858 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
3e970473 859 initial_code = (unsigned long)start_secondary;
9cf4f298 860 stack_start.sp = (void *) c_idle.idle->thread.sp;
cb3c8b90
GOC
861
862 /* start_ip had better be page-aligned! */
863 start_ip = setup_trampoline();
864
865 /* So we see what's up */
866 printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
867 cpu, apicid, start_ip);
868
869 /*
870 * This grunge runs the startup process for
871 * the targeted processor.
872 */
873
874 atomic_set(&init_deasserted, 0);
875
34d05591 876 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 877
34d05591 878 Dprintk("Setting warm reset code and vector.\n");
cb3c8b90 879
34d05591
JS
880 store_NMI_vector(&nmi_high, &nmi_low);
881
882 smpboot_setup_warm_reset_vector(start_ip);
883 /*
884 * Be paranoid about clearing APIC errors.
885 */
886 apic_write(APIC_ESR, 0);
887 apic_read(APIC_ESR);
888 }
cb3c8b90 889
cb3c8b90
GOC
890 /*
891 * Starting actual IPI sequence...
892 */
893 boot_error = wakeup_secondary_cpu(apicid, start_ip);
894
895 if (!boot_error) {
896 /*
897 * allow APs to start initializing.
898 */
899 Dprintk("Before Callout %d.\n", cpu);
900 cpu_set(cpu, cpu_callout_map);
901 Dprintk("After Callout %d.\n", cpu);
902
903 /*
904 * Wait 5s total for a response
905 */
906 for (timeout = 0; timeout < 50000; timeout++) {
907 if (cpu_isset(cpu, cpu_callin_map))
908 break; /* It has booted */
909 udelay(100);
910 }
911
912 if (cpu_isset(cpu, cpu_callin_map)) {
913 /* number CPUs logically, starting from 1 (BSP is 0) */
914 Dprintk("OK.\n");
915 printk(KERN_INFO "CPU%d: ", cpu);
916 print_cpu_info(&cpu_data(cpu));
917 Dprintk("CPU has booted.\n");
918 } else {
919 boot_error = 1;
920 if (*((volatile unsigned char *)trampoline_base)
921 == 0xA5)
922 /* trampoline started but...? */
923 printk(KERN_ERR "Stuck ??\n");
924 else
925 /* trampoline code not run */
926 printk(KERN_ERR "Not responding.\n");
34d05591
JS
927 if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
928 inquire_remote_apic(apicid);
cb3c8b90
GOC
929 }
930 }
6f585e01 931#ifdef CONFIG_X86_64
3461b0af 932restore_state:
6f585e01 933#endif
cb3c8b90
GOC
934 if (boot_error) {
935 /* Try to put things back the way they were before ... */
23ca4bba 936 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
cb3c8b90
GOC
937 cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
938 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
cb3c8b90
GOC
939 cpu_clear(cpu, cpu_present_map);
940 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
941 }
942
943 /* mark "stuck" area as not stuck */
944 *((volatile unsigned long *)trampoline_base) = 0;
945
63d38198
AK
946 /*
947 * Cleanup possible dangling ends...
948 */
949 smpboot_restore_warm_reset_vector();
950
cb3c8b90
GOC
951 return boot_error;
952}
953
954int __cpuinit native_cpu_up(unsigned int cpu)
955{
956 int apicid = cpu_present_to_apicid(cpu);
957 unsigned long flags;
958 int err;
959
960 WARN_ON(irqs_disabled());
961
962 Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
963
964 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
965 !physid_isset(apicid, phys_cpu_present_map)) {
966 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
967 return -EINVAL;
968 }
969
970 /*
971 * Already booted CPU?
972 */
973 if (cpu_isset(cpu, cpu_callin_map)) {
974 Dprintk("do_boot_cpu %d Already started\n", cpu);
975 return -ENOSYS;
976 }
977
978 /*
979 * Save current MTRR state in case it was changed since early boot
980 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
981 */
982 mtrr_save_state();
983
984 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
985
986#ifdef CONFIG_X86_32
987 /* init low mem mapping */
68db065c 988 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
61165d7a 989 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
cb3c8b90 990 flush_tlb_all();
61165d7a 991 low_mappings = 1;
cb3c8b90
GOC
992
993 err = do_boot_cpu(apicid, cpu);
61165d7a
HD
994
995 zap_low_mappings();
996 low_mappings = 0;
997#else
998 err = do_boot_cpu(apicid, cpu);
999#endif
1000 if (err) {
cb3c8b90 1001 Dprintk("do_boot_cpu failed %d\n", err);
61165d7a 1002 return -EIO;
cb3c8b90
GOC
1003 }
1004
1005 /*
1006 * Check TSC synchronization with the AP (keep irqs disabled
1007 * while doing so):
1008 */
1009 local_irq_save(flags);
1010 check_tsc_sync_source(cpu);
1011 local_irq_restore(flags);
1012
7c04e64a 1013 while (!cpu_online(cpu)) {
cb3c8b90
GOC
1014 cpu_relax();
1015 touch_nmi_watchdog();
1016 }
1017
1018 return 0;
1019}
1020
8aef135c
GOC
1021/*
1022 * Fall back to non SMP mode after errors.
1023 *
1024 * RED-PEN audit/test this more. I bet there is more state messed up here.
1025 */
1026static __init void disable_smp(void)
1027{
1028 cpu_present_map = cpumask_of_cpu(0);
1029 cpu_possible_map = cpumask_of_cpu(0);
8aef135c 1030 smpboot_clear_io_apic_irqs();
0f385d1d 1031
8aef135c 1032 if (smp_found_config)
b6df1b8b 1033 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 1034 else
b6df1b8b 1035 physid_set_mask_of_physid(0, &phys_cpu_present_map);
8aef135c
GOC
1036 map_cpu_to_logical_apicid();
1037 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1038 cpu_set(0, per_cpu(cpu_core_map, 0));
1039}
1040
1041/*
1042 * Various sanity checks.
1043 */
1044static int __init smp_sanity_check(unsigned max_cpus)
1045{
ac23d4ee 1046 preempt_disable();
8aef135c
GOC
1047 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1048 printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
1049 "by the BIOS.\n", hard_smp_processor_id());
1050 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1051 }
1052
1053 /*
1054 * If we couldn't find an SMP configuration at boot time,
1055 * get out of here now!
1056 */
1057 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 1058 preempt_enable();
8aef135c
GOC
1059 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1060 disable_smp();
1061 if (APIC_init_uniprocessor())
1062 printk(KERN_NOTICE "Local APIC not detected."
1063 " Using dummy APIC emulation.\n");
1064 return -1;
1065 }
1066
1067 /*
1068 * Should not be necessary because the MP table should list the boot
1069 * CPU too, but we do it for the sake of robustness anyway.
1070 */
1071 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1072 printk(KERN_NOTICE
1073 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1074 boot_cpu_physical_apicid);
1075 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1076 }
ac23d4ee 1077 preempt_enable();
8aef135c
GOC
1078
1079 /*
1080 * If we couldn't find a local APIC, then get out of here now!
1081 */
1082 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1083 !cpu_has_apic) {
1084 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1085 boot_cpu_physical_apicid);
1086 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1087 "(tell your hw vendor)\n");
1088 smpboot_clear_io_apic();
1089 return -1;
1090 }
1091
1092 verify_local_APIC();
1093
1094 /*
1095 * If SMP should be disabled, then really disable it!
1096 */
1097 if (!max_cpus) {
73d08e63 1098 printk(KERN_INFO "SMP mode deactivated.\n");
8aef135c 1099 smpboot_clear_io_apic();
d54db1ac
MR
1100
1101 localise_nmi_watchdog();
1102
e90955c2 1103 connect_bsp_APIC();
e90955c2
JB
1104 setup_local_APIC();
1105 end_local_APIC_setup();
8aef135c
GOC
1106 return -1;
1107 }
1108
1109 return 0;
1110}
1111
1112static void __init smp_cpu_index_default(void)
1113{
1114 int i;
1115 struct cpuinfo_x86 *c;
1116
7c04e64a 1117 for_each_possible_cpu(i) {
8aef135c
GOC
1118 c = &cpu_data(i);
1119 /* mark all to hotplug */
1120 c->cpu_index = NR_CPUS;
1121 }
1122}
1123
1124/*
1125 * Prepare for SMP bootup. The MP table or ACPI has been read
1126 * earlier. Just do some sanity checking here and enable APIC mode.
1127 */
1128void __init native_smp_prepare_cpus(unsigned int max_cpus)
1129{
deef3250 1130 preempt_disable();
8aef135c
GOC
1131 smp_cpu_index_default();
1132 current_cpu_data = boot_cpu_data;
1133 cpu_callin_map = cpumask_of_cpu(0);
1134 mb();
1135 /*
1136 * Setup boot CPU information
1137 */
1138 smp_store_cpu_info(0); /* Final full version of the data */
1139 boot_cpu_logical_apicid = logical_smp_processor_id();
1140 current_thread_info()->cpu = 0; /* needed? */
1141 set_cpu_sibling_map(0);
1142
1143 if (smp_sanity_check(max_cpus) < 0) {
1144 printk(KERN_INFO "SMP disabled\n");
1145 disable_smp();
deef3250 1146 goto out;
8aef135c
GOC
1147 }
1148
ac23d4ee 1149 preempt_disable();
05f2d12c 1150 if (GET_APIC_ID(read_apic_id()) != boot_cpu_physical_apicid) {
8aef135c 1151 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
05f2d12c 1152 GET_APIC_ID(read_apic_id()), boot_cpu_physical_apicid);
8aef135c
GOC
1153 /* Or can we switch back to PIC here? */
1154 }
ac23d4ee 1155 preempt_enable();
8aef135c 1156
8aef135c 1157 connect_bsp_APIC();
b5841765 1158
8aef135c
GOC
1159 /*
1160 * Switch from PIC to APIC mode.
1161 */
1162 setup_local_APIC();
1163
1164#ifdef CONFIG_X86_64
1165 /*
1166 * Enable IO APIC before setting up error vector
1167 */
1168 if (!skip_ioapic_setup && nr_ioapics)
1169 enable_IO_APIC();
1170#endif
1171 end_local_APIC_setup();
1172
1173 map_cpu_to_logical_apicid();
1174
1175 setup_portio_remap();
1176
1177 smpboot_setup_io_apic();
1178 /*
1179 * Set up local APIC timer on boot CPU.
1180 */
1181
1182 printk(KERN_INFO "CPU%d: ", 0);
1183 print_cpu_info(&cpu_data(0));
1184 setup_boot_clock();
deef3250
IM
1185out:
1186 preempt_enable();
8aef135c 1187}
a8db8453
GOC
1188/*
1189 * Early setup to make printk work.
1190 */
1191void __init native_smp_prepare_boot_cpu(void)
1192{
1193 int me = smp_processor_id();
1194#ifdef CONFIG_X86_32
1195 init_gdt(me);
a8db8453 1196#endif
a939098a 1197 switch_to_new_gdt();
a8db8453
GOC
1198 /* already set me in cpu_online_map in boot_cpu_init() */
1199 cpu_set(me, cpu_callout_map);
1200 per_cpu(cpu_state, me) = CPU_ONLINE;
1201}
1202
83f7eb9c
GOC
1203void __init native_smp_cpus_done(unsigned int max_cpus)
1204{
83f7eb9c
GOC
1205 Dprintk("Boot done.\n");
1206
1207 impress_friends();
1208 smp_checks();
1209#ifdef CONFIG_X86_IO_APIC
1210 setup_ioapic_dest();
1211#endif
1212 check_nmi_watchdog();
83f7eb9c
GOC
1213}
1214
68a1c3f8 1215#ifdef CONFIG_HOTPLUG_CPU
2cd9fb71 1216
a4928cff 1217static void remove_siblinginfo(int cpu)
768d9505
GC
1218{
1219 int sibling;
1220 struct cpuinfo_x86 *c = &cpu_data(cpu);
1221
1222 for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
1223 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1224 /*/
1225 * last thread sibling in this cpu core going down
1226 */
1227 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1228 cpu_data(sibling).booted_cores--;
1229 }
1230
1231 for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
1232 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1233 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1234 cpus_clear(per_cpu(cpu_core_map, cpu));
1235 c->phys_proc_id = 0;
1236 c->cpu_core_id = 0;
1237 cpu_clear(cpu, cpu_sibling_setup_map);
1238}
68a1c3f8 1239
c5562fae 1240static int additional_cpus __initdata = -1;
68a1c3f8
GC
1241
1242static __init int setup_additional_cpus(char *s)
1243{
1244 return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
1245}
1246early_param("additional_cpus", setup_additional_cpus);
1247
1248/*
1249 * cpu_possible_map should be static, it cannot change as cpu's
1250 * are onlined, or offlined. The reason is per-cpu data-structures
1251 * are allocated by some modules at init time, and dont expect to
1252 * do this dynamically on cpu arrival/departure.
1253 * cpu_present_map on the other hand can change dynamically.
1254 * In case when cpu_hotplug is not compiled, then we resort to current
1255 * behaviour, which is cpu_possible == cpu_present.
1256 * - Ashok Raj
1257 *
1258 * Three ways to find out the number of additional hotplug CPUs:
1259 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1260 * - The user can overwrite it with additional_cpus=NUM
1261 * - Otherwise don't reserve additional CPUs.
1262 * We do this because additional CPUs waste a lot of memory.
1263 * -AK
1264 */
1265__init void prefill_possible_map(void)
1266{
1267 int i;
1268 int possible;
1269
329513a3
YL
1270 /* no processor from mptable or madt */
1271 if (!num_processors)
1272 num_processors = 1;
1273
1274#ifdef CONFIG_HOTPLUG_CPU
68a1c3f8
GC
1275 if (additional_cpus == -1) {
1276 if (disabled_cpus > 0)
1277 additional_cpus = disabled_cpus;
1278 else
1279 additional_cpus = 0;
1280 }
329513a3
YL
1281#else
1282 additional_cpus = 0;
1283#endif
68a1c3f8
GC
1284 possible = num_processors + additional_cpus;
1285 if (possible > NR_CPUS)
1286 possible = NR_CPUS;
1287
1288 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1289 possible, max_t(int, possible - num_processors, 0));
1290
1291 for (i = 0; i < possible; i++)
1292 cpu_set(i, cpu_possible_map);
3461b0af
MT
1293
1294 nr_cpu_ids = possible;
68a1c3f8 1295}
69c18c15
GC
1296
1297static void __ref remove_cpu_from_maps(int cpu)
1298{
1299 cpu_clear(cpu, cpu_online_map);
69c18c15
GC
1300 cpu_clear(cpu, cpu_callout_map);
1301 cpu_clear(cpu, cpu_callin_map);
1302 /* was set by cpu_init() */
29cbeb0e 1303 cpu_clear(cpu, cpu_initialized);
23ca4bba 1304 numa_remove_cpu(cpu);
69c18c15
GC
1305}
1306
1307int __cpu_disable(void)
1308{
1309 int cpu = smp_processor_id();
1310
1311 /*
1312 * Perhaps use cpufreq to drop frequency, but that could go
1313 * into generic code.
1314 *
1315 * We won't take down the boot processor on i386 due to some
1316 * interrupts only being able to be serviced by the BSP.
1317 * Especially so if we're not using an IOAPIC -zwane
1318 */
1319 if (cpu == 0)
1320 return -EBUSY;
1321
1322 if (nmi_watchdog == NMI_LOCAL_APIC)
1323 stop_apic_nmi_watchdog(NULL);
1324 clear_local_APIC();
1325
1326 /*
1327 * HACK:
1328 * Allow any queued timer interrupts to get serviced
1329 * This is only a temporary solution until we cleanup
1330 * fixup_irqs as we do for IA64.
1331 */
1332 local_irq_enable();
1333 mdelay(1);
1334
1335 local_irq_disable();
1336 remove_siblinginfo(cpu);
1337
1338 /* It's now safe to remove this processor from the online map */
1339 remove_cpu_from_maps(cpu);
1340 fixup_irqs(cpu_online_map);
1341 return 0;
1342}
1343
1344void __cpu_die(unsigned int cpu)
1345{
1346 /* We don't do anything here: idle task is faking death itself. */
1347 unsigned int i;
1348
1349 for (i = 0; i < 10; i++) {
1350 /* They ack this in play_dead by setting CPU_DEAD */
1351 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1352 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1353 if (1 == num_online_cpus())
1354 alternatives_smp_switch(0);
1355 return;
1356 }
1357 msleep(100);
1358 }
1359 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1360}
1361#else /* ... !CONFIG_HOTPLUG_CPU */
1362int __cpu_disable(void)
1363{
1364 return -ENOSYS;
1365}
1366
1367void __cpu_die(unsigned int cpu)
1368{
1369 /* We said "no" in __cpu_disable */
1370 BUG();
1371}
68a1c3f8
GC
1372#endif
1373
89b08200
GC
1374/*
1375 * If the BIOS enumerates physical processors before logical,
1376 * maxcpus=N at enumeration-time can be used to disable HT.
1377 */
1378static int __init parse_maxcpus(char *arg)
1379{
1380 extern unsigned int maxcpus;
1381
4d8cc874
CG
1382 if (arg)
1383 maxcpus = simple_strtoul(arg, NULL, 0);
89b08200
GC
1384 return 0;
1385}
1386early_param("maxcpus", parse_maxcpus);