Merge branch 'stable/bug-fixes-rc2' of git://git.kernel.org/pub/scm/linux/kernel...
[linux-2.6-block.git] / arch / x86 / kernel / smpboot.c
CommitLineData
4cedb334
GOC
1/*
2 * x86 SMP booting functions
3 *
87c6fe26 4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
8f47e163 5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
4cedb334
GOC
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
68a1c3f8
GC
42#include <linux/init.h>
43#include <linux/smp.h>
a355352b 44#include <linux/module.h>
70708a18 45#include <linux/sched.h>
69c18c15 46#include <linux/percpu.h>
91718e8d 47#include <linux/bootmem.h>
cb3c8b90
GOC
48#include <linux/err.h>
49#include <linux/nmi.h>
69575d38 50#include <linux/tboot.h>
35f720c5 51#include <linux/stackprotector.h>
5a0e3ad6 52#include <linux/gfp.h>
69c18c15 53
8aef135c 54#include <asm/acpi.h>
cb3c8b90 55#include <asm/desc.h>
69c18c15
GC
56#include <asm/nmi.h>
57#include <asm/irq.h>
07bbc16a 58#include <asm/idle.h>
e44b7b75 59#include <asm/trampoline.h>
69c18c15
GC
60#include <asm/cpu.h>
61#include <asm/numa.h>
cb3c8b90
GOC
62#include <asm/pgtable.h>
63#include <asm/tlbflush.h>
64#include <asm/mtrr.h>
ea530692 65#include <asm/mwait.h>
7b6aa335 66#include <asm/apic.h>
569712b2 67#include <asm/setup.h>
bdbcdd48 68#include <asm/uv/uv.h>
cb3c8b90 69#include <linux/mc146818rtc.h>
68a1c3f8 70
1164dd00 71#include <asm/smpboot_hooks.h>
b81bb373 72#include <asm/i8259.h>
cb3c8b90 73
16ecf7a4 74#ifdef CONFIG_X86_32
4cedb334 75u8 apicid_2_node[MAX_APICID];
acbb6734
GOC
76#endif
77
a8db8453
GOC
78/* State of each CPU */
79DEFINE_PER_CPU(int, cpu_state) = { 0 };
80
cb3c8b90
GOC
81/* Store all idle threads, this can be reused instead of creating
82* a new thread. Also avoids complicated thread destroy functionality
83* for idle threads.
84*/
85#ifdef CONFIG_HOTPLUG_CPU
86/*
87 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
88 * removed after init for !CONFIG_HOTPLUG_CPU.
89 */
90static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
91#define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
92#define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
d7c53c9e
BP
93
94/*
95 * We need this for trampoline_base protection from concurrent accesses when
96 * off- and onlining cores wildly.
97 */
98static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
99
91d88ce2 100void cpu_hotplug_driver_lock(void)
d7c53c9e
BP
101{
102 mutex_lock(&x86_cpu_hotplug_driver_mutex);
103}
104
91d88ce2 105void cpu_hotplug_driver_unlock(void)
d7c53c9e
BP
106{
107 mutex_unlock(&x86_cpu_hotplug_driver_mutex);
108}
109
110ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
111ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
cb3c8b90 112#else
f86c9985 113static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
cb3c8b90
GOC
114#define get_idle_for_cpu(x) (idle_thread_array[(x)])
115#define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
116#endif
f6bc4029 117
a355352b
GC
118/* Number of siblings per CPU package */
119int smp_num_siblings = 1;
120EXPORT_SYMBOL(smp_num_siblings);
121
122/* Last level cache ID of each logical CPU */
123DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
124
a355352b 125/* representing HT siblings of each logical CPU */
7ad728f9 126DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
a355352b
GC
127EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
128
129/* representing HT and core siblings of each logical CPU */
7ad728f9 130DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
a355352b
GC
131EXPORT_PER_CPU_SYMBOL(cpu_core_map);
132
133/* Per CPU bogomips and other parameters */
134DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
135EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 136
2b6163bf 137atomic_t init_deasserted;
cb3c8b90 138
7cc3959e 139#if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
7cc3959e
GOC
140/* which node each logical CPU is on */
141int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
142EXPORT_SYMBOL(cpu_to_node_map);
143
144/* set up a mapping between cpu and node. */
145static void map_cpu_to_node(int cpu, int node)
146{
147 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
c032ef60 148 cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
7cc3959e
GOC
149 cpu_to_node_map[cpu] = node;
150}
151
152/* undo a mapping between cpu and node. */
153static void unmap_cpu_to_node(int cpu)
154{
155 int node;
156
157 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
158 for (node = 0; node < MAX_NUMNODES; node++)
c032ef60 159 cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
7cc3959e
GOC
160 cpu_to_node_map[cpu] = 0;
161}
162#else /* !(CONFIG_NUMA && CONFIG_X86_32) */
163#define map_cpu_to_node(cpu, node) ({})
164#define unmap_cpu_to_node(cpu) ({})
165#endif
166
167#ifdef CONFIG_X86_32
1b374e4d
SS
168static int boot_cpu_logical_apicid;
169
7cc3959e
GOC
170u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
171 { [0 ... NR_CPUS-1] = BAD_APICID };
172
a4928cff 173static void map_cpu_to_logical_apicid(void)
7cc3959e
GOC
174{
175 int cpu = smp_processor_id();
176 int apicid = logical_smp_processor_id();
3f57a318 177 int node = apic->apicid_to_node(apicid);
7cc3959e
GOC
178
179 if (!node_online(node))
180 node = first_online_node;
181
182 cpu_2_logical_apicid[cpu] = apicid;
183 map_cpu_to_node(cpu, node);
184}
185
1481a3dd 186void numa_remove_cpu(int cpu)
7cc3959e
GOC
187{
188 cpu_2_logical_apicid[cpu] = BAD_APICID;
189 unmap_cpu_to_node(cpu);
190}
191#else
7cc3959e
GOC
192#define map_cpu_to_logical_apicid() do {} while (0)
193#endif
194
cb3c8b90
GOC
195/*
196 * Report back to the Boot Processor.
197 * Running on AP.
198 */
a4928cff 199static void __cpuinit smp_callin(void)
cb3c8b90
GOC
200{
201 int cpuid, phys_id;
202 unsigned long timeout;
203
204 /*
205 * If waken up by an INIT in an 82489DX configuration
206 * we may get here before an INIT-deassert IPI reaches
207 * our local APIC. We have to wait for the IPI or we'll
208 * lock up on an APIC access.
209 */
a9659366
IM
210 if (apic->wait_for_init_deassert)
211 apic->wait_for_init_deassert(&init_deasserted);
cb3c8b90
GOC
212
213 /*
214 * (This works even if the APIC is not enabled.)
215 */
4c9961d5 216 phys_id = read_apic_id();
cb3c8b90 217 cpuid = smp_processor_id();
c2d1cec1 218 if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
cb3c8b90
GOC
219 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
220 phys_id, cpuid);
221 }
cfc1b9a6 222 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
cb3c8b90
GOC
223
224 /*
225 * STARTUP IPIs are fragile beasts as they might sometimes
226 * trigger some glue motherboard logic. Complete APIC bus
227 * silence for 1 second, this overestimates the time the
228 * boot CPU is spending to send the up to 2 STARTUP IPIs
229 * by a factor of two. This should be enough.
230 */
231
232 /*
233 * Waiting 2s total for startup (udelay is not yet working)
234 */
235 timeout = jiffies + 2*HZ;
236 while (time_before(jiffies, timeout)) {
237 /*
238 * Has the boot CPU finished it's STARTUP sequence?
239 */
c2d1cec1 240 if (cpumask_test_cpu(cpuid, cpu_callout_mask))
cb3c8b90
GOC
241 break;
242 cpu_relax();
243 }
244
245 if (!time_before(jiffies, timeout)) {
246 panic("%s: CPU%d started up but did not get a callout!\n",
247 __func__, cpuid);
248 }
249
250 /*
251 * the boot CPU has finished the init stage and is spinning
252 * on callin_map until we finish. We are free to set up this
253 * CPU, first the APIC. (this is probably redundant on most
254 * boards)
255 */
256
cfc1b9a6 257 pr_debug("CALLIN, before setup_local_APIC().\n");
333344d9
IM
258 if (apic->smp_callin_clear_local_apic)
259 apic->smp_callin_clear_local_apic();
cb3c8b90
GOC
260 setup_local_APIC();
261 end_local_APIC_setup();
262 map_cpu_to_logical_apicid();
263
9d133e5d
SS
264 /*
265 * Need to setup vector mappings before we enable interrupts.
266 */
36e9e1ea 267 setup_vector_irq(smp_processor_id());
cb3c8b90
GOC
268 /*
269 * Get our bogomips.
270 *
271 * Need to enable IRQs because it can take longer and then
272 * the NMI watchdog might kill us.
273 */
274 local_irq_enable();
275 calibrate_delay();
276 local_irq_disable();
cfc1b9a6 277 pr_debug("Stack at about %p\n", &cpuid);
cb3c8b90
GOC
278
279 /*
280 * Save our processor parameters
281 */
282 smp_store_cpu_info(cpuid);
283
5ef428c4
AK
284 /*
285 * This must be done before setting cpu_online_mask
286 * or calling notify_cpu_starting.
287 */
288 set_cpu_sibling_map(raw_smp_processor_id());
289 wmb();
290
85257024
PZ
291 notify_cpu_starting(cpuid);
292
cb3c8b90
GOC
293 /*
294 * Allow the master to continue.
295 */
c2d1cec1 296 cpumask_set_cpu(cpuid, cpu_callin_mask);
cb3c8b90
GOC
297}
298
bbc2ff6a
GOC
299/*
300 * Activate a secondary processor.
301 */
0ca59dd9 302notrace static void __cpuinit start_secondary(void *unused)
bbc2ff6a
GOC
303{
304 /*
305 * Don't put *anything* before cpu_init(), SMP booting is too
306 * fragile that we want to limit the things done here to the
307 * most necessary things.
308 */
b40827fa
BP
309 cpu_init();
310 preempt_disable();
311 smp_callin();
fd89a137
JR
312
313#ifdef CONFIG_X86_32
b40827fa 314 /* switch away from the initial page table */
fd89a137
JR
315 load_cr3(swapper_pg_dir);
316 __flush_tlb_all();
317#endif
318
bbc2ff6a
GOC
319 /* otherwise gcc will move up smp_processor_id before the cpu_init */
320 barrier();
321 /*
322 * Check TSC synchronization with the BP:
323 */
324 check_tsc_sync_target();
325
bbc2ff6a
GOC
326 /*
327 * We need to hold call_lock, so there is no inconsistency
328 * between the time smp_call_function() determines number of
329 * IPI recipients, and the time when the determination is made
330 * for which cpus receive the IPI. Holding this
331 * lock helps us to not include this cpu in a currently in progress
332 * smp_call_function().
d388e5fd
EB
333 *
334 * We need to hold vector_lock so there the set of online cpus
335 * does not change while we are assigning vectors to cpus. Holding
336 * this lock ensures we don't half assign or remove an irq from a cpu.
bbc2ff6a 337 */
0cefa5b9 338 ipi_call_lock();
d388e5fd 339 lock_vector_lock();
c2d1cec1 340 set_cpu_online(smp_processor_id(), true);
d388e5fd 341 unlock_vector_lock();
0cefa5b9 342 ipi_call_unlock();
bbc2ff6a 343 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
78c06176 344 x86_platform.nmi_init();
bbc2ff6a 345
0cefa5b9
MS
346 /* enable local interrupts */
347 local_irq_enable();
348
35f720c5
JP
349 /* to prevent fake stack check failure in clock setup */
350 boot_init_stack_canary();
0cefa5b9 351
736decac 352 x86_cpuinit.setup_percpu_clockev();
bbc2ff6a
GOC
353
354 wmb();
355 cpu_idle();
356}
357
155dd720
RR
358#ifdef CONFIG_CPUMASK_OFFSTACK
359/* In this case, llc_shared_map is a pointer to a cpumask. */
360static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
361 const struct cpuinfo_x86 *src)
362{
363 struct cpumask *llc = dst->llc_shared_map;
364 *dst = *src;
365 dst->llc_shared_map = llc;
366}
367#else
368static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
369 const struct cpuinfo_x86 *src)
370{
371 *dst = *src;
372}
373#endif /* CONFIG_CPUMASK_OFFSTACK */
374
1d89a7f0
GOC
375/*
376 * The bootstrap kernel entry code has set these up. Save them for
377 * a given CPU
378 */
379
380void __cpuinit smp_store_cpu_info(int id)
381{
382 struct cpuinfo_x86 *c = &cpu_data(id);
383
155dd720 384 copy_cpuinfo_x86(c, &boot_cpu_data);
1d89a7f0
GOC
385 c->cpu_index = id;
386 if (id != 0)
387 identify_secondary_cpu(c);
1d89a7f0
GOC
388}
389
d4fbe4f0
AH
390static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
391{
392 struct cpuinfo_x86 *c1 = &cpu_data(cpu1);
393 struct cpuinfo_x86 *c2 = &cpu_data(cpu2);
394
395 cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
396 cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
397 cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
398 cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
399 cpumask_set_cpu(cpu1, c2->llc_shared_map);
400 cpumask_set_cpu(cpu2, c1->llc_shared_map);
401}
402
1d89a7f0 403
768d9505
GC
404void __cpuinit set_cpu_sibling_map(int cpu)
405{
406 int i;
407 struct cpuinfo_x86 *c = &cpu_data(cpu);
408
c2d1cec1 409 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
768d9505
GC
410
411 if (smp_num_siblings > 1) {
c2d1cec1
MT
412 for_each_cpu(i, cpu_sibling_setup_mask) {
413 struct cpuinfo_x86 *o = &cpu_data(i);
414
d4fbe4f0
AH
415 if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
416 if (c->phys_proc_id == o->phys_proc_id &&
417 c->compute_unit_id == o->compute_unit_id)
418 link_thread_siblings(cpu, i);
419 } else if (c->phys_proc_id == o->phys_proc_id &&
420 c->cpu_core_id == o->cpu_core_id) {
421 link_thread_siblings(cpu, i);
768d9505
GC
422 }
423 }
424 } else {
c2d1cec1 425 cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
768d9505
GC
426 }
427
155dd720 428 cpumask_set_cpu(cpu, c->llc_shared_map);
768d9505 429
7b543a53 430 if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
c2d1cec1 431 cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
768d9505
GC
432 c->booted_cores = 1;
433 return;
434 }
435
c2d1cec1 436 for_each_cpu(i, cpu_sibling_setup_mask) {
768d9505
GC
437 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
438 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
155dd720
RR
439 cpumask_set_cpu(i, c->llc_shared_map);
440 cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
768d9505
GC
441 }
442 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
c2d1cec1
MT
443 cpumask_set_cpu(i, cpu_core_mask(cpu));
444 cpumask_set_cpu(cpu, cpu_core_mask(i));
768d9505
GC
445 /*
446 * Does this new cpu bringup a new core?
447 */
c2d1cec1 448 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
768d9505
GC
449 /*
450 * for each core in package, increment
451 * the booted_cores for this new cpu
452 */
c2d1cec1 453 if (cpumask_first(cpu_sibling_mask(i)) == i)
768d9505
GC
454 c->booted_cores++;
455 /*
456 * increment the core count for all
457 * the other cpus in this package
458 */
459 if (i != cpu)
460 cpu_data(i).booted_cores++;
461 } else if (i != cpu && !c->booted_cores)
462 c->booted_cores = cpu_data(i).booted_cores;
463 }
464 }
465}
466
70708a18 467/* maps the cpu to the sched domain representing multi-core */
030bb203 468const struct cpumask *cpu_coregroup_mask(int cpu)
70708a18
GC
469{
470 struct cpuinfo_x86 *c = &cpu_data(cpu);
471 /*
472 * For perf, we return last level cache shared map.
473 * And for power savings, we return cpu_core_map
474 */
5a925b42
AH
475 if ((sched_mc_power_savings || sched_smt_power_savings) &&
476 !(cpu_has(c, X86_FEATURE_AMD_DCM)))
c2d1cec1 477 return cpu_core_mask(cpu);
70708a18 478 else
155dd720 479 return c->llc_shared_map;
030bb203
RR
480}
481
a4928cff 482static void impress_friends(void)
904541e2
GOC
483{
484 int cpu;
485 unsigned long bogosum = 0;
486 /*
487 * Allow the user to impress friends.
488 */
cfc1b9a6 489 pr_debug("Before bogomips.\n");
904541e2 490 for_each_possible_cpu(cpu)
c2d1cec1 491 if (cpumask_test_cpu(cpu, cpu_callout_mask))
904541e2
GOC
492 bogosum += cpu_data(cpu).loops_per_jiffy;
493 printk(KERN_INFO
494 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
f68e00a3 495 num_online_cpus(),
904541e2
GOC
496 bogosum/(500000/HZ),
497 (bogosum/(5000/HZ))%100);
498
cfc1b9a6 499 pr_debug("Before bogocount - setting activated=1.\n");
904541e2
GOC
500}
501
569712b2 502void __inquire_remote_apic(int apicid)
cb3c8b90
GOC
503{
504 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
505 char *names[] = { "ID", "VERSION", "SPIV" };
506 int timeout;
507 u32 status;
508
823b259b 509 printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
cb3c8b90
GOC
510
511 for (i = 0; i < ARRAY_SIZE(regs); i++) {
823b259b 512 printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
cb3c8b90
GOC
513
514 /*
515 * Wait for idle.
516 */
517 status = safe_apic_wait_icr_idle();
518 if (status)
519 printk(KERN_CONT
520 "a previous APIC delivery may have failed\n");
521
1b374e4d 522 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
cb3c8b90
GOC
523
524 timeout = 0;
525 do {
526 udelay(100);
527 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
528 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
529
530 switch (status) {
531 case APIC_ICR_RR_VALID:
532 status = apic_read(APIC_RRR);
533 printk(KERN_CONT "%08x\n", status);
534 break;
535 default:
536 printk(KERN_CONT "failed\n");
537 }
538 }
539}
540
cb3c8b90
GOC
541/*
542 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
543 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
544 * won't ... remember to clear down the APIC, etc later.
545 */
cece3155 546int __cpuinit
569712b2 547wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
cb3c8b90
GOC
548{
549 unsigned long send_status, accept_status = 0;
550 int maxlvt;
551
552 /* Target chip */
cb3c8b90
GOC
553 /* Boot on the stack */
554 /* Kick the second */
bdb1a9b6 555 apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
cb3c8b90 556
cfc1b9a6 557 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
558 send_status = safe_apic_wait_icr_idle();
559
560 /*
561 * Give the other CPU some time to accept the IPI.
562 */
563 udelay(200);
569712b2 564 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
59ef48a5
CG
565 maxlvt = lapic_get_maxlvt();
566 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
567 apic_write(APIC_ESR, 0);
568 accept_status = (apic_read(APIC_ESR) & 0xEF);
569 }
cfc1b9a6 570 pr_debug("NMI sent.\n");
cb3c8b90
GOC
571
572 if (send_status)
573 printk(KERN_ERR "APIC never delivered???\n");
574 if (accept_status)
575 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
576
577 return (send_status | accept_status);
578}
cb3c8b90 579
cece3155 580static int __cpuinit
569712b2 581wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
cb3c8b90
GOC
582{
583 unsigned long send_status, accept_status = 0;
584 int maxlvt, num_starts, j;
585
593f4a78
MR
586 maxlvt = lapic_get_maxlvt();
587
cb3c8b90
GOC
588 /*
589 * Be paranoid about clearing APIC errors.
590 */
591 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
593f4a78
MR
592 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
593 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
594 apic_read(APIC_ESR);
595 }
596
cfc1b9a6 597 pr_debug("Asserting INIT.\n");
cb3c8b90
GOC
598
599 /*
600 * Turn INIT on target chip
601 */
cb3c8b90
GOC
602 /*
603 * Send IPI
604 */
1b374e4d
SS
605 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
606 phys_apicid);
cb3c8b90 607
cfc1b9a6 608 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
609 send_status = safe_apic_wait_icr_idle();
610
611 mdelay(10);
612
cfc1b9a6 613 pr_debug("Deasserting INIT.\n");
cb3c8b90
GOC
614
615 /* Target chip */
cb3c8b90 616 /* Send IPI */
1b374e4d 617 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
cb3c8b90 618
cfc1b9a6 619 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
620 send_status = safe_apic_wait_icr_idle();
621
622 mb();
623 atomic_set(&init_deasserted, 1);
624
625 /*
626 * Should we send STARTUP IPIs ?
627 *
628 * Determine this based on the APIC version.
629 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
630 */
631 if (APIC_INTEGRATED(apic_version[phys_apicid]))
632 num_starts = 2;
633 else
634 num_starts = 0;
635
636 /*
637 * Paravirt / VMI wants a startup IPI hook here to set up the
638 * target processor state.
639 */
640 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
cb3c8b90 641 (unsigned long)stack_start.sp);
cb3c8b90
GOC
642
643 /*
644 * Run STARTUP IPI loop.
645 */
cfc1b9a6 646 pr_debug("#startup loops: %d.\n", num_starts);
cb3c8b90 647
cb3c8b90 648 for (j = 1; j <= num_starts; j++) {
cfc1b9a6 649 pr_debug("Sending STARTUP #%d.\n", j);
593f4a78
MR
650 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
651 apic_write(APIC_ESR, 0);
cb3c8b90 652 apic_read(APIC_ESR);
cfc1b9a6 653 pr_debug("After apic_write.\n");
cb3c8b90
GOC
654
655 /*
656 * STARTUP IPI
657 */
658
659 /* Target chip */
cb3c8b90
GOC
660 /* Boot on the stack */
661 /* Kick the second */
1b374e4d
SS
662 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
663 phys_apicid);
cb3c8b90
GOC
664
665 /*
666 * Give the other CPU some time to accept the IPI.
667 */
668 udelay(300);
669
cfc1b9a6 670 pr_debug("Startup point 1.\n");
cb3c8b90 671
cfc1b9a6 672 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
673 send_status = safe_apic_wait_icr_idle();
674
675 /*
676 * Give the other CPU some time to accept the IPI.
677 */
678 udelay(200);
593f4a78 679 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 680 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
681 accept_status = (apic_read(APIC_ESR) & 0xEF);
682 if (send_status || accept_status)
683 break;
684 }
cfc1b9a6 685 pr_debug("After Startup.\n");
cb3c8b90
GOC
686
687 if (send_status)
688 printk(KERN_ERR "APIC never delivered???\n");
689 if (accept_status)
690 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
691
692 return (send_status | accept_status);
693}
cb3c8b90
GOC
694
695struct create_idle {
696 struct work_struct work;
697 struct task_struct *idle;
698 struct completion done;
699 int cpu;
700};
701
702static void __cpuinit do_fork_idle(struct work_struct *work)
703{
704 struct create_idle *c_idle =
705 container_of(work, struct create_idle, work);
706
707 c_idle->idle = fork_idle(c_idle->cpu);
708 complete(&c_idle->done);
709}
710
2eaad1fd
MT
711/* reduce the number of lines printed when booting a large cpu count system */
712static void __cpuinit announce_cpu(int cpu, int apicid)
713{
714 static int current_node = -1;
4adc8b71 715 int node = early_cpu_to_node(cpu);
2eaad1fd
MT
716
717 if (system_state == SYSTEM_BOOTING) {
718 if (node != current_node) {
719 if (current_node > (-1))
720 pr_cont(" Ok.\n");
721 current_node = node;
722 pr_info("Booting Node %3d, Processors ", node);
723 }
724 pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
725 return;
726 } else
727 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
728 node, cpu, apicid);
729}
730
cb3c8b90
GOC
731/*
732 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
733 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
1f5bcabf
IM
734 * Returns zero if CPU booted OK, else error code from
735 * ->wakeup_secondary_cpu.
cb3c8b90 736 */
ab6fb7c0 737static int __cpuinit do_boot_cpu(int apicid, int cpu)
cb3c8b90
GOC
738{
739 unsigned long boot_error = 0;
cb3c8b90 740 unsigned long start_ip;
ab6fb7c0 741 int timeout;
cb3c8b90 742 struct create_idle c_idle = {
ab6fb7c0
IM
743 .cpu = cpu,
744 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
cb3c8b90 745 };
ab6fb7c0 746
ca1cab37 747 INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
cb3c8b90 748
cb3c8b90
GOC
749 alternatives_smp_switch(1);
750
751 c_idle.idle = get_idle_for_cpu(cpu);
752
753 /*
754 * We can't use kernel_thread since we must avoid to
755 * reschedule the child.
756 */
757 if (c_idle.idle) {
758 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
759 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
760 init_idle(c_idle.idle, cpu);
761 goto do_rest;
762 }
763
d7a7c573
SS
764 schedule_work(&c_idle.work);
765 wait_for_completion(&c_idle.done);
cb3c8b90
GOC
766
767 if (IS_ERR(c_idle.idle)) {
768 printk("failed fork for CPU %d\n", cpu);
dc186ad7 769 destroy_work_on_stack(&c_idle.work);
cb3c8b90
GOC
770 return PTR_ERR(c_idle.idle);
771 }
772
773 set_idle_for_cpu(cpu, c_idle.idle);
774do_rest:
cb3c8b90 775 per_cpu(current_task, cpu) = c_idle.idle;
c6f5e0ac 776#ifdef CONFIG_X86_32
cb3c8b90 777 /* Stack for startup_32 can be just as for start_secondary onwards */
cb3c8b90
GOC
778 irq_ctx_init(cpu);
779#else
cb3c8b90 780 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
004aa322 781 initial_gs = per_cpu_offset(cpu);
9af45651
BG
782 per_cpu(kernel_stack, cpu) =
783 (unsigned long)task_stack_page(c_idle.idle) -
784 KERNEL_STACK_OFFSET + THREAD_SIZE;
cb3c8b90 785#endif
a939098a 786 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
3e970473 787 initial_code = (unsigned long)start_secondary;
9cf4f298 788 stack_start.sp = (void *) c_idle.idle->thread.sp;
cb3c8b90
GOC
789
790 /* start_ip had better be page-aligned! */
791 start_ip = setup_trampoline();
792
2eaad1fd
MT
793 /* So we see what's up */
794 announce_cpu(cpu, apicid);
cb3c8b90
GOC
795
796 /*
797 * This grunge runs the startup process for
798 * the targeted processor.
799 */
800
801 atomic_set(&init_deasserted, 0);
802
34d05591 803 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 804
cfc1b9a6 805 pr_debug("Setting warm reset code and vector.\n");
cb3c8b90 806
34d05591
JS
807 smpboot_setup_warm_reset_vector(start_ip);
808 /*
809 * Be paranoid about clearing APIC errors.
db96b0a0
CG
810 */
811 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
812 apic_write(APIC_ESR, 0);
813 apic_read(APIC_ESR);
814 }
34d05591 815 }
cb3c8b90 816
cb3c8b90 817 /*
1f5bcabf
IM
818 * Kick the secondary CPU. Use the method in the APIC driver
819 * if it's defined - or use an INIT boot APIC message otherwise:
cb3c8b90 820 */
1f5bcabf
IM
821 if (apic->wakeup_secondary_cpu)
822 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
823 else
824 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
cb3c8b90
GOC
825
826 if (!boot_error) {
827 /*
828 * allow APs to start initializing.
829 */
cfc1b9a6 830 pr_debug("Before Callout %d.\n", cpu);
c2d1cec1 831 cpumask_set_cpu(cpu, cpu_callout_mask);
cfc1b9a6 832 pr_debug("After Callout %d.\n", cpu);
cb3c8b90
GOC
833
834 /*
835 * Wait 5s total for a response
836 */
837 for (timeout = 0; timeout < 50000; timeout++) {
c2d1cec1 838 if (cpumask_test_cpu(cpu, cpu_callin_mask))
cb3c8b90
GOC
839 break; /* It has booted */
840 udelay(100);
68f202e4
SS
841 /*
842 * Allow other tasks to run while we wait for the
843 * AP to come online. This also gives a chance
844 * for the MTRR work(triggered by the AP coming online)
845 * to be completed in the stop machine context.
846 */
847 schedule();
cb3c8b90
GOC
848 }
849
2eaad1fd
MT
850 if (cpumask_test_cpu(cpu, cpu_callin_mask))
851 pr_debug("CPU%d: has booted.\n", cpu);
852 else {
cb3c8b90
GOC
853 boot_error = 1;
854 if (*((volatile unsigned char *)trampoline_base)
855 == 0xA5)
856 /* trampoline started but...? */
2eaad1fd 857 pr_err("CPU%d: Stuck ??\n", cpu);
cb3c8b90
GOC
858 else
859 /* trampoline code not run */
2eaad1fd 860 pr_err("CPU%d: Not responding.\n", cpu);
25dc0049
IM
861 if (apic->inquire_remote_apic)
862 apic->inquire_remote_apic(apicid);
cb3c8b90
GOC
863 }
864 }
1a51e3a0 865
cb3c8b90
GOC
866 if (boot_error) {
867 /* Try to put things back the way they were before ... */
23ca4bba 868 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
c2d1cec1
MT
869
870 /* was set by do_boot_cpu() */
871 cpumask_clear_cpu(cpu, cpu_callout_mask);
872
873 /* was set by cpu_init() */
874 cpumask_clear_cpu(cpu, cpu_initialized_mask);
875
876 set_cpu_present(cpu, false);
cb3c8b90
GOC
877 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
878 }
879
880 /* mark "stuck" area as not stuck */
881 *((volatile unsigned long *)trampoline_base) = 0;
882
02421f98
YL
883 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
884 /*
885 * Cleanup possible dangling ends...
886 */
887 smpboot_restore_warm_reset_vector();
888 }
63d38198 889
dc186ad7 890 destroy_work_on_stack(&c_idle.work);
cb3c8b90
GOC
891 return boot_error;
892}
893
894int __cpuinit native_cpu_up(unsigned int cpu)
895{
a21769a4 896 int apicid = apic->cpu_present_to_apicid(cpu);
cb3c8b90
GOC
897 unsigned long flags;
898 int err;
899
900 WARN_ON(irqs_disabled());
901
cfc1b9a6 902 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
cb3c8b90
GOC
903
904 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
905 !physid_isset(apicid, phys_cpu_present_map)) {
906 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
907 return -EINVAL;
908 }
909
910 /*
911 * Already booted CPU?
912 */
c2d1cec1 913 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
cfc1b9a6 914 pr_debug("do_boot_cpu %d Already started\n", cpu);
cb3c8b90
GOC
915 return -ENOSYS;
916 }
917
918 /*
919 * Save current MTRR state in case it was changed since early boot
920 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
921 */
922 mtrr_save_state();
923
924 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
925
cb3c8b90 926 err = do_boot_cpu(apicid, cpu);
61165d7a 927 if (err) {
cfc1b9a6 928 pr_debug("do_boot_cpu failed %d\n", err);
61165d7a 929 return -EIO;
cb3c8b90
GOC
930 }
931
932 /*
933 * Check TSC synchronization with the AP (keep irqs disabled
934 * while doing so):
935 */
936 local_irq_save(flags);
937 check_tsc_sync_source(cpu);
938 local_irq_restore(flags);
939
7c04e64a 940 while (!cpu_online(cpu)) {
cb3c8b90
GOC
941 cpu_relax();
942 touch_nmi_watchdog();
943 }
944
945 return 0;
946}
947
8aef135c
GOC
948/*
949 * Fall back to non SMP mode after errors.
950 *
951 * RED-PEN audit/test this more. I bet there is more state messed up here.
952 */
953static __init void disable_smp(void)
954{
4f062896
RR
955 init_cpu_present(cpumask_of(0));
956 init_cpu_possible(cpumask_of(0));
8aef135c 957 smpboot_clear_io_apic_irqs();
0f385d1d 958
8aef135c 959 if (smp_found_config)
b6df1b8b 960 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 961 else
b6df1b8b 962 physid_set_mask_of_physid(0, &phys_cpu_present_map);
8aef135c 963 map_cpu_to_logical_apicid();
c2d1cec1
MT
964 cpumask_set_cpu(0, cpu_sibling_mask(0));
965 cpumask_set_cpu(0, cpu_core_mask(0));
8aef135c
GOC
966}
967
968/*
969 * Various sanity checks.
970 */
971static int __init smp_sanity_check(unsigned max_cpus)
972{
ac23d4ee 973 preempt_disable();
a58f03b0 974
1ff2f20d 975#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
a58f03b0
YL
976 if (def_to_bigsmp && nr_cpu_ids > 8) {
977 unsigned int cpu;
978 unsigned nr;
979
980 printk(KERN_WARNING
981 "More than 8 CPUs detected - skipping them.\n"
26f7ef14 982 "Use CONFIG_X86_BIGSMP.\n");
a58f03b0
YL
983
984 nr = 0;
985 for_each_present_cpu(cpu) {
986 if (nr >= 8)
c2d1cec1 987 set_cpu_present(cpu, false);
a58f03b0
YL
988 nr++;
989 }
990
991 nr = 0;
992 for_each_possible_cpu(cpu) {
993 if (nr >= 8)
c2d1cec1 994 set_cpu_possible(cpu, false);
a58f03b0
YL
995 nr++;
996 }
997
998 nr_cpu_ids = 8;
999 }
1000#endif
1001
8aef135c 1002 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
55c395b4
MT
1003 printk(KERN_WARNING
1004 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1005 hard_smp_processor_id());
1006
8aef135c
GOC
1007 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1008 }
1009
1010 /*
1011 * If we couldn't find an SMP configuration at boot time,
1012 * get out of here now!
1013 */
1014 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 1015 preempt_enable();
8aef135c
GOC
1016 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1017 disable_smp();
1018 if (APIC_init_uniprocessor())
1019 printk(KERN_NOTICE "Local APIC not detected."
1020 " Using dummy APIC emulation.\n");
1021 return -1;
1022 }
1023
1024 /*
1025 * Should not be necessary because the MP table should list the boot
1026 * CPU too, but we do it for the sake of robustness anyway.
1027 */
a27a6210 1028 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
8aef135c
GOC
1029 printk(KERN_NOTICE
1030 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1031 boot_cpu_physical_apicid);
1032 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1033 }
ac23d4ee 1034 preempt_enable();
8aef135c
GOC
1035
1036 /*
1037 * If we couldn't find a local APIC, then get out of here now!
1038 */
1039 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1040 !cpu_has_apic) {
103428e5
CG
1041 if (!disable_apic) {
1042 pr_err("BIOS bug, local APIC #%d not detected!...\n",
1043 boot_cpu_physical_apicid);
1044 pr_err("... forcing use of dummy APIC emulation."
8aef135c 1045 "(tell your hw vendor)\n");
103428e5 1046 }
8aef135c 1047 smpboot_clear_io_apic();
65a4e574 1048 arch_disable_smp_support();
8aef135c
GOC
1049 return -1;
1050 }
1051
1052 verify_local_APIC();
1053
1054 /*
1055 * If SMP should be disabled, then really disable it!
1056 */
1057 if (!max_cpus) {
73d08e63 1058 printk(KERN_INFO "SMP mode deactivated.\n");
8aef135c 1059 smpboot_clear_io_apic();
d54db1ac 1060
e90955c2 1061 connect_bsp_APIC();
e90955c2
JB
1062 setup_local_APIC();
1063 end_local_APIC_setup();
8aef135c
GOC
1064 return -1;
1065 }
1066
1067 return 0;
1068}
1069
1070static void __init smp_cpu_index_default(void)
1071{
1072 int i;
1073 struct cpuinfo_x86 *c;
1074
7c04e64a 1075 for_each_possible_cpu(i) {
8aef135c
GOC
1076 c = &cpu_data(i);
1077 /* mark all to hotplug */
9628937d 1078 c->cpu_index = nr_cpu_ids;
8aef135c
GOC
1079 }
1080}
1081
1082/*
1083 * Prepare for SMP bootup. The MP table or ACPI has been read
1084 * earlier. Just do some sanity checking here and enable APIC mode.
1085 */
1086void __init native_smp_prepare_cpus(unsigned int max_cpus)
1087{
7ad728f9
RR
1088 unsigned int i;
1089
deef3250 1090 preempt_disable();
8aef135c 1091 smp_cpu_index_default();
7b543a53 1092 memcpy(__this_cpu_ptr(&cpu_info), &boot_cpu_data, sizeof(cpu_info));
c2d1cec1 1093 cpumask_copy(cpu_callin_mask, cpumask_of(0));
8aef135c
GOC
1094 mb();
1095 /*
1096 * Setup boot CPU information
1097 */
1098 smp_store_cpu_info(0); /* Final full version of the data */
1b374e4d 1099#ifdef CONFIG_X86_32
8aef135c 1100 boot_cpu_logical_apicid = logical_smp_processor_id();
1b374e4d 1101#endif
8aef135c 1102 current_thread_info()->cpu = 0; /* needed? */
7ad728f9 1103 for_each_possible_cpu(i) {
79f55997
LZ
1104 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1105 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
1106 zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
7ad728f9 1107 }
8aef135c
GOC
1108 set_cpu_sibling_map(0);
1109
6e1cb38a 1110
8aef135c
GOC
1111 if (smp_sanity_check(max_cpus) < 0) {
1112 printk(KERN_INFO "SMP disabled\n");
1113 disable_smp();
deef3250 1114 goto out;
8aef135c
GOC
1115 }
1116
fa47f7e5
SS
1117 default_setup_apic_routing();
1118
ac23d4ee 1119 preempt_disable();
4c9961d5 1120 if (read_apic_id() != boot_cpu_physical_apicid) {
8aef135c 1121 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
4c9961d5 1122 read_apic_id(), boot_cpu_physical_apicid);
8aef135c
GOC
1123 /* Or can we switch back to PIC here? */
1124 }
ac23d4ee 1125 preempt_enable();
8aef135c 1126
8aef135c 1127 connect_bsp_APIC();
b5841765 1128
8aef135c
GOC
1129 /*
1130 * Switch from PIC to APIC mode.
1131 */
1132 setup_local_APIC();
1133
8aef135c
GOC
1134 /*
1135 * Enable IO APIC before setting up error vector
1136 */
1137 if (!skip_ioapic_setup && nr_ioapics)
1138 enable_IO_APIC();
88d0f550 1139
8aef135c
GOC
1140 end_local_APIC_setup();
1141
1142 map_cpu_to_logical_apicid();
1143
d83093b5
IM
1144 if (apic->setup_portio_remap)
1145 apic->setup_portio_remap();
8aef135c
GOC
1146
1147 smpboot_setup_io_apic();
1148 /*
1149 * Set up local APIC timer on boot CPU.
1150 */
1151
1152 printk(KERN_INFO "CPU%d: ", 0);
1153 print_cpu_info(&cpu_data(0));
736decac 1154 x86_init.timers.setup_percpu_clockev();
c4bd1fda
MS
1155
1156 if (is_uv_system())
1157 uv_system_init();
d0af9eed
SS
1158
1159 set_mtrr_aps_delayed_init();
deef3250
IM
1160out:
1161 preempt_enable();
8aef135c 1162}
d0af9eed 1163
3fb82d56
SS
1164void arch_disable_nonboot_cpus_begin(void)
1165{
1166 /*
1167 * Avoid the smp alternatives switch during the disable_nonboot_cpus().
1168 * In the suspend path, we will be back in the SMP mode shortly anyways.
1169 */
1170 skip_smp_alternatives = true;
1171}
1172
1173void arch_disable_nonboot_cpus_end(void)
1174{
1175 skip_smp_alternatives = false;
1176}
1177
d0af9eed
SS
1178void arch_enable_nonboot_cpus_begin(void)
1179{
1180 set_mtrr_aps_delayed_init();
1181}
1182
1183void arch_enable_nonboot_cpus_end(void)
1184{
1185 mtrr_aps_init();
1186}
1187
a8db8453
GOC
1188/*
1189 * Early setup to make printk work.
1190 */
1191void __init native_smp_prepare_boot_cpu(void)
1192{
1193 int me = smp_processor_id();
552be871 1194 switch_to_new_gdt(me);
c2d1cec1
MT
1195 /* already set me in cpu_online_mask in boot_cpu_init() */
1196 cpumask_set_cpu(me, cpu_callout_mask);
a8db8453
GOC
1197 per_cpu(cpu_state, me) = CPU_ONLINE;
1198}
1199
83f7eb9c
GOC
1200void __init native_smp_cpus_done(unsigned int max_cpus)
1201{
cfc1b9a6 1202 pr_debug("Boot done.\n");
83f7eb9c
GOC
1203
1204 impress_friends();
83f7eb9c
GOC
1205#ifdef CONFIG_X86_IO_APIC
1206 setup_ioapic_dest();
1207#endif
d0af9eed 1208 mtrr_aps_init();
83f7eb9c
GOC
1209}
1210
3b11ce7f
MT
1211static int __initdata setup_possible_cpus = -1;
1212static int __init _setup_possible_cpus(char *str)
1213{
1214 get_option(&str, &setup_possible_cpus);
1215 return 0;
1216}
1217early_param("possible_cpus", _setup_possible_cpus);
1218
1219
68a1c3f8 1220/*
4f062896 1221 * cpu_possible_mask should be static, it cannot change as cpu's
68a1c3f8
GC
1222 * are onlined, or offlined. The reason is per-cpu data-structures
1223 * are allocated by some modules at init time, and dont expect to
1224 * do this dynamically on cpu arrival/departure.
4f062896 1225 * cpu_present_mask on the other hand can change dynamically.
68a1c3f8
GC
1226 * In case when cpu_hotplug is not compiled, then we resort to current
1227 * behaviour, which is cpu_possible == cpu_present.
1228 * - Ashok Raj
1229 *
1230 * Three ways to find out the number of additional hotplug CPUs:
1231 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
3b11ce7f 1232 * - The user can overwrite it with possible_cpus=NUM
68a1c3f8
GC
1233 * - Otherwise don't reserve additional CPUs.
1234 * We do this because additional CPUs waste a lot of memory.
1235 * -AK
1236 */
1237__init void prefill_possible_map(void)
1238{
cb48bb59 1239 int i, possible;
68a1c3f8 1240
329513a3
YL
1241 /* no processor from mptable or madt */
1242 if (!num_processors)
1243 num_processors = 1;
1244
5f2eb550
JB
1245 i = setup_max_cpus ?: 1;
1246 if (setup_possible_cpus == -1) {
1247 possible = num_processors;
1248#ifdef CONFIG_HOTPLUG_CPU
1249 if (setup_max_cpus)
1250 possible += disabled_cpus;
1251#else
1252 if (possible > i)
1253 possible = i;
1254#endif
1255 } else
3b11ce7f
MT
1256 possible = setup_possible_cpus;
1257
730cf272
MT
1258 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1259
2b633e3f
YL
1260 /* nr_cpu_ids could be reduced via nr_cpus= */
1261 if (possible > nr_cpu_ids) {
3b11ce7f
MT
1262 printk(KERN_WARNING
1263 "%d Processors exceeds NR_CPUS limit of %d\n",
2b633e3f
YL
1264 possible, nr_cpu_ids);
1265 possible = nr_cpu_ids;
3b11ce7f 1266 }
68a1c3f8 1267
5f2eb550
JB
1268#ifdef CONFIG_HOTPLUG_CPU
1269 if (!setup_max_cpus)
1270#endif
1271 if (possible > i) {
1272 printk(KERN_WARNING
1273 "%d Processors exceeds max_cpus limit of %u\n",
1274 possible, setup_max_cpus);
1275 possible = i;
1276 }
1277
68a1c3f8
GC
1278 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1279 possible, max_t(int, possible - num_processors, 0));
1280
1281 for (i = 0; i < possible; i++)
c2d1cec1 1282 set_cpu_possible(i, true);
5f2eb550
JB
1283 for (; i < NR_CPUS; i++)
1284 set_cpu_possible(i, false);
3461b0af
MT
1285
1286 nr_cpu_ids = possible;
68a1c3f8 1287}
69c18c15 1288
14adf855
CE
1289#ifdef CONFIG_HOTPLUG_CPU
1290
1291static void remove_siblinginfo(int cpu)
1292{
1293 int sibling;
1294 struct cpuinfo_x86 *c = &cpu_data(cpu);
1295
c2d1cec1
MT
1296 for_each_cpu(sibling, cpu_core_mask(cpu)) {
1297 cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
14adf855
CE
1298 /*/
1299 * last thread sibling in this cpu core going down
1300 */
c2d1cec1 1301 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
14adf855
CE
1302 cpu_data(sibling).booted_cores--;
1303 }
1304
c2d1cec1
MT
1305 for_each_cpu(sibling, cpu_sibling_mask(cpu))
1306 cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1307 cpumask_clear(cpu_sibling_mask(cpu));
1308 cpumask_clear(cpu_core_mask(cpu));
14adf855
CE
1309 c->phys_proc_id = 0;
1310 c->cpu_core_id = 0;
c2d1cec1 1311 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
14adf855
CE
1312}
1313
69c18c15
GC
1314static void __ref remove_cpu_from_maps(int cpu)
1315{
c2d1cec1
MT
1316 set_cpu_online(cpu, false);
1317 cpumask_clear_cpu(cpu, cpu_callout_mask);
1318 cpumask_clear_cpu(cpu, cpu_callin_mask);
69c18c15 1319 /* was set by cpu_init() */
c2d1cec1 1320 cpumask_clear_cpu(cpu, cpu_initialized_mask);
23ca4bba 1321 numa_remove_cpu(cpu);
69c18c15
GC
1322}
1323
8227dce7 1324void cpu_disable_common(void)
69c18c15
GC
1325{
1326 int cpu = smp_processor_id();
69c18c15 1327
69c18c15
GC
1328 remove_siblinginfo(cpu);
1329
1330 /* It's now safe to remove this processor from the online map */
d388e5fd 1331 lock_vector_lock();
69c18c15 1332 remove_cpu_from_maps(cpu);
d388e5fd 1333 unlock_vector_lock();
d7b381bb 1334 fixup_irqs();
8227dce7
AN
1335}
1336
1337int native_cpu_disable(void)
1338{
1339 int cpu = smp_processor_id();
1340
1341 /*
1342 * Perhaps use cpufreq to drop frequency, but that could go
1343 * into generic code.
1344 *
1345 * We won't take down the boot processor on i386 due to some
1346 * interrupts only being able to be serviced by the BSP.
1347 * Especially so if we're not using an IOAPIC -zwane
1348 */
1349 if (cpu == 0)
1350 return -EBUSY;
1351
8227dce7
AN
1352 clear_local_APIC();
1353
1354 cpu_disable_common();
69c18c15
GC
1355 return 0;
1356}
1357
93be71b6 1358void native_cpu_die(unsigned int cpu)
69c18c15
GC
1359{
1360 /* We don't do anything here: idle task is faking death itself. */
1361 unsigned int i;
1362
1363 for (i = 0; i < 10; i++) {
1364 /* They ack this in play_dead by setting CPU_DEAD */
1365 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
2eaad1fd
MT
1366 if (system_state == SYSTEM_RUNNING)
1367 pr_info("CPU %u is now offline\n", cpu);
1368
69c18c15
GC
1369 if (1 == num_online_cpus())
1370 alternatives_smp_switch(0);
1371 return;
1372 }
1373 msleep(100);
1374 }
2eaad1fd 1375 pr_err("CPU %u didn't die...\n", cpu);
69c18c15 1376}
a21f5d88
AN
1377
1378void play_dead_common(void)
1379{
1380 idle_task_exit();
1381 reset_lazy_tlbstate();
07bbc16a 1382 c1e_remove_cpu(raw_smp_processor_id());
a21f5d88
AN
1383
1384 mb();
1385 /* Ack it */
0a3aee0d 1386 __this_cpu_write(cpu_state, CPU_DEAD);
a21f5d88
AN
1387
1388 /*
1389 * With physical CPU hotplug, we should halt the cpu
1390 */
1391 local_irq_disable();
1392}
1393
ea530692
PA
1394/*
1395 * We need to flush the caches before going to sleep, lest we have
1396 * dirty data in our caches when we come back up.
1397 */
1398static inline void mwait_play_dead(void)
1399{
1400 unsigned int eax, ebx, ecx, edx;
1401 unsigned int highest_cstate = 0;
1402 unsigned int highest_subcstate = 0;
1403 int i;
ce5f6824 1404 void *mwait_ptr;
93789b32 1405 struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
ea530692 1406
93789b32 1407 if (!(cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)))
ea530692 1408 return;
7b543a53 1409 if (!cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLSH))
ce5f6824 1410 return;
7b543a53 1411 if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
ea530692
PA
1412 return;
1413
1414 eax = CPUID_MWAIT_LEAF;
1415 ecx = 0;
1416 native_cpuid(&eax, &ebx, &ecx, &edx);
1417
1418 /*
1419 * eax will be 0 if EDX enumeration is not valid.
1420 * Initialized below to cstate, sub_cstate value when EDX is valid.
1421 */
1422 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
1423 eax = 0;
1424 } else {
1425 edx >>= MWAIT_SUBSTATE_SIZE;
1426 for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
1427 if (edx & MWAIT_SUBSTATE_MASK) {
1428 highest_cstate = i;
1429 highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
1430 }
1431 }
1432 eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
1433 (highest_subcstate - 1);
1434 }
1435
ce5f6824
PA
1436 /*
1437 * This should be a memory location in a cache line which is
1438 * unlikely to be touched by other processors. The actual
1439 * content is immaterial as it is not actually modified in any way.
1440 */
1441 mwait_ptr = &current_thread_info()->flags;
1442
a68e5c94
PA
1443 wbinvd();
1444
ea530692 1445 while (1) {
ce5f6824
PA
1446 /*
1447 * The CLFLUSH is a workaround for erratum AAI65 for
1448 * the Xeon 7400 series. It's not clear it is actually
1449 * needed, but it should be harmless in either case.
1450 * The WBINVD is insufficient due to the spurious-wakeup
1451 * case where we return around the loop.
1452 */
1453 clflush(mwait_ptr);
1454 __monitor(mwait_ptr, 0, 0);
ea530692
PA
1455 mb();
1456 __mwait(eax, 0);
1457 }
1458}
1459
1460static inline void hlt_play_dead(void)
1461{
7b543a53 1462 if (__this_cpu_read(cpu_info.x86) >= 4)
a68e5c94
PA
1463 wbinvd();
1464
ea530692 1465 while (1) {
ea530692
PA
1466 native_halt();
1467 }
1468}
1469
a21f5d88
AN
1470void native_play_dead(void)
1471{
1472 play_dead_common();
86886e55 1473 tboot_shutdown(TB_SHUTDOWN_WFS);
ea530692
PA
1474
1475 mwait_play_dead(); /* Only returns on failure */
1476 hlt_play_dead();
a21f5d88
AN
1477}
1478
69c18c15 1479#else /* ... !CONFIG_HOTPLUG_CPU */
93be71b6 1480int native_cpu_disable(void)
69c18c15
GC
1481{
1482 return -ENOSYS;
1483}
1484
93be71b6 1485void native_cpu_die(unsigned int cpu)
69c18c15
GC
1486{
1487 /* We said "no" in __cpu_disable */
1488 BUG();
1489}
a21f5d88
AN
1490
1491void native_play_dead(void)
1492{
1493 BUG();
1494}
1495
68a1c3f8 1496#endif