ACPI, intel_idle: Cleanup idle= internal variables
[linux-2.6-block.git] / arch / x86 / kernel / process.c
CommitLineData
61c4628b
SS
1#include <linux/errno.h>
2#include <linux/kernel.h>
3#include <linux/mm.h>
4#include <linux/smp.h>
389d1fb1 5#include <linux/prctl.h>
61c4628b
SS
6#include <linux/slab.h>
7#include <linux/sched.h>
7f424a8b
PZ
8#include <linux/module.h>
9#include <linux/pm.h>
aa276e1c 10#include <linux/clockchips.h>
9d62dcdf 11#include <linux/random.h>
7c68af6e 12#include <linux/user-return-notifier.h>
814e2c84
AI
13#include <linux/dmi.h>
14#include <linux/utsname.h>
61613521 15#include <trace/events/power.h>
24f1e32c 16#include <linux/hw_breakpoint.h>
c1e3b377 17#include <asm/system.h>
d3ec5cae 18#include <asm/apic.h>
2c1b284e 19#include <asm/syscalls.h>
389d1fb1
JF
20#include <asm/idle.h>
21#include <asm/uaccess.h>
22#include <asm/i387.h>
66cb5917 23#include <asm/debugreg.h>
c1e3b377 24
aa283f49 25struct kmem_cache *task_xstate_cachep;
5ee481da 26EXPORT_SYMBOL_GPL(task_xstate_cachep);
61c4628b
SS
27
28int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
29{
86603283
AK
30 int ret;
31
61c4628b 32 *dst = *src;
86603283
AK
33 if (fpu_allocated(&src->thread.fpu)) {
34 memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu));
35 ret = fpu_alloc(&dst->thread.fpu);
36 if (ret)
37 return ret;
38 fpu_copy(&dst->thread.fpu, &src->thread.fpu);
aa283f49 39 }
61c4628b
SS
40 return 0;
41}
42
aa283f49 43void free_thread_xstate(struct task_struct *tsk)
61c4628b 44{
86603283 45 fpu_free(&tsk->thread.fpu);
aa283f49
SS
46}
47
aa283f49
SS
48void free_thread_info(struct thread_info *ti)
49{
50 free_thread_xstate(ti->task);
1679f271 51 free_pages((unsigned long)ti, get_order(THREAD_SIZE));
61c4628b
SS
52}
53
54void arch_task_cache_init(void)
55{
56 task_xstate_cachep =
57 kmem_cache_create("task_xstate", xstate_size,
58 __alignof__(union thread_xstate),
2dff4405 59 SLAB_PANIC | SLAB_NOTRACK, NULL);
61c4628b 60}
7f424a8b 61
389d1fb1
JF
62/*
63 * Free current thread data structures etc..
64 */
65void exit_thread(void)
66{
67 struct task_struct *me = current;
68 struct thread_struct *t = &me->thread;
250981e6 69 unsigned long *bp = t->io_bitmap_ptr;
389d1fb1 70
250981e6 71 if (bp) {
389d1fb1
JF
72 struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
73
389d1fb1
JF
74 t->io_bitmap_ptr = NULL;
75 clear_thread_flag(TIF_IO_BITMAP);
76 /*
77 * Careful, clear this in the TSS too:
78 */
79 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
80 t->io_bitmap_max = 0;
81 put_cpu();
250981e6 82 kfree(bp);
389d1fb1 83 }
389d1fb1
JF
84}
85
3bef4447
BG
86void show_regs(struct pt_regs *regs)
87{
88 show_registers(regs);
89 show_trace(NULL, regs, (unsigned long *)kernel_stack_pointer(regs),
90 regs->bp);
91}
92
814e2c84
AI
93void show_regs_common(void)
94{
a1884b8e 95 const char *board, *product;
814e2c84 96
a1884b8e 97 board = dmi_get_system_info(DMI_BOARD_NAME);
814e2c84
AI
98 if (!board)
99 board = "";
a1884b8e
AI
100 product = dmi_get_system_info(DMI_PRODUCT_NAME);
101 if (!product)
102 product = "";
814e2c84 103
d015a092
PE
104 printk(KERN_CONT "\n");
105 printk(KERN_DEFAULT "Pid: %d, comm: %.20s %s %s %.*s %s/%s\n",
814e2c84
AI
106 current->pid, current->comm, print_tainted(),
107 init_utsname()->release,
108 (int)strcspn(init_utsname()->version, " "),
a1884b8e 109 init_utsname()->version, board, product);
814e2c84
AI
110}
111
389d1fb1
JF
112void flush_thread(void)
113{
114 struct task_struct *tsk = current;
115
24f1e32c 116 flush_ptrace_hw_breakpoint(tsk);
389d1fb1
JF
117 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
118 /*
119 * Forget coprocessor state..
120 */
121 tsk->fpu_counter = 0;
122 clear_fpu(tsk);
123 clear_used_math();
124}
125
126static void hard_disable_TSC(void)
127{
128 write_cr4(read_cr4() | X86_CR4_TSD);
129}
130
131void disable_TSC(void)
132{
133 preempt_disable();
134 if (!test_and_set_thread_flag(TIF_NOTSC))
135 /*
136 * Must flip the CPU state synchronously with
137 * TIF_NOTSC in the current running context.
138 */
139 hard_disable_TSC();
140 preempt_enable();
141}
142
143static void hard_enable_TSC(void)
144{
145 write_cr4(read_cr4() & ~X86_CR4_TSD);
146}
147
148static void enable_TSC(void)
149{
150 preempt_disable();
151 if (test_and_clear_thread_flag(TIF_NOTSC))
152 /*
153 * Must flip the CPU state synchronously with
154 * TIF_NOTSC in the current running context.
155 */
156 hard_enable_TSC();
157 preempt_enable();
158}
159
160int get_tsc_mode(unsigned long adr)
161{
162 unsigned int val;
163
164 if (test_thread_flag(TIF_NOTSC))
165 val = PR_TSC_SIGSEGV;
166 else
167 val = PR_TSC_ENABLE;
168
169 return put_user(val, (unsigned int __user *)adr);
170}
171
172int set_tsc_mode(unsigned int val)
173{
174 if (val == PR_TSC_SIGSEGV)
175 disable_TSC();
176 else if (val == PR_TSC_ENABLE)
177 enable_TSC();
178 else
179 return -EINVAL;
180
181 return 0;
182}
183
184void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
185 struct tss_struct *tss)
186{
187 struct thread_struct *prev, *next;
188
189 prev = &prev_p->thread;
190 next = &next_p->thread;
191
ea8e61b7
PZ
192 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
193 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
194 unsigned long debugctl = get_debugctlmsr();
195
196 debugctl &= ~DEBUGCTLMSR_BTF;
197 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
198 debugctl |= DEBUGCTLMSR_BTF;
199
200 update_debugctlmsr(debugctl);
201 }
389d1fb1 202
389d1fb1
JF
203 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
204 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
205 /* prev and next are different */
206 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
207 hard_disable_TSC();
208 else
209 hard_enable_TSC();
210 }
211
212 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
213 /*
214 * Copy the relevant range of the IO bitmap.
215 * Normally this is 128 bytes or less:
216 */
217 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
218 max(prev->io_bitmap_max, next->io_bitmap_max));
219 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
220 /*
221 * Clear any possible leftover bits:
222 */
223 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
224 }
7c68af6e 225 propagate_user_return_notify(prev_p, next_p);
389d1fb1
JF
226}
227
228int sys_fork(struct pt_regs *regs)
229{
230 return do_fork(SIGCHLD, regs->sp, regs, 0, NULL, NULL);
231}
232
233/*
234 * This is trivial, and on the face of it looks like it
235 * could equally well be done in user mode.
236 *
237 * Not so, for quite unobvious reasons - register pressure.
238 * In user mode vfork() cannot have a stack frame, and if
239 * done by calling the "clone()" system call directly, you
240 * do not have enough call-clobbered registers to hold all
241 * the information you need.
242 */
243int sys_vfork(struct pt_regs *regs)
244{
245 return do_fork(CLONE_VFORK | CLONE_VM | SIGCHLD, regs->sp, regs, 0,
246 NULL, NULL);
247}
248
f839bbc5
BG
249long
250sys_clone(unsigned long clone_flags, unsigned long newsp,
251 void __user *parent_tid, void __user *child_tid, struct pt_regs *regs)
252{
253 if (!newsp)
254 newsp = regs->sp;
255 return do_fork(clone_flags, newsp, regs, 0, parent_tid, child_tid);
256}
257
df59e7bf
BG
258/*
259 * This gets run with %si containing the
260 * function to call, and %di containing
261 * the "args".
262 */
263extern void kernel_thread_helper(void);
264
265/*
266 * Create a kernel thread
267 */
268int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags)
269{
270 struct pt_regs regs;
271
272 memset(&regs, 0, sizeof(regs));
273
274 regs.si = (unsigned long) fn;
275 regs.di = (unsigned long) arg;
276
277#ifdef CONFIG_X86_32
278 regs.ds = __USER_DS;
279 regs.es = __USER_DS;
280 regs.fs = __KERNEL_PERCPU;
281 regs.gs = __KERNEL_STACK_CANARY;
864a0922
CG
282#else
283 regs.ss = __KERNEL_DS;
df59e7bf
BG
284#endif
285
286 regs.orig_ax = -1;
287 regs.ip = (unsigned long) kernel_thread_helper;
288 regs.cs = __KERNEL_CS | get_kernel_rpl();
289 regs.flags = X86_EFLAGS_IF | 0x2;
290
291 /* Ok, create the new process.. */
292 return do_fork(flags | CLONE_VM | CLONE_UNTRACED, 0, &regs, 0, NULL, NULL);
293}
294EXPORT_SYMBOL(kernel_thread);
389d1fb1 295
11cf88bd
BG
296/*
297 * sys_execve() executes a new program.
298 */
d7627467
DH
299long sys_execve(const char __user *name,
300 const char __user *const __user *argv,
301 const char __user *const __user *envp, struct pt_regs *regs)
11cf88bd
BG
302{
303 long error;
304 char *filename;
305
306 filename = getname(name);
307 error = PTR_ERR(filename);
308 if (IS_ERR(filename))
309 return error;
310 error = do_execve(filename, argv, envp, regs);
311
312#ifdef CONFIG_X86_32
313 if (error == 0) {
314 /* Make sure we don't return using sysenter.. */
315 set_thread_flag(TIF_IRET);
316 }
317#endif
318
319 putname(filename);
320 return error;
321}
389d1fb1 322
00dba564
TG
323/*
324 * Idle related variables and functions
325 */
d1896049 326unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
00dba564
TG
327EXPORT_SYMBOL(boot_option_idle_override);
328
329/*
330 * Powermanagement idle function, if any..
331 */
332void (*pm_idle)(void);
333EXPORT_SYMBOL(pm_idle);
334
335#ifdef CONFIG_X86_32
336/*
337 * This halt magic was a workaround for ancient floppy DMA
338 * wreckage. It should be safe to remove.
339 */
340static int hlt_counter;
341void disable_hlt(void)
342{
343 hlt_counter++;
344}
345EXPORT_SYMBOL(disable_hlt);
346
347void enable_hlt(void)
348{
349 hlt_counter--;
350}
351EXPORT_SYMBOL(enable_hlt);
352
353static inline int hlt_use_halt(void)
354{
355 return (!hlt_counter && boot_cpu_data.hlt_works_ok);
356}
357#else
358static inline int hlt_use_halt(void)
359{
360 return 1;
361}
362#endif
363
364/*
365 * We use this if we don't have any better
366 * idle routine..
367 */
368void default_idle(void)
369{
370 if (hlt_use_halt()) {
6f4f2723 371 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
00dba564
TG
372 current_thread_info()->status &= ~TS_POLLING;
373 /*
374 * TS_POLLING-cleared state must be visible before we
375 * test NEED_RESCHED:
376 */
377 smp_mb();
378
379 if (!need_resched())
380 safe_halt(); /* enables interrupts racelessly */
381 else
382 local_irq_enable();
383 current_thread_info()->status |= TS_POLLING;
384 } else {
385 local_irq_enable();
386 /* loop is done by the caller */
387 cpu_relax();
388 }
389}
390#ifdef CONFIG_APM_MODULE
391EXPORT_SYMBOL(default_idle);
392#endif
393
d3ec5cae
IV
394void stop_this_cpu(void *dummy)
395{
396 local_irq_disable();
397 /*
398 * Remove this CPU:
399 */
4f062896 400 set_cpu_online(smp_processor_id(), false);
d3ec5cae
IV
401 disable_local_APIC();
402
403 for (;;) {
404 if (hlt_works(smp_processor_id()))
405 halt();
406 }
407}
408
7f424a8b
PZ
409static void do_nothing(void *unused)
410{
411}
412
413/*
414 * cpu_idle_wait - Used to ensure that all the CPUs discard old value of
415 * pm_idle and update to new pm_idle value. Required while changing pm_idle
416 * handler on SMP systems.
417 *
418 * Caller must have changed pm_idle to the new value before the call. Old
419 * pm_idle value will not be used by any CPU after the return of this function.
420 */
421void cpu_idle_wait(void)
422{
423 smp_mb();
424 /* kick all the CPUs so that they exit out of pm_idle */
127a237a 425 smp_call_function(do_nothing, NULL, 1);
7f424a8b
PZ
426}
427EXPORT_SYMBOL_GPL(cpu_idle_wait);
428
429/*
430 * This uses new MONITOR/MWAIT instructions on P4 processors with PNI,
431 * which can obviate IPI to trigger checking of need_resched.
432 * We execute MONITOR against need_resched and enter optimized wait state
433 * through MWAIT. Whenever someone changes need_resched, we would be woken
434 * up from MWAIT (without an IPI).
435 *
436 * New with Core Duo processors, MWAIT can take some hints based on CPU
437 * capability.
438 */
439void mwait_idle_with_hints(unsigned long ax, unsigned long cx)
440{
6f4f2723 441 trace_power_start(POWER_CSTATE, (ax>>4)+1, smp_processor_id());
7f424a8b 442 if (!need_resched()) {
e736ad54
PV
443 if (cpu_has(&current_cpu_data, X86_FEATURE_CLFLUSH_MONITOR))
444 clflush((void *)&current_thread_info()->flags);
445
7f424a8b
PZ
446 __monitor((void *)&current_thread_info()->flags, 0, 0);
447 smp_mb();
448 if (!need_resched())
449 __mwait(ax, cx);
450 }
451}
452
453/* Default MONITOR/MWAIT with no hints, used for default C1 state */
454static void mwait_idle(void)
455{
456 if (!need_resched()) {
6f4f2723 457 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
e736ad54
PV
458 if (cpu_has(&current_cpu_data, X86_FEATURE_CLFLUSH_MONITOR))
459 clflush((void *)&current_thread_info()->flags);
460
7f424a8b
PZ
461 __monitor((void *)&current_thread_info()->flags, 0, 0);
462 smp_mb();
463 if (!need_resched())
464 __sti_mwait(0, 0);
465 else
466 local_irq_enable();
467 } else
468 local_irq_enable();
469}
470
7f424a8b
PZ
471/*
472 * On SMP it's slightly faster (but much more power-consuming!)
473 * to poll the ->work.need_resched flag instead of waiting for the
474 * cross-CPU IPI to arrive. Use this option with caution.
475 */
476static void poll_idle(void)
477{
6f4f2723 478 trace_power_start(POWER_CSTATE, 0, smp_processor_id());
7f424a8b 479 local_irq_enable();
2c7e9fd4
JK
480 while (!need_resched())
481 cpu_relax();
61613521 482 trace_power_end(0);
7f424a8b
PZ
483}
484
e9623b35
TG
485/*
486 * mwait selection logic:
487 *
488 * It depends on the CPU. For AMD CPUs that support MWAIT this is
489 * wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
490 * then depend on a clock divisor and current Pstate of the core. If
491 * all cores of a processor are in halt state (C1) the processor can
492 * enter the C1E (C1 enhanced) state. If mwait is used this will never
493 * happen.
494 *
495 * idle=mwait overrides this decision and forces the usage of mwait.
496 */
09fd4b4e
TG
497
498#define MWAIT_INFO 0x05
499#define MWAIT_ECX_EXTENDED_INFO 0x01
500#define MWAIT_EDX_C1 0xf0
501
e9623b35
TG
502static int __cpuinit mwait_usable(const struct cpuinfo_x86 *c)
503{
09fd4b4e
TG
504 u32 eax, ebx, ecx, edx;
505
d1896049 506 if (boot_option_idle_override == IDLE_FORCE_MWAIT)
e9623b35
TG
507 return 1;
508
09fd4b4e
TG
509 if (c->cpuid_level < MWAIT_INFO)
510 return 0;
511
512 cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx);
513 /* Check, whether EDX has extended info about MWAIT */
514 if (!(ecx & MWAIT_ECX_EXTENDED_INFO))
515 return 1;
516
517 /*
518 * edx enumeratios MONITOR/MWAIT extensions. Check, whether
519 * C1 supports MWAIT
520 */
521 return (edx & MWAIT_EDX_C1);
e9623b35
TG
522}
523
e8c534ec
MS
524bool c1e_detected;
525EXPORT_SYMBOL(c1e_detected);
aa276e1c 526
bc9b83dd 527static cpumask_var_t c1e_mask;
4faac97d
TG
528
529void c1e_remove_cpu(int cpu)
530{
30e1e6d1
RR
531 if (c1e_mask != NULL)
532 cpumask_clear_cpu(cpu, c1e_mask);
4faac97d
TG
533}
534
aa276e1c
TG
535/*
536 * C1E aware idle routine. We check for C1E active in the interrupt
537 * pending message MSR. If we detect C1E, then we handle it the same
538 * way as C3 power states (local apic timer and TSC stop)
539 */
540static void c1e_idle(void)
541{
aa276e1c
TG
542 if (need_resched())
543 return;
544
545 if (!c1e_detected) {
546 u32 lo, hi;
547
548 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
e8c534ec 549
aa276e1c 550 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
e8c534ec 551 c1e_detected = true;
40fb1715 552 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
09bfeea1
AH
553 mark_tsc_unstable("TSC halt in AMD C1E");
554 printk(KERN_INFO "System has AMD C1E enabled\n");
aa276e1c
TG
555 }
556 }
557
558 if (c1e_detected) {
559 int cpu = smp_processor_id();
560
bc9b83dd
RR
561 if (!cpumask_test_cpu(cpu, c1e_mask)) {
562 cpumask_set_cpu(cpu, c1e_mask);
0beefa20 563 /*
f833bab8 564 * Force broadcast so ACPI can not interfere.
0beefa20 565 */
aa276e1c
TG
566 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
567 &cpu);
568 printk(KERN_INFO "Switch to broadcast mode on CPU%d\n",
569 cpu);
570 }
571 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
0beefa20 572
aa276e1c 573 default_idle();
0beefa20
TG
574
575 /*
576 * The switch back from broadcast mode needs to be
577 * called with interrupts disabled.
578 */
579 local_irq_disable();
580 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
581 local_irq_enable();
aa276e1c
TG
582 } else
583 default_idle();
584}
585
7f424a8b
PZ
586void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
587{
3e5095d1 588#ifdef CONFIG_SMP
7f424a8b 589 if (pm_idle == poll_idle && smp_num_siblings > 1) {
d6dd6921 590 printk_once(KERN_WARNING "WARNING: polling idle and HT enabled,"
7f424a8b
PZ
591 " performance may degrade.\n");
592 }
593#endif
6ddd2a27
TG
594 if (pm_idle)
595 return;
596
e9623b35 597 if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) {
7f424a8b 598 /*
7f424a8b
PZ
599 * One CPU supports mwait => All CPUs supports mwait
600 */
6ddd2a27
TG
601 printk(KERN_INFO "using mwait in idle threads.\n");
602 pm_idle = mwait_idle;
9d8888c2
HR
603 } else if (cpu_has_amd_erratum(amd_erratum_400)) {
604 /* E400: APIC timer interrupt does not wake up CPU from C1e */
aa276e1c
TG
605 printk(KERN_INFO "using C1E aware idle routine\n");
606 pm_idle = c1e_idle;
6ddd2a27
TG
607 } else
608 pm_idle = default_idle;
7f424a8b
PZ
609}
610
30e1e6d1
RR
611void __init init_c1e_mask(void)
612{
613 /* If we're using c1e_idle, we need to allocate c1e_mask. */
79f55997
LZ
614 if (pm_idle == c1e_idle)
615 zalloc_cpumask_var(&c1e_mask, GFP_KERNEL);
30e1e6d1
RR
616}
617
7f424a8b
PZ
618static int __init idle_setup(char *str)
619{
ab6bc3e3
CG
620 if (!str)
621 return -EINVAL;
622
7f424a8b
PZ
623 if (!strcmp(str, "poll")) {
624 printk("using polling idle threads.\n");
625 pm_idle = poll_idle;
d1896049
TR
626 boot_option_idle_override = IDLE_POLL;
627 } else if (!strcmp(str, "mwait")) {
628 boot_option_idle_override = IDLE_FORCE_MWAIT;
629 } else if (!strcmp(str, "halt")) {
c1e3b377
ZY
630 /*
631 * When the boot option of idle=halt is added, halt is
632 * forced to be used for CPU idle. In such case CPU C2/C3
633 * won't be used again.
634 * To continue to load the CPU idle driver, don't touch
635 * the boot_option_idle_override.
636 */
637 pm_idle = default_idle;
d1896049 638 boot_option_idle_override = IDLE_HALT;
da5e09a1
ZY
639 } else if (!strcmp(str, "nomwait")) {
640 /*
641 * If the boot option of "idle=nomwait" is added,
642 * it means that mwait will be disabled for CPU C2/C3
643 * states. In such case it won't touch the variable
644 * of boot_option_idle_override.
645 */
d1896049 646 boot_option_idle_override = IDLE_NOMWAIT;
c1e3b377 647 } else
7f424a8b
PZ
648 return -1;
649
7f424a8b
PZ
650 return 0;
651}
652early_param("idle", idle_setup);
653
9d62dcdf
AW
654unsigned long arch_align_stack(unsigned long sp)
655{
656 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
657 sp -= get_random_int() % 8192;
658 return sp & ~0xf;
659}
660
661unsigned long arch_randomize_brk(struct mm_struct *mm)
662{
663 unsigned long range_end = mm->brk + 0x02000000;
664 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
665}
666