x86: Readd missing irq_to_desc() in fixup_irq()
[linux-2.6-block.git] / arch / x86 / kernel / process.c
CommitLineData
61c4628b
SS
1#include <linux/errno.h>
2#include <linux/kernel.h>
3#include <linux/mm.h>
4#include <linux/smp.h>
389d1fb1 5#include <linux/prctl.h>
61c4628b
SS
6#include <linux/slab.h>
7#include <linux/sched.h>
7f424a8b
PZ
8#include <linux/module.h>
9#include <linux/pm.h>
aa276e1c 10#include <linux/clockchips.h>
9d62dcdf 11#include <linux/random.h>
7c68af6e 12#include <linux/user-return-notifier.h>
814e2c84
AI
13#include <linux/dmi.h>
14#include <linux/utsname.h>
61613521 15#include <trace/events/power.h>
24f1e32c 16#include <linux/hw_breakpoint.h>
93789b32 17#include <asm/cpu.h>
c1e3b377 18#include <asm/system.h>
d3ec5cae 19#include <asm/apic.h>
2c1b284e 20#include <asm/syscalls.h>
389d1fb1
JF
21#include <asm/idle.h>
22#include <asm/uaccess.h>
23#include <asm/i387.h>
66cb5917 24#include <asm/debugreg.h>
c1e3b377 25
aa283f49 26struct kmem_cache *task_xstate_cachep;
5ee481da 27EXPORT_SYMBOL_GPL(task_xstate_cachep);
61c4628b
SS
28
29int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
30{
86603283
AK
31 int ret;
32
61c4628b 33 *dst = *src;
86603283
AK
34 if (fpu_allocated(&src->thread.fpu)) {
35 memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu));
36 ret = fpu_alloc(&dst->thread.fpu);
37 if (ret)
38 return ret;
39 fpu_copy(&dst->thread.fpu, &src->thread.fpu);
aa283f49 40 }
61c4628b
SS
41 return 0;
42}
43
aa283f49 44void free_thread_xstate(struct task_struct *tsk)
61c4628b 45{
86603283 46 fpu_free(&tsk->thread.fpu);
aa283f49
SS
47}
48
aa283f49
SS
49void free_thread_info(struct thread_info *ti)
50{
51 free_thread_xstate(ti->task);
1679f271 52 free_pages((unsigned long)ti, get_order(THREAD_SIZE));
61c4628b
SS
53}
54
55void arch_task_cache_init(void)
56{
57 task_xstate_cachep =
58 kmem_cache_create("task_xstate", xstate_size,
59 __alignof__(union thread_xstate),
2dff4405 60 SLAB_PANIC | SLAB_NOTRACK, NULL);
61c4628b 61}
7f424a8b 62
389d1fb1
JF
63/*
64 * Free current thread data structures etc..
65 */
66void exit_thread(void)
67{
68 struct task_struct *me = current;
69 struct thread_struct *t = &me->thread;
250981e6 70 unsigned long *bp = t->io_bitmap_ptr;
389d1fb1 71
250981e6 72 if (bp) {
389d1fb1
JF
73 struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
74
389d1fb1
JF
75 t->io_bitmap_ptr = NULL;
76 clear_thread_flag(TIF_IO_BITMAP);
77 /*
78 * Careful, clear this in the TSS too:
79 */
80 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
81 t->io_bitmap_max = 0;
82 put_cpu();
250981e6 83 kfree(bp);
389d1fb1 84 }
389d1fb1
JF
85}
86
3bef4447
BG
87void show_regs(struct pt_regs *regs)
88{
89 show_registers(regs);
9c0729dc 90 show_trace(NULL, regs, (unsigned long *)kernel_stack_pointer(regs));
3bef4447
BG
91}
92
814e2c84
AI
93void show_regs_common(void)
94{
a1884b8e 95 const char *board, *product;
814e2c84 96
a1884b8e 97 board = dmi_get_system_info(DMI_BOARD_NAME);
814e2c84
AI
98 if (!board)
99 board = "";
a1884b8e
AI
100 product = dmi_get_system_info(DMI_PRODUCT_NAME);
101 if (!product)
102 product = "";
814e2c84 103
d015a092
PE
104 printk(KERN_CONT "\n");
105 printk(KERN_DEFAULT "Pid: %d, comm: %.20s %s %s %.*s %s/%s\n",
814e2c84
AI
106 current->pid, current->comm, print_tainted(),
107 init_utsname()->release,
108 (int)strcspn(init_utsname()->version, " "),
a1884b8e 109 init_utsname()->version, board, product);
814e2c84
AI
110}
111
389d1fb1
JF
112void flush_thread(void)
113{
114 struct task_struct *tsk = current;
115
24f1e32c 116 flush_ptrace_hw_breakpoint(tsk);
389d1fb1
JF
117 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
118 /*
119 * Forget coprocessor state..
120 */
121 tsk->fpu_counter = 0;
122 clear_fpu(tsk);
123 clear_used_math();
124}
125
126static void hard_disable_TSC(void)
127{
128 write_cr4(read_cr4() | X86_CR4_TSD);
129}
130
131void disable_TSC(void)
132{
133 preempt_disable();
134 if (!test_and_set_thread_flag(TIF_NOTSC))
135 /*
136 * Must flip the CPU state synchronously with
137 * TIF_NOTSC in the current running context.
138 */
139 hard_disable_TSC();
140 preempt_enable();
141}
142
143static void hard_enable_TSC(void)
144{
145 write_cr4(read_cr4() & ~X86_CR4_TSD);
146}
147
148static void enable_TSC(void)
149{
150 preempt_disable();
151 if (test_and_clear_thread_flag(TIF_NOTSC))
152 /*
153 * Must flip the CPU state synchronously with
154 * TIF_NOTSC in the current running context.
155 */
156 hard_enable_TSC();
157 preempt_enable();
158}
159
160int get_tsc_mode(unsigned long adr)
161{
162 unsigned int val;
163
164 if (test_thread_flag(TIF_NOTSC))
165 val = PR_TSC_SIGSEGV;
166 else
167 val = PR_TSC_ENABLE;
168
169 return put_user(val, (unsigned int __user *)adr);
170}
171
172int set_tsc_mode(unsigned int val)
173{
174 if (val == PR_TSC_SIGSEGV)
175 disable_TSC();
176 else if (val == PR_TSC_ENABLE)
177 enable_TSC();
178 else
179 return -EINVAL;
180
181 return 0;
182}
183
184void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
185 struct tss_struct *tss)
186{
187 struct thread_struct *prev, *next;
188
189 prev = &prev_p->thread;
190 next = &next_p->thread;
191
ea8e61b7
PZ
192 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
193 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
194 unsigned long debugctl = get_debugctlmsr();
195
196 debugctl &= ~DEBUGCTLMSR_BTF;
197 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
198 debugctl |= DEBUGCTLMSR_BTF;
199
200 update_debugctlmsr(debugctl);
201 }
389d1fb1 202
389d1fb1
JF
203 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
204 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
205 /* prev and next are different */
206 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
207 hard_disable_TSC();
208 else
209 hard_enable_TSC();
210 }
211
212 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
213 /*
214 * Copy the relevant range of the IO bitmap.
215 * Normally this is 128 bytes or less:
216 */
217 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
218 max(prev->io_bitmap_max, next->io_bitmap_max));
219 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
220 /*
221 * Clear any possible leftover bits:
222 */
223 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
224 }
7c68af6e 225 propagate_user_return_notify(prev_p, next_p);
389d1fb1
JF
226}
227
228int sys_fork(struct pt_regs *regs)
229{
230 return do_fork(SIGCHLD, regs->sp, regs, 0, NULL, NULL);
231}
232
233/*
234 * This is trivial, and on the face of it looks like it
235 * could equally well be done in user mode.
236 *
237 * Not so, for quite unobvious reasons - register pressure.
238 * In user mode vfork() cannot have a stack frame, and if
239 * done by calling the "clone()" system call directly, you
240 * do not have enough call-clobbered registers to hold all
241 * the information you need.
242 */
243int sys_vfork(struct pt_regs *regs)
244{
245 return do_fork(CLONE_VFORK | CLONE_VM | SIGCHLD, regs->sp, regs, 0,
246 NULL, NULL);
247}
248
f839bbc5
BG
249long
250sys_clone(unsigned long clone_flags, unsigned long newsp,
251 void __user *parent_tid, void __user *child_tid, struct pt_regs *regs)
252{
253 if (!newsp)
254 newsp = regs->sp;
255 return do_fork(clone_flags, newsp, regs, 0, parent_tid, child_tid);
256}
257
df59e7bf
BG
258/*
259 * This gets run with %si containing the
260 * function to call, and %di containing
261 * the "args".
262 */
263extern void kernel_thread_helper(void);
264
265/*
266 * Create a kernel thread
267 */
268int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags)
269{
270 struct pt_regs regs;
271
272 memset(&regs, 0, sizeof(regs));
273
274 regs.si = (unsigned long) fn;
275 regs.di = (unsigned long) arg;
276
277#ifdef CONFIG_X86_32
278 regs.ds = __USER_DS;
279 regs.es = __USER_DS;
280 regs.fs = __KERNEL_PERCPU;
281 regs.gs = __KERNEL_STACK_CANARY;
864a0922
CG
282#else
283 regs.ss = __KERNEL_DS;
df59e7bf
BG
284#endif
285
286 regs.orig_ax = -1;
287 regs.ip = (unsigned long) kernel_thread_helper;
288 regs.cs = __KERNEL_CS | get_kernel_rpl();
289 regs.flags = X86_EFLAGS_IF | 0x2;
290
291 /* Ok, create the new process.. */
292 return do_fork(flags | CLONE_VM | CLONE_UNTRACED, 0, &regs, 0, NULL, NULL);
293}
294EXPORT_SYMBOL(kernel_thread);
389d1fb1 295
11cf88bd
BG
296/*
297 * sys_execve() executes a new program.
298 */
d7627467
DH
299long sys_execve(const char __user *name,
300 const char __user *const __user *argv,
301 const char __user *const __user *envp, struct pt_regs *regs)
11cf88bd
BG
302{
303 long error;
304 char *filename;
305
306 filename = getname(name);
307 error = PTR_ERR(filename);
308 if (IS_ERR(filename))
309 return error;
310 error = do_execve(filename, argv, envp, regs);
311
312#ifdef CONFIG_X86_32
313 if (error == 0) {
314 /* Make sure we don't return using sysenter.. */
315 set_thread_flag(TIF_IRET);
316 }
317#endif
318
319 putname(filename);
320 return error;
321}
389d1fb1 322
00dba564
TG
323/*
324 * Idle related variables and functions
325 */
d1896049 326unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
00dba564
TG
327EXPORT_SYMBOL(boot_option_idle_override);
328
329/*
330 * Powermanagement idle function, if any..
331 */
332void (*pm_idle)(void);
333EXPORT_SYMBOL(pm_idle);
334
335#ifdef CONFIG_X86_32
336/*
337 * This halt magic was a workaround for ancient floppy DMA
338 * wreckage. It should be safe to remove.
339 */
340static int hlt_counter;
341void disable_hlt(void)
342{
343 hlt_counter++;
344}
345EXPORT_SYMBOL(disable_hlt);
346
347void enable_hlt(void)
348{
349 hlt_counter--;
350}
351EXPORT_SYMBOL(enable_hlt);
352
353static inline int hlt_use_halt(void)
354{
355 return (!hlt_counter && boot_cpu_data.hlt_works_ok);
356}
357#else
358static inline int hlt_use_halt(void)
359{
360 return 1;
361}
362#endif
363
364/*
365 * We use this if we don't have any better
366 * idle routine..
367 */
368void default_idle(void)
369{
370 if (hlt_use_halt()) {
6f4f2723 371 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
25e41933 372 trace_cpu_idle(1, smp_processor_id());
00dba564
TG
373 current_thread_info()->status &= ~TS_POLLING;
374 /*
375 * TS_POLLING-cleared state must be visible before we
376 * test NEED_RESCHED:
377 */
378 smp_mb();
379
380 if (!need_resched())
381 safe_halt(); /* enables interrupts racelessly */
382 else
383 local_irq_enable();
384 current_thread_info()->status |= TS_POLLING;
f77cfe4e
TR
385 trace_power_end(smp_processor_id());
386 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
00dba564
TG
387 } else {
388 local_irq_enable();
389 /* loop is done by the caller */
390 cpu_relax();
391 }
392}
393#ifdef CONFIG_APM_MODULE
394EXPORT_SYMBOL(default_idle);
395#endif
396
d3ec5cae
IV
397void stop_this_cpu(void *dummy)
398{
399 local_irq_disable();
400 /*
401 * Remove this CPU:
402 */
4f062896 403 set_cpu_online(smp_processor_id(), false);
d3ec5cae
IV
404 disable_local_APIC();
405
406 for (;;) {
407 if (hlt_works(smp_processor_id()))
408 halt();
409 }
410}
411
7f424a8b
PZ
412static void do_nothing(void *unused)
413{
414}
415
416/*
417 * cpu_idle_wait - Used to ensure that all the CPUs discard old value of
418 * pm_idle and update to new pm_idle value. Required while changing pm_idle
419 * handler on SMP systems.
420 *
421 * Caller must have changed pm_idle to the new value before the call. Old
422 * pm_idle value will not be used by any CPU after the return of this function.
423 */
424void cpu_idle_wait(void)
425{
426 smp_mb();
427 /* kick all the CPUs so that they exit out of pm_idle */
127a237a 428 smp_call_function(do_nothing, NULL, 1);
7f424a8b
PZ
429}
430EXPORT_SYMBOL_GPL(cpu_idle_wait);
431
432/*
433 * This uses new MONITOR/MWAIT instructions on P4 processors with PNI,
434 * which can obviate IPI to trigger checking of need_resched.
435 * We execute MONITOR against need_resched and enter optimized wait state
436 * through MWAIT. Whenever someone changes need_resched, we would be woken
437 * up from MWAIT (without an IPI).
438 *
439 * New with Core Duo processors, MWAIT can take some hints based on CPU
440 * capability.
441 */
442void mwait_idle_with_hints(unsigned long ax, unsigned long cx)
443{
444 if (!need_resched()) {
7b543a53 445 if (cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLUSH_MONITOR))
e736ad54
PV
446 clflush((void *)&current_thread_info()->flags);
447
7f424a8b
PZ
448 __monitor((void *)&current_thread_info()->flags, 0, 0);
449 smp_mb();
450 if (!need_resched())
451 __mwait(ax, cx);
452 }
453}
454
455/* Default MONITOR/MWAIT with no hints, used for default C1 state */
456static void mwait_idle(void)
457{
458 if (!need_resched()) {
6f4f2723 459 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
25e41933 460 trace_cpu_idle(1, smp_processor_id());
7b543a53 461 if (cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLUSH_MONITOR))
e736ad54
PV
462 clflush((void *)&current_thread_info()->flags);
463
7f424a8b
PZ
464 __monitor((void *)&current_thread_info()->flags, 0, 0);
465 smp_mb();
466 if (!need_resched())
467 __sti_mwait(0, 0);
468 else
469 local_irq_enable();
f77cfe4e
TR
470 trace_power_end(smp_processor_id());
471 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
7f424a8b
PZ
472 } else
473 local_irq_enable();
474}
475
7f424a8b
PZ
476/*
477 * On SMP it's slightly faster (but much more power-consuming!)
478 * to poll the ->work.need_resched flag instead of waiting for the
479 * cross-CPU IPI to arrive. Use this option with caution.
480 */
481static void poll_idle(void)
482{
6f4f2723 483 trace_power_start(POWER_CSTATE, 0, smp_processor_id());
25e41933 484 trace_cpu_idle(0, smp_processor_id());
7f424a8b 485 local_irq_enable();
2c7e9fd4
JK
486 while (!need_resched())
487 cpu_relax();
25e41933
TR
488 trace_power_end(smp_processor_id());
489 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
7f424a8b
PZ
490}
491
e9623b35
TG
492/*
493 * mwait selection logic:
494 *
495 * It depends on the CPU. For AMD CPUs that support MWAIT this is
496 * wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
497 * then depend on a clock divisor and current Pstate of the core. If
498 * all cores of a processor are in halt state (C1) the processor can
499 * enter the C1E (C1 enhanced) state. If mwait is used this will never
500 * happen.
501 *
502 * idle=mwait overrides this decision and forces the usage of mwait.
503 */
09fd4b4e
TG
504
505#define MWAIT_INFO 0x05
506#define MWAIT_ECX_EXTENDED_INFO 0x01
507#define MWAIT_EDX_C1 0xf0
508
93789b32 509int __cpuinit mwait_usable(const struct cpuinfo_x86 *c)
e9623b35 510{
09fd4b4e
TG
511 u32 eax, ebx, ecx, edx;
512
d1896049 513 if (boot_option_idle_override == IDLE_FORCE_MWAIT)
e9623b35
TG
514 return 1;
515
09fd4b4e
TG
516 if (c->cpuid_level < MWAIT_INFO)
517 return 0;
518
519 cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx);
520 /* Check, whether EDX has extended info about MWAIT */
521 if (!(ecx & MWAIT_ECX_EXTENDED_INFO))
522 return 1;
523
524 /*
525 * edx enumeratios MONITOR/MWAIT extensions. Check, whether
526 * C1 supports MWAIT
527 */
528 return (edx & MWAIT_EDX_C1);
e9623b35
TG
529}
530
e8c534ec
MS
531bool c1e_detected;
532EXPORT_SYMBOL(c1e_detected);
aa276e1c 533
bc9b83dd 534static cpumask_var_t c1e_mask;
4faac97d
TG
535
536void c1e_remove_cpu(int cpu)
537{
30e1e6d1
RR
538 if (c1e_mask != NULL)
539 cpumask_clear_cpu(cpu, c1e_mask);
4faac97d
TG
540}
541
aa276e1c
TG
542/*
543 * C1E aware idle routine. We check for C1E active in the interrupt
544 * pending message MSR. If we detect C1E, then we handle it the same
545 * way as C3 power states (local apic timer and TSC stop)
546 */
547static void c1e_idle(void)
548{
aa276e1c
TG
549 if (need_resched())
550 return;
551
552 if (!c1e_detected) {
553 u32 lo, hi;
554
555 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
e8c534ec 556
aa276e1c 557 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
e8c534ec 558 c1e_detected = true;
40fb1715 559 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
09bfeea1
AH
560 mark_tsc_unstable("TSC halt in AMD C1E");
561 printk(KERN_INFO "System has AMD C1E enabled\n");
aa276e1c
TG
562 }
563 }
564
565 if (c1e_detected) {
566 int cpu = smp_processor_id();
567
bc9b83dd
RR
568 if (!cpumask_test_cpu(cpu, c1e_mask)) {
569 cpumask_set_cpu(cpu, c1e_mask);
0beefa20 570 /*
f833bab8 571 * Force broadcast so ACPI can not interfere.
0beefa20 572 */
aa276e1c
TG
573 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
574 &cpu);
575 printk(KERN_INFO "Switch to broadcast mode on CPU%d\n",
576 cpu);
577 }
578 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
0beefa20 579
aa276e1c 580 default_idle();
0beefa20
TG
581
582 /*
583 * The switch back from broadcast mode needs to be
584 * called with interrupts disabled.
585 */
586 local_irq_disable();
587 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
588 local_irq_enable();
aa276e1c
TG
589 } else
590 default_idle();
591}
592
7f424a8b
PZ
593void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
594{
3e5095d1 595#ifdef CONFIG_SMP
7f424a8b 596 if (pm_idle == poll_idle && smp_num_siblings > 1) {
d6dd6921 597 printk_once(KERN_WARNING "WARNING: polling idle and HT enabled,"
7f424a8b
PZ
598 " performance may degrade.\n");
599 }
600#endif
6ddd2a27
TG
601 if (pm_idle)
602 return;
603
e9623b35 604 if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) {
7f424a8b 605 /*
7f424a8b
PZ
606 * One CPU supports mwait => All CPUs supports mwait
607 */
6ddd2a27
TG
608 printk(KERN_INFO "using mwait in idle threads.\n");
609 pm_idle = mwait_idle;
9d8888c2
HR
610 } else if (cpu_has_amd_erratum(amd_erratum_400)) {
611 /* E400: APIC timer interrupt does not wake up CPU from C1e */
aa276e1c
TG
612 printk(KERN_INFO "using C1E aware idle routine\n");
613 pm_idle = c1e_idle;
6ddd2a27
TG
614 } else
615 pm_idle = default_idle;
7f424a8b
PZ
616}
617
30e1e6d1
RR
618void __init init_c1e_mask(void)
619{
620 /* If we're using c1e_idle, we need to allocate c1e_mask. */
79f55997
LZ
621 if (pm_idle == c1e_idle)
622 zalloc_cpumask_var(&c1e_mask, GFP_KERNEL);
30e1e6d1
RR
623}
624
7f424a8b
PZ
625static int __init idle_setup(char *str)
626{
ab6bc3e3
CG
627 if (!str)
628 return -EINVAL;
629
7f424a8b
PZ
630 if (!strcmp(str, "poll")) {
631 printk("using polling idle threads.\n");
632 pm_idle = poll_idle;
d1896049
TR
633 boot_option_idle_override = IDLE_POLL;
634 } else if (!strcmp(str, "mwait")) {
635 boot_option_idle_override = IDLE_FORCE_MWAIT;
636 } else if (!strcmp(str, "halt")) {
c1e3b377
ZY
637 /*
638 * When the boot option of idle=halt is added, halt is
639 * forced to be used for CPU idle. In such case CPU C2/C3
640 * won't be used again.
641 * To continue to load the CPU idle driver, don't touch
642 * the boot_option_idle_override.
643 */
644 pm_idle = default_idle;
d1896049 645 boot_option_idle_override = IDLE_HALT;
da5e09a1
ZY
646 } else if (!strcmp(str, "nomwait")) {
647 /*
648 * If the boot option of "idle=nomwait" is added,
649 * it means that mwait will be disabled for CPU C2/C3
650 * states. In such case it won't touch the variable
651 * of boot_option_idle_override.
652 */
d1896049 653 boot_option_idle_override = IDLE_NOMWAIT;
c1e3b377 654 } else
7f424a8b
PZ
655 return -1;
656
7f424a8b
PZ
657 return 0;
658}
659early_param("idle", idle_setup);
660
9d62dcdf
AW
661unsigned long arch_align_stack(unsigned long sp)
662{
663 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
664 sp -= get_random_int() % 8192;
665 return sp & ~0xf;
666}
667
668unsigned long arch_randomize_brk(struct mm_struct *mm)
669{
670 unsigned long range_end = mm->brk + 0x02000000;
671 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
672}
673