x86/iommu: convert GART need_flush to bool
[linux-2.6-block.git] / arch / x86 / kernel / pci-gart_64.c
CommitLineData
1da177e4
LT
1/*
2 * Dynamic DMA mapping support for AMD Hammer.
05fccb0e 3 *
1da177e4
LT
4 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
05fccb0e 6 * with more than 4GB.
1da177e4
LT
7 *
8 * See Documentation/DMA-mapping.txt for the interface specification.
05fccb0e 9 *
1da177e4 10 * Copyright 2002 Andi Kleen, SuSE Labs.
ff7f3649 11 * Subject to the GNU General Public License v2 only.
1da177e4
LT
12 */
13
1da177e4
LT
14#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
19#include <linux/string.h>
20#include <linux/spinlock.h>
21#include <linux/pci.h>
22#include <linux/module.h>
23#include <linux/topology.h>
24#include <linux/interrupt.h>
25#include <linux/bitops.h>
1eeb66a1 26#include <linux/kdebug.h>
9ee1bea4 27#include <linux/scatterlist.h>
fde9a109 28#include <linux/iommu-helper.h>
cd76374e 29#include <linux/sysdev.h>
237a6224 30#include <linux/io.h>
1da177e4 31#include <asm/atomic.h>
1da177e4
LT
32#include <asm/mtrr.h>
33#include <asm/pgtable.h>
34#include <asm/proto.h>
46a7fa27 35#include <asm/iommu.h>
395624fc 36#include <asm/gart.h>
1da177e4 37#include <asm/cacheflush.h>
17a941d8
MBY
38#include <asm/swiotlb.h>
39#include <asm/dma.h>
a32073bf 40#include <asm/k8.h>
1da177e4 41
79da0874 42static unsigned long iommu_bus_base; /* GART remapping area (physical) */
05fccb0e 43static unsigned long iommu_size; /* size of remapping area bytes */
1da177e4
LT
44static unsigned long iommu_pages; /* .. and in pages */
45
05fccb0e 46static u32 *iommu_gatt_base; /* Remapping table */
1da177e4 47
afa9fdc2
FT
48/*
49 * If this is disabled the IOMMU will use an optimized flushing strategy
50 * of only flushing when an mapping is reused. With it true the GART is
51 * flushed for every mapping. Problem is that doing the lazy flush seems
52 * to trigger bugs with some popular PCI cards, in particular 3ware (but
53 * has been also also seen with Qlogic at least).
54 */
55int iommu_fullflush = 1;
56
05fccb0e 57/* Allocation bitmap for the remapping area: */
1da177e4 58static DEFINE_SPINLOCK(iommu_bitmap_lock);
05fccb0e
IM
59/* Guarded by iommu_bitmap_lock: */
60static unsigned long *iommu_gart_bitmap;
1da177e4 61
05fccb0e 62static u32 gart_unmapped_entry;
1da177e4
LT
63
64#define GPTE_VALID 1
65#define GPTE_COHERENT 2
66#define GPTE_ENCODE(x) \
67 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
68#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
69
05fccb0e 70#define EMERGENCY_PAGES 32 /* = 128KB */
1da177e4
LT
71
72#ifdef CONFIG_AGP
73#define AGPEXTERN extern
74#else
75#define AGPEXTERN
76#endif
77
78/* backdoor interface to AGP driver */
79AGPEXTERN int agp_memory_reserved;
80AGPEXTERN __u32 *agp_gatt_table;
81
82static unsigned long next_bit; /* protected by iommu_bitmap_lock */
3610f211 83static bool need_flush; /* global flush state. set for each gart wrap */
1da177e4 84
7b22ff53 85static unsigned long alloc_iommu(struct device *dev, int size,
ecef533e 86 unsigned long align_mask)
05fccb0e 87{
1da177e4 88 unsigned long offset, flags;
fde9a109
FT
89 unsigned long boundary_size;
90 unsigned long base_index;
91
92 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
93 PAGE_SIZE) >> PAGE_SHIFT;
05d3ed0a 94 boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
fde9a109 95 PAGE_SIZE) >> PAGE_SHIFT;
1da177e4 96
05fccb0e 97 spin_lock_irqsave(&iommu_bitmap_lock, flags);
ecef533e 98 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
7b22ff53 99 size, base_index, boundary_size, align_mask);
ecef533e 100 if (offset == -1) {
3610f211 101 need_flush = true;
ecef533e 102 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
7b22ff53
FT
103 size, base_index, boundary_size,
104 align_mask);
1da177e4 105 }
05fccb0e 106 if (offset != -1) {
05fccb0e
IM
107 next_bit = offset+size;
108 if (next_bit >= iommu_pages) {
1da177e4 109 next_bit = 0;
3610f211 110 need_flush = true;
05fccb0e
IM
111 }
112 }
1da177e4 113 if (iommu_fullflush)
3610f211 114 need_flush = true;
05fccb0e
IM
115 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
116
1da177e4 117 return offset;
05fccb0e 118}
1da177e4
LT
119
120static void free_iommu(unsigned long offset, int size)
05fccb0e 121{
1da177e4 122 unsigned long flags;
05fccb0e 123
1da177e4 124 spin_lock_irqsave(&iommu_bitmap_lock, flags);
fde9a109 125 iommu_area_free(iommu_gart_bitmap, offset, size);
1da177e4 126 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
05fccb0e 127}
1da177e4 128
05fccb0e 129/*
1da177e4
LT
130 * Use global flush state to avoid races with multiple flushers.
131 */
a32073bf 132static void flush_gart(void)
05fccb0e 133{
1da177e4 134 unsigned long flags;
05fccb0e 135
1da177e4 136 spin_lock_irqsave(&iommu_bitmap_lock, flags);
a32073bf
AK
137 if (need_flush) {
138 k8_flush_garts();
3610f211 139 need_flush = false;
05fccb0e 140 }
1da177e4 141 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
05fccb0e 142}
1da177e4 143
1da177e4
LT
144#ifdef CONFIG_IOMMU_LEAK
145
05fccb0e
IM
146#define SET_LEAK(x) \
147 do { \
148 if (iommu_leak_tab) \
149 iommu_leak_tab[x] = __builtin_return_address(0);\
150 } while (0)
151
152#define CLEAR_LEAK(x) \
153 do { \
154 if (iommu_leak_tab) \
155 iommu_leak_tab[x] = NULL; \
156 } while (0)
1da177e4
LT
157
158/* Debugging aid for drivers that don't free their IOMMU tables */
05fccb0e 159static void **iommu_leak_tab;
1da177e4 160static int leak_trace;
79da0874 161static int iommu_leak_pages = 20;
05fccb0e 162
79da0874 163static void dump_leak(void)
1da177e4
LT
164{
165 int i;
05fccb0e
IM
166 static int dump;
167
168 if (dump || !iommu_leak_tab)
169 return;
1da177e4 170 dump = 1;
05fccb0e
IM
171 show_stack(NULL, NULL);
172
173 /* Very crude. dump some from the end of the table too */
174 printk(KERN_DEBUG "Dumping %d pages from end of IOMMU:\n",
175 iommu_leak_pages);
176 for (i = 0; i < iommu_leak_pages; i += 2) {
177 printk(KERN_DEBUG "%lu: ", iommu_pages-i);
237a6224
JR
178 printk_address((unsigned long) iommu_leak_tab[iommu_pages-i],
179 0);
05fccb0e
IM
180 printk(KERN_CONT "%c", (i+1)%2 == 0 ? '\n' : ' ');
181 }
182 printk(KERN_DEBUG "\n");
1da177e4
LT
183}
184#else
05fccb0e
IM
185# define SET_LEAK(x)
186# define CLEAR_LEAK(x)
1da177e4
LT
187#endif
188
17a941d8 189static void iommu_full(struct device *dev, size_t size, int dir)
1da177e4 190{
05fccb0e 191 /*
1da177e4
LT
192 * Ran out of IOMMU space for this operation. This is very bad.
193 * Unfortunately the drivers cannot handle this operation properly.
05fccb0e 194 * Return some non mapped prereserved space in the aperture and
1da177e4
LT
195 * let the Northbridge deal with it. This will result in garbage
196 * in the IO operation. When the size exceeds the prereserved space
05fccb0e 197 * memory corruption will occur or random memory will be DMAed
1da177e4 198 * out. Hopefully no network devices use single mappings that big.
05fccb0e
IM
199 */
200
fc3a8828 201 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
1da177e4 202
17a941d8 203 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
1da177e4
LT
204 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
205 panic("PCI-DMA: Memory would be corrupted\n");
05fccb0e
IM
206 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
207 panic(KERN_ERR
208 "PCI-DMA: Random memory would be DMAed\n");
209 }
1da177e4 210#ifdef CONFIG_IOMMU_LEAK
05fccb0e 211 dump_leak();
1da177e4 212#endif
05fccb0e 213}
1da177e4 214
05fccb0e
IM
215static inline int
216need_iommu(struct device *dev, unsigned long addr, size_t size)
217{
ac4ff656
FT
218 return force_iommu ||
219 !is_buffer_dma_capable(*dev->dma_mask, addr, size);
1da177e4
LT
220}
221
05fccb0e
IM
222static inline int
223nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
224{
ac4ff656 225 return !is_buffer_dma_capable(*dev->dma_mask, addr, size);
1da177e4
LT
226}
227
228/* Map a single continuous physical area into the IOMMU.
229 * Caller needs to check if the iommu is needed and flush.
230 */
17a941d8 231static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
ecef533e 232 size_t size, int dir, unsigned long align_mask)
05fccb0e 233{
87e39ea5 234 unsigned long npages = iommu_num_pages(phys_mem, size);
ecef533e 235 unsigned long iommu_page = alloc_iommu(dev, npages, align_mask);
1da177e4 236 int i;
05fccb0e 237
1da177e4
LT
238 if (iommu_page == -1) {
239 if (!nonforced_iommu(dev, phys_mem, size))
05fccb0e 240 return phys_mem;
1da177e4
LT
241 if (panic_on_overflow)
242 panic("dma_map_area overflow %lu bytes\n", size);
17a941d8 243 iommu_full(dev, size, dir);
1da177e4
LT
244 return bad_dma_address;
245 }
246
247 for (i = 0; i < npages; i++) {
248 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
249 SET_LEAK(iommu_page + i);
250 phys_mem += PAGE_SIZE;
251 }
252 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
253}
254
255/* Map a single area into the IOMMU */
05fccb0e 256static dma_addr_t
2be62149 257gart_map_single(struct device *dev, phys_addr_t paddr, size_t size, int dir)
1da177e4 258{
2be62149 259 unsigned long bus;
1da177e4 260
1da177e4 261 if (!dev)
6c505ce3 262 dev = &x86_dma_fallback_dev;
1da177e4 263
2be62149
IM
264 if (!need_iommu(dev, paddr, size))
265 return paddr;
1da177e4 266
ecef533e 267 bus = dma_map_area(dev, paddr, size, dir, 0);
7b22ff53 268 flush_gart();
05fccb0e
IM
269
270 return bus;
17a941d8
MBY
271}
272
7c2d9cd2
JM
273/*
274 * Free a DMA mapping.
275 */
1048fa52 276static void gart_unmap_single(struct device *dev, dma_addr_t dma_addr,
05fccb0e 277 size_t size, int direction)
7c2d9cd2
JM
278{
279 unsigned long iommu_page;
280 int npages;
281 int i;
282
283 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
284 dma_addr >= iommu_bus_base + iommu_size)
285 return;
05fccb0e 286
7c2d9cd2 287 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
87e39ea5 288 npages = iommu_num_pages(dma_addr, size);
7c2d9cd2
JM
289 for (i = 0; i < npages; i++) {
290 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
291 CLEAR_LEAK(iommu_page + i);
292 }
293 free_iommu(iommu_page, npages);
294}
295
17a941d8
MBY
296/*
297 * Wrapper for pci_unmap_single working with scatterlists.
298 */
05fccb0e
IM
299static void
300gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
17a941d8 301{
9ee1bea4 302 struct scatterlist *s;
17a941d8
MBY
303 int i;
304
9ee1bea4 305 for_each_sg(sg, s, nents, i) {
60b08c67 306 if (!s->dma_length || !s->length)
17a941d8 307 break;
7c2d9cd2 308 gart_unmap_single(dev, s->dma_address, s->dma_length, dir);
17a941d8
MBY
309 }
310}
1da177e4
LT
311
312/* Fallback for dma_map_sg in case of overflow */
313static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
314 int nents, int dir)
315{
9ee1bea4 316 struct scatterlist *s;
1da177e4
LT
317 int i;
318
319#ifdef CONFIG_IOMMU_DEBUG
320 printk(KERN_DEBUG "dma_map_sg overflow\n");
321#endif
322
9ee1bea4 323 for_each_sg(sg, s, nents, i) {
58b053e4 324 unsigned long addr = sg_phys(s);
05fccb0e
IM
325
326 if (nonforced_iommu(dev, addr, s->length)) {
ecef533e 327 addr = dma_map_area(dev, addr, s->length, dir, 0);
05fccb0e
IM
328 if (addr == bad_dma_address) {
329 if (i > 0)
17a941d8 330 gart_unmap_sg(dev, sg, i, dir);
05fccb0e 331 nents = 0;
1da177e4
LT
332 sg[0].dma_length = 0;
333 break;
334 }
335 }
336 s->dma_address = addr;
337 s->dma_length = s->length;
338 }
a32073bf 339 flush_gart();
05fccb0e 340
1da177e4
LT
341 return nents;
342}
343
344/* Map multiple scatterlist entries continuous into the first. */
fde9a109
FT
345static int __dma_map_cont(struct device *dev, struct scatterlist *start,
346 int nelems, struct scatterlist *sout,
347 unsigned long pages)
1da177e4 348{
ecef533e
FT
349 unsigned long iommu_start = alloc_iommu(dev, pages, 0);
350 unsigned long iommu_page = iommu_start;
9ee1bea4 351 struct scatterlist *s;
1da177e4
LT
352 int i;
353
354 if (iommu_start == -1)
355 return -1;
9ee1bea4
JA
356
357 for_each_sg(start, s, nelems, i) {
1da177e4
LT
358 unsigned long pages, addr;
359 unsigned long phys_addr = s->dma_address;
05fccb0e 360
9ee1bea4
JA
361 BUG_ON(s != start && s->offset);
362 if (s == start) {
1da177e4
LT
363 sout->dma_address = iommu_bus_base;
364 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
365 sout->dma_length = s->length;
05fccb0e
IM
366 } else {
367 sout->dma_length += s->length;
1da177e4
LT
368 }
369
370 addr = phys_addr;
87e39ea5 371 pages = iommu_num_pages(s->offset, s->length);
05fccb0e
IM
372 while (pages--) {
373 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
1da177e4
LT
374 SET_LEAK(iommu_page);
375 addr += PAGE_SIZE;
376 iommu_page++;
0d541064 377 }
05fccb0e
IM
378 }
379 BUG_ON(iommu_page - iommu_start != pages);
380
1da177e4
LT
381 return 0;
382}
383
05fccb0e 384static inline int
fde9a109
FT
385dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
386 struct scatterlist *sout, unsigned long pages, int need)
1da177e4 387{
9ee1bea4
JA
388 if (!need) {
389 BUG_ON(nelems != 1);
e88a39de 390 sout->dma_address = start->dma_address;
9ee1bea4 391 sout->dma_length = start->length;
1da177e4 392 return 0;
9ee1bea4 393 }
fde9a109 394 return __dma_map_cont(dev, start, nelems, sout, pages);
1da177e4 395}
05fccb0e 396
1da177e4
LT
397/*
398 * DMA map all entries in a scatterlist.
05fccb0e 399 * Merge chunks that have page aligned sizes into a continuous mapping.
1da177e4 400 */
05fccb0e
IM
401static int
402gart_map_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
1da177e4 403{
9ee1bea4 404 struct scatterlist *s, *ps, *start_sg, *sgmap;
05fccb0e
IM
405 int need = 0, nextneed, i, out, start;
406 unsigned long pages = 0;
42d00284
FT
407 unsigned int seg_size;
408 unsigned int max_seg_size;
1da177e4 409
05fccb0e 410 if (nents == 0)
1da177e4
LT
411 return 0;
412
1da177e4 413 if (!dev)
6c505ce3 414 dev = &x86_dma_fallback_dev;
1da177e4
LT
415
416 out = 0;
417 start = 0;
9ee1bea4 418 start_sg = sgmap = sg;
42d00284
FT
419 seg_size = 0;
420 max_seg_size = dma_get_max_seg_size(dev);
9ee1bea4
JA
421 ps = NULL; /* shut up gcc */
422 for_each_sg(sg, s, nents, i) {
58b053e4 423 dma_addr_t addr = sg_phys(s);
05fccb0e 424
1da177e4 425 s->dma_address = addr;
05fccb0e 426 BUG_ON(s->length == 0);
1da177e4 427
05fccb0e 428 nextneed = need_iommu(dev, addr, s->length);
1da177e4
LT
429
430 /* Handle the previous not yet processed entries */
431 if (i > start) {
05fccb0e
IM
432 /*
433 * Can only merge when the last chunk ends on a
434 * page boundary and the new one doesn't have an
435 * offset.
436 */
1da177e4 437 if (!iommu_merge || !nextneed || !need || s->offset ||
42d00284 438 (s->length + seg_size > max_seg_size) ||
9ee1bea4 439 (ps->offset + ps->length) % PAGE_SIZE) {
fde9a109
FT
440 if (dma_map_cont(dev, start_sg, i - start,
441 sgmap, pages, need) < 0)
1da177e4
LT
442 goto error;
443 out++;
42d00284 444 seg_size = 0;
9ee1bea4 445 sgmap = sg_next(sgmap);
1da177e4 446 pages = 0;
9ee1bea4
JA
447 start = i;
448 start_sg = s;
1da177e4
LT
449 }
450 }
451
42d00284 452 seg_size += s->length;
1da177e4 453 need = nextneed;
87e39ea5 454 pages += iommu_num_pages(s->offset, s->length);
9ee1bea4 455 ps = s;
1da177e4 456 }
fde9a109 457 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
1da177e4
LT
458 goto error;
459 out++;
a32073bf 460 flush_gart();
9ee1bea4
JA
461 if (out < nents) {
462 sgmap = sg_next(sgmap);
463 sgmap->dma_length = 0;
464 }
1da177e4
LT
465 return out;
466
467error:
a32073bf 468 flush_gart();
5336940d 469 gart_unmap_sg(dev, sg, out, dir);
05fccb0e 470
a1002a48
KV
471 /* When it was forced or merged try again in a dumb way */
472 if (force_iommu || iommu_merge) {
473 out = dma_map_sg_nonforce(dev, sg, nents, dir);
474 if (out > 0)
475 return out;
476 }
1da177e4
LT
477 if (panic_on_overflow)
478 panic("dma_map_sg: overflow on %lu pages\n", pages);
05fccb0e 479
17a941d8 480 iommu_full(dev, pages << PAGE_SHIFT, dir);
9ee1bea4
JA
481 for_each_sg(sg, s, nents, i)
482 s->dma_address = bad_dma_address;
1da177e4 483 return 0;
05fccb0e 484}
1da177e4 485
94581094
JR
486/* allocate and map a coherent mapping */
487static void *
488gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
489 gfp_t flag)
490{
f6a32a36 491 dma_addr_t paddr;
421076e2 492 unsigned long align_mask;
1d990882
FT
493 struct page *page;
494
495 if (force_iommu && !(flag & GFP_DMA)) {
496 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
497 page = alloc_pages(flag | __GFP_ZERO, get_order(size));
498 if (!page)
499 return NULL;
500
501 align_mask = (1UL << get_order(size)) - 1;
502 paddr = dma_map_area(dev, page_to_phys(page), size,
503 DMA_BIDIRECTIONAL, align_mask);
504
505 flush_gart();
506 if (paddr != bad_dma_address) {
507 *dma_addr = paddr;
508 return page_address(page);
509 }
510 __free_pages(page, get_order(size));
511 } else
512 return dma_generic_alloc_coherent(dev, size, dma_addr, flag);
94581094
JR
513
514 return NULL;
515}
516
43a5a5a0
JR
517/* free a coherent mapping */
518static void
519gart_free_coherent(struct device *dev, size_t size, void *vaddr,
520 dma_addr_t dma_addr)
521{
522 gart_unmap_single(dev, dma_addr, size, DMA_BIDIRECTIONAL);
523 free_pages((unsigned long)vaddr, get_order(size));
524}
525
17a941d8 526static int no_agp;
1da177e4
LT
527
528static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
05fccb0e
IM
529{
530 unsigned long a;
531
532 if (!iommu_size) {
533 iommu_size = aper_size;
534 if (!no_agp)
535 iommu_size /= 2;
536 }
537
538 a = aper + iommu_size;
31422c51 539 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
1da177e4 540
05fccb0e 541 if (iommu_size < 64*1024*1024) {
1da177e4 542 printk(KERN_WARNING
05fccb0e
IM
543 "PCI-DMA: Warning: Small IOMMU %luMB."
544 " Consider increasing the AGP aperture in BIOS\n",
545 iommu_size >> 20);
546 }
547
1da177e4 548 return iommu_size;
05fccb0e 549}
1da177e4 550
05fccb0e
IM
551static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
552{
553 unsigned aper_size = 0, aper_base_32, aper_order;
1da177e4 554 u64 aper_base;
1da177e4 555
3bb6fbf9
PM
556 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
557 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
05fccb0e 558 aper_order = (aper_order >> 1) & 7;
1da177e4 559
05fccb0e 560 aper_base = aper_base_32 & 0x7fff;
1da177e4
LT
561 aper_base <<= 25;
562
05fccb0e
IM
563 aper_size = (32 * 1024 * 1024) << aper_order;
564 if (aper_base + aper_size > 0x100000000UL || !aper_size)
1da177e4
LT
565 aper_base = 0;
566
567 *size = aper_size;
568 return aper_base;
05fccb0e 569}
1da177e4 570
6703f6d1
RW
571static void enable_gart_translations(void)
572{
573 int i;
574
575 for (i = 0; i < num_k8_northbridges; i++) {
576 struct pci_dev *dev = k8_northbridges[i];
577
578 enable_gart_translation(dev, __pa(agp_gatt_table));
579 }
580}
581
582/*
583 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
584 * resume in the same way as they are handled in gart_iommu_hole_init().
585 */
586static bool fix_up_north_bridges;
587static u32 aperture_order;
588static u32 aperture_alloc;
589
590void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
591{
592 fix_up_north_bridges = true;
593 aperture_order = aper_order;
594 aperture_alloc = aper_alloc;
595}
596
cd76374e
PM
597static int gart_resume(struct sys_device *dev)
598{
6703f6d1
RW
599 printk(KERN_INFO "PCI-DMA: Resuming GART IOMMU\n");
600
601 if (fix_up_north_bridges) {
602 int i;
603
604 printk(KERN_INFO "PCI-DMA: Restoring GART aperture settings\n");
605
606 for (i = 0; i < num_k8_northbridges; i++) {
607 struct pci_dev *dev = k8_northbridges[i];
608
609 /*
610 * Don't enable translations just yet. That is the next
611 * step. Restore the pre-suspend aperture settings.
612 */
613 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL,
614 aperture_order << 1);
615 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE,
616 aperture_alloc >> 25);
617 }
618 }
619
620 enable_gart_translations();
621
cd76374e
PM
622 return 0;
623}
624
625static int gart_suspend(struct sys_device *dev, pm_message_t state)
626{
6703f6d1 627 return 0;
cd76374e
PM
628}
629
630static struct sysdev_class gart_sysdev_class = {
631 .name = "gart",
632 .suspend = gart_suspend,
633 .resume = gart_resume,
634
635};
636
637static struct sys_device device_gart = {
638 .id = 0,
639 .cls = &gart_sysdev_class,
640};
641
05fccb0e 642/*
1da177e4 643 * Private Northbridge GATT initialization in case we cannot use the
05fccb0e 644 * AGP driver for some reason.
1da177e4
LT
645 */
646static __init int init_k8_gatt(struct agp_kern_info *info)
05fccb0e
IM
647{
648 unsigned aper_size, gatt_size, new_aper_size;
649 unsigned aper_base, new_aper_base;
1da177e4
LT
650 struct pci_dev *dev;
651 void *gatt;
cd76374e 652 int i, error;
7ab073b6 653 unsigned long start_pfn, end_pfn;
a32073bf 654
1da177e4
LT
655 printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
656 aper_size = aper_base = info->aper_size = 0;
a32073bf
AK
657 dev = NULL;
658 for (i = 0; i < num_k8_northbridges; i++) {
659 dev = k8_northbridges[i];
05fccb0e
IM
660 new_aper_base = read_aperture(dev, &new_aper_size);
661 if (!new_aper_base)
662 goto nommu;
663
664 if (!aper_base) {
1da177e4
LT
665 aper_size = new_aper_size;
666 aper_base = new_aper_base;
05fccb0e
IM
667 }
668 if (aper_size != new_aper_size || aper_base != new_aper_base)
1da177e4
LT
669 goto nommu;
670 }
671 if (!aper_base)
05fccb0e 672 goto nommu;
1da177e4 673 info->aper_base = aper_base;
05fccb0e 674 info->aper_size = aper_size >> 20;
1da177e4 675
05fccb0e
IM
676 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
677 gatt = (void *)__get_free_pages(GFP_KERNEL, get_order(gatt_size));
678 if (!gatt)
cf6387da 679 panic("Cannot allocate GATT table");
6d238cc4 680 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
cf6387da 681 panic("Could not set GART PTEs to uncacheable pages");
cf6387da 682
05fccb0e 683 memset(gatt, 0, gatt_size);
1da177e4 684 agp_gatt_table = gatt;
a32073bf 685
6703f6d1 686 enable_gart_translations();
cd76374e
PM
687
688 error = sysdev_class_register(&gart_sysdev_class);
689 if (!error)
690 error = sysdev_register(&device_gart);
691 if (error)
237a6224
JR
692 panic("Could not register gart_sysdev -- "
693 "would corrupt data on next suspend");
6703f6d1 694
a32073bf 695 flush_gart();
05fccb0e
IM
696
697 printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
698 aper_base, aper_size>>10);
7ab073b6
YL
699
700 /* need to map that range */
701 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
702 if (end_pfn > max_low_pfn_mapped) {
32b23e9a
YL
703 start_pfn = (aper_base>>PAGE_SHIFT);
704 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
7ab073b6 705 }
1da177e4
LT
706 return 0;
707
708 nommu:
05fccb0e 709 /* Should not happen anymore */
8f59610d
PM
710 printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
711 KERN_WARNING "falling back to iommu=soft.\n");
05fccb0e
IM
712 return -1;
713}
1da177e4 714
8d8bb39b 715static struct dma_mapping_ops gart_dma_ops = {
05fccb0e 716 .map_single = gart_map_single,
05fccb0e 717 .unmap_single = gart_unmap_single,
05fccb0e
IM
718 .map_sg = gart_map_sg,
719 .unmap_sg = gart_unmap_sg,
94581094 720 .alloc_coherent = gart_alloc_coherent,
43a5a5a0 721 .free_coherent = gart_free_coherent,
17a941d8
MBY
722};
723
bc2cea6a
YL
724void gart_iommu_shutdown(void)
725{
726 struct pci_dev *dev;
727 int i;
728
729 if (no_agp && (dma_ops != &gart_dma_ops))
730 return;
731
05fccb0e
IM
732 for (i = 0; i < num_k8_northbridges; i++) {
733 u32 ctl;
bc2cea6a 734
05fccb0e 735 dev = k8_northbridges[i];
3bb6fbf9 736 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
bc2cea6a 737
3bb6fbf9 738 ctl &= ~GARTEN;
bc2cea6a 739
3bb6fbf9 740 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
05fccb0e 741 }
bc2cea6a
YL
742}
743
0dc243ae 744void __init gart_iommu_init(void)
05fccb0e 745{
1da177e4 746 struct agp_kern_info info;
1da177e4 747 unsigned long iommu_start;
05fccb0e 748 unsigned long aper_size;
1da177e4
LT
749 unsigned long scratch;
750 long i;
751
a32073bf
AK
752 if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0) {
753 printk(KERN_INFO "PCI-GART: No AMD northbridge found.\n");
0dc243ae 754 return;
a32073bf
AK
755 }
756
1da177e4 757#ifndef CONFIG_AGP_AMD64
05fccb0e 758 no_agp = 1;
1da177e4
LT
759#else
760 /* Makefile puts PCI initialization via subsys_initcall first. */
761 /* Add other K8 AGP bridge drivers here */
05fccb0e
IM
762 no_agp = no_agp ||
763 (agp_amd64_init() < 0) ||
1da177e4 764 (agp_copy_info(agp_bridge, &info) < 0);
05fccb0e 765#endif
1da177e4 766
60b08c67 767 if (swiotlb)
0dc243ae 768 return;
60b08c67 769
8d4f6b93 770 /* Did we detect a different HW IOMMU? */
0440d4c0 771 if (iommu_detected && !gart_iommu_aperture)
0dc243ae 772 return;
8d4f6b93 773
1da177e4 774 if (no_iommu ||
c987d12f 775 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
0440d4c0 776 !gart_iommu_aperture ||
1da177e4 777 (no_agp && init_k8_gatt(&info) < 0)) {
c987d12f 778 if (max_pfn > MAX_DMA32_PFN) {
8f59610d 779 printk(KERN_WARNING "More than 4GB of memory "
237a6224
JR
780 "but GART IOMMU not available.\n");
781 printk(KERN_WARNING "falling back to iommu=soft.\n");
5b7b644c 782 }
0dc243ae 783 return;
1da177e4
LT
784 }
785
5b7b644c 786 printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
05fccb0e
IM
787 aper_size = info.aper_size * 1024 * 1024;
788 iommu_size = check_iommu_size(info.aper_base, aper_size);
789 iommu_pages = iommu_size >> PAGE_SHIFT;
790
791 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL,
792 get_order(iommu_pages/8));
793 if (!iommu_gart_bitmap)
794 panic("Cannot allocate iommu bitmap\n");
1da177e4
LT
795 memset(iommu_gart_bitmap, 0, iommu_pages/8);
796
797#ifdef CONFIG_IOMMU_LEAK
05fccb0e
IM
798 if (leak_trace) {
799 iommu_leak_tab = (void *)__get_free_pages(GFP_KERNEL,
1da177e4 800 get_order(iommu_pages*sizeof(void *)));
05fccb0e
IM
801 if (iommu_leak_tab)
802 memset(iommu_leak_tab, 0, iommu_pages * 8);
1da177e4 803 else
05fccb0e
IM
804 printk(KERN_DEBUG
805 "PCI-DMA: Cannot allocate leak trace area\n");
806 }
1da177e4
LT
807#endif
808
05fccb0e 809 /*
1da177e4 810 * Out of IOMMU space handling.
05fccb0e
IM
811 * Reserve some invalid pages at the beginning of the GART.
812 */
d26dbc5c 813 iommu_area_reserve(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
1da177e4 814
05fccb0e 815 agp_memory_reserved = iommu_size;
1da177e4
LT
816 printk(KERN_INFO
817 "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
05fccb0e 818 iommu_size >> 20);
1da177e4 819
05fccb0e
IM
820 iommu_start = aper_size - iommu_size;
821 iommu_bus_base = info.aper_base + iommu_start;
1da177e4
LT
822 bad_dma_address = iommu_bus_base;
823 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
824
05fccb0e 825 /*
1da177e4
LT
826 * Unmap the IOMMU part of the GART. The alias of the page is
827 * always mapped with cache enabled and there is no full cache
828 * coherency across the GART remapping. The unmapping avoids
829 * automatic prefetches from the CPU allocating cache lines in
830 * there. All CPU accesses are done via the direct mapping to
831 * the backing memory. The GART address is only used by PCI
05fccb0e 832 * devices.
1da177e4 833 */
28d6ee41
AK
834 set_memory_np((unsigned long)__va(iommu_bus_base),
835 iommu_size >> PAGE_SHIFT);
184652eb
IM
836 /*
837 * Tricky. The GART table remaps the physical memory range,
838 * so the CPU wont notice potential aliases and if the memory
839 * is remapped to UC later on, we might surprise the PCI devices
840 * with a stray writeout of a cacheline. So play it sure and
841 * do an explicit, full-scale wbinvd() _after_ having marked all
842 * the pages as Not-Present:
843 */
844 wbinvd();
1da177e4 845
05fccb0e 846 /*
fa3d319a 847 * Try to workaround a bug (thanks to BenH):
05fccb0e 848 * Set unmapped entries to a scratch page instead of 0.
1da177e4 849 * Any prefetches that hit unmapped entries won't get an bus abort
fa3d319a 850 * then. (P2P bridge may be prefetching on DMA reads).
1da177e4 851 */
05fccb0e
IM
852 scratch = get_zeroed_page(GFP_KERNEL);
853 if (!scratch)
1da177e4
LT
854 panic("Cannot allocate iommu scratch page");
855 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
05fccb0e 856 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
1da177e4
LT
857 iommu_gatt_base[i] = gart_unmapped_entry;
858
a32073bf 859 flush_gart();
17a941d8 860 dma_ops = &gart_dma_ops;
05fccb0e 861}
1da177e4 862
43999d9e 863void __init gart_parse_options(char *p)
17a941d8
MBY
864{
865 int arg;
866
1da177e4 867#ifdef CONFIG_IOMMU_LEAK
05fccb0e 868 if (!strncmp(p, "leak", 4)) {
17a941d8
MBY
869 leak_trace = 1;
870 p += 4;
237a6224
JR
871 if (*p == '=')
872 ++p;
17a941d8
MBY
873 if (isdigit(*p) && get_option(&p, &arg))
874 iommu_leak_pages = arg;
875 }
1da177e4 876#endif
17a941d8
MBY
877 if (isdigit(*p) && get_option(&p, &arg))
878 iommu_size = arg;
afa9fdc2
FT
879 if (!strncmp(p, "fullflush", 8))
880 iommu_fullflush = 1;
881 if (!strncmp(p, "nofullflush", 11))
882 iommu_fullflush = 0;
05fccb0e 883 if (!strncmp(p, "noagp", 5))
17a941d8 884 no_agp = 1;
05fccb0e 885 if (!strncmp(p, "noaperture", 10))
17a941d8
MBY
886 fix_aperture = 0;
887 /* duplicated from pci-dma.c */
05fccb0e 888 if (!strncmp(p, "force", 5))
0440d4c0 889 gart_iommu_aperture_allowed = 1;
05fccb0e 890 if (!strncmp(p, "allowed", 7))
0440d4c0 891 gart_iommu_aperture_allowed = 1;
17a941d8
MBY
892 if (!strncmp(p, "memaper", 7)) {
893 fallback_aper_force = 1;
894 p += 7;
895 if (*p == '=') {
896 ++p;
897 if (get_option(&p, &arg))
898 fallback_aper_order = arg;
899 }
900 }
901}