x86, mce: don't log boot MCEs on Pentium M (model == 13) CPUs
[linux-2.6-block.git] / arch / x86 / kernel / cpu / mcheck / mce.c
CommitLineData
1da177e4
LT
1/*
2 * Machine check handler.
e9eee03e 3 *
1da177e4 4 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
d88203d1
TG
5 * Rest from unknown author(s).
6 * 2004 Andi Kleen. Rewrote most of it.
b79109c3
AK
7 * Copyright 2008 Intel Corporation
8 * Author: Andi Kleen
1da177e4 9 */
e9eee03e
IM
10#include <linux/thread_info.h>
11#include <linux/capability.h>
12#include <linux/miscdevice.h>
ccc3c319 13#include <linux/interrupt.h>
e9eee03e
IM
14#include <linux/ratelimit.h>
15#include <linux/kallsyms.h>
16#include <linux/rcupdate.h>
e9eee03e 17#include <linux/kobject.h>
14a02530 18#include <linux/uaccess.h>
e9eee03e
IM
19#include <linux/kdebug.h>
20#include <linux/kernel.h>
21#include <linux/percpu.h>
1da177e4 22#include <linux/string.h>
1da177e4 23#include <linux/sysdev.h>
3c079792 24#include <linux/delay.h>
8c566ef5 25#include <linux/ctype.h>
e9eee03e 26#include <linux/sched.h>
0d7482e3 27#include <linux/sysfs.h>
e9eee03e
IM
28#include <linux/types.h>
29#include <linux/init.h>
30#include <linux/kmod.h>
31#include <linux/poll.h>
3c079792 32#include <linux/nmi.h>
e9eee03e 33#include <linux/cpu.h>
14a02530 34#include <linux/smp.h>
e9eee03e 35#include <linux/fs.h>
9b1beaf2 36#include <linux/mm.h>
e9eee03e 37
d88203d1 38#include <asm/processor.h>
ccc3c319
AK
39#include <asm/hw_irq.h>
40#include <asm/apic.h>
e02e68d3 41#include <asm/idle.h>
ccc3c319 42#include <asm/ipi.h>
e9eee03e
IM
43#include <asm/mce.h>
44#include <asm/msr.h>
1da177e4 45
bd19a5e6 46#include "mce-internal.h"
711c2e48 47
5d727926
AK
48/* Handle unconfigured int18 (should never happen) */
49static void unexpected_machine_check(struct pt_regs *regs, long error_code)
50{
51 printk(KERN_ERR "CPU#%d: Unexpected int18 (Machine Check).\n",
52 smp_processor_id());
53}
54
55/* Call the installed machine check handler for this CPU setup. */
56void (*machine_check_vector)(struct pt_regs *, long error_code) =
57 unexpected_machine_check;
04b2b1a4 58
4e5b3e69 59int mce_disabled __read_mostly;
04b2b1a4 60
4efc0670 61#ifdef CONFIG_X86_NEW_MCE
711c2e48 62
e9eee03e 63#define MISC_MCELOG_MINOR 227
0d7482e3 64
3c079792
AK
65#define SPINUNIT 100 /* 100ns */
66
553f265f
AK
67atomic_t mce_entry;
68
01ca79f1
AK
69DEFINE_PER_CPU(unsigned, mce_exception_count);
70
bd78432c
TH
71/*
72 * Tolerant levels:
73 * 0: always panic on uncorrected errors, log corrected errors
74 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
75 * 2: SIGBUS or log uncorrected errors (if possible), log corrected errors
76 * 3: never panic or SIGBUS, log all errors (for testing only)
77 */
4e5b3e69
HS
78static int tolerant __read_mostly = 1;
79static int banks __read_mostly;
80static u64 *bank __read_mostly;
81static int rip_msr __read_mostly;
82static int mce_bootlog __read_mostly = -1;
83static int monarch_timeout __read_mostly = -1;
84static int mce_panic_timeout __read_mostly;
85static int mce_dont_log_ce __read_mostly;
86int mce_cmci_disabled __read_mostly;
87int mce_ignore_ce __read_mostly;
88int mce_ser __read_mostly;
a98f0dd3 89
1020bcbc
HS
90/* User mode helper program triggered by machine check event */
91static unsigned long mce_need_notify;
92static char mce_helper[128];
93static char *mce_helper_argv[2] = { mce_helper, NULL };
1da177e4 94
06b7a7a5
AK
95static unsigned long dont_init_banks;
96
e02e68d3 97static DECLARE_WAIT_QUEUE_HEAD(mce_wait);
3c079792
AK
98static DEFINE_PER_CPU(struct mce, mces_seen);
99static int cpu_missing;
100
e02e68d3 101
ee031c31
AK
102/* MCA banks polled by the period polling timer for corrected events */
103DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
104 [0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
105};
106
06b7a7a5
AK
107static inline int skip_bank_init(int i)
108{
109 return i < BITS_PER_LONG && test_bit(i, &dont_init_banks);
110}
111
9b1beaf2
AK
112static DEFINE_PER_CPU(struct work_struct, mce_work);
113
b5f2fa4e
AK
114/* Do initial initialization of a struct mce */
115void mce_setup(struct mce *m)
116{
117 memset(m, 0, sizeof(struct mce));
d620c67f 118 m->cpu = m->extcpu = smp_processor_id();
b5f2fa4e 119 rdtscll(m->tsc);
8ee08347
AK
120 /* We hope get_seconds stays lockless */
121 m->time = get_seconds();
122 m->cpuvendor = boot_cpu_data.x86_vendor;
123 m->cpuid = cpuid_eax(1);
124#ifdef CONFIG_SMP
125 m->socketid = cpu_data(m->extcpu).phys_proc_id;
126#endif
127 m->apicid = cpu_data(m->extcpu).initial_apicid;
128 rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
b5f2fa4e
AK
129}
130
ea149b36
AK
131DEFINE_PER_CPU(struct mce, injectm);
132EXPORT_PER_CPU_SYMBOL_GPL(injectm);
133
1da177e4
LT
134/*
135 * Lockless MCE logging infrastructure.
136 * This avoids deadlocks on printk locks without having to break locks. Also
137 * separate MCEs from kernel messages to avoid bogus bug reports.
138 */
139
231fd906 140static struct mce_log mcelog = {
f6fb0ac0
AK
141 .signature = MCE_LOG_SIGNATURE,
142 .len = MCE_LOG_LEN,
143 .recordlen = sizeof(struct mce),
d88203d1 144};
1da177e4
LT
145
146void mce_log(struct mce *mce)
147{
148 unsigned next, entry;
e9eee03e 149
1da177e4 150 mce->finished = 0;
7644143c 151 wmb();
1da177e4
LT
152 for (;;) {
153 entry = rcu_dereference(mcelog.next);
673242c1 154 for (;;) {
e9eee03e
IM
155 /*
156 * When the buffer fills up discard new entries.
157 * Assume that the earlier errors are the more
158 * interesting ones:
159 */
673242c1 160 if (entry >= MCE_LOG_LEN) {
14a02530
HS
161 set_bit(MCE_OVERFLOW,
162 (unsigned long *)&mcelog.flags);
673242c1
AK
163 return;
164 }
e9eee03e 165 /* Old left over entry. Skip: */
673242c1
AK
166 if (mcelog.entry[entry].finished) {
167 entry++;
168 continue;
169 }
7644143c 170 break;
1da177e4 171 }
1da177e4
LT
172 smp_rmb();
173 next = entry + 1;
174 if (cmpxchg(&mcelog.next, entry, next) == entry)
175 break;
176 }
177 memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
7644143c 178 wmb();
1da177e4 179 mcelog.entry[entry].finished = 1;
7644143c 180 wmb();
1da177e4 181
a0189c70 182 mce->finished = 1;
1020bcbc 183 set_bit(0, &mce_need_notify);
1da177e4
LT
184}
185
77e26cca 186static void print_mce(struct mce *m)
1da177e4 187{
86503560 188 printk(KERN_EMERG
1da177e4 189 "CPU %d: Machine Check Exception: %16Lx Bank %d: %016Lx\n",
d620c67f 190 m->extcpu, m->mcgstatus, m->bank, m->status);
65ea5b03 191 if (m->ip) {
d88203d1 192 printk(KERN_EMERG "RIP%s %02x:<%016Lx> ",
1da177e4 193 !(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
65ea5b03 194 m->cs, m->ip);
1da177e4 195 if (m->cs == __KERNEL_CS)
65ea5b03 196 print_symbol("{%s}", m->ip);
ad361c98 197 printk(KERN_CONT "\n");
1da177e4 198 }
f6d1826d 199 printk(KERN_EMERG "TSC %llx ", m->tsc);
1da177e4 200 if (m->addr)
ad361c98 201 printk(KERN_CONT "ADDR %llx ", m->addr);
1da177e4 202 if (m->misc)
ad361c98
JP
203 printk(KERN_CONT "MISC %llx ", m->misc);
204 printk(KERN_CONT "\n");
8ee08347
AK
205 printk(KERN_EMERG "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x\n",
206 m->cpuvendor, m->cpuid, m->time, m->socketid,
207 m->apicid);
86503560
AK
208}
209
77e26cca
HS
210static void print_mce_head(void)
211{
ad361c98 212 printk(KERN_EMERG "\nHARDWARE ERROR\n");
77e26cca
HS
213}
214
86503560
AK
215static void print_mce_tail(void)
216{
217 printk(KERN_EMERG "This is not a software problem!\n"
ad361c98 218 "Run through mcelog --ascii to decode and contact your hardware vendor\n");
1da177e4
LT
219}
220
f94b61c2
AK
221#define PANIC_TIMEOUT 5 /* 5 seconds */
222
223static atomic_t mce_paniced;
224
225/* Panic in progress. Enable interrupts and wait for final IPI */
226static void wait_for_panic(void)
227{
228 long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
229 preempt_disable();
230 local_irq_enable();
231 while (timeout-- > 0)
232 udelay(1);
29b0f591
AK
233 if (panic_timeout == 0)
234 panic_timeout = mce_panic_timeout;
f94b61c2
AK
235 panic("Panicing machine check CPU died");
236}
237
bd19a5e6 238static void mce_panic(char *msg, struct mce *final, char *exp)
d88203d1 239{
1da177e4 240 int i;
e02e68d3 241
f94b61c2
AK
242 /*
243 * Make sure only one CPU runs in machine check panic
244 */
245 if (atomic_add_return(1, &mce_paniced) > 1)
246 wait_for_panic();
247 barrier();
248
d896a940
AK
249 bust_spinlocks(1);
250 console_verbose();
77e26cca 251 print_mce_head();
a0189c70 252 /* First print corrected ones that are still unlogged */
1da177e4 253 for (i = 0; i < MCE_LOG_LEN; i++) {
a0189c70 254 struct mce *m = &mcelog.entry[i];
77e26cca
HS
255 if (!(m->status & MCI_STATUS_VAL))
256 continue;
257 if (!(m->status & MCI_STATUS_UC))
258 print_mce(m);
a0189c70
AK
259 }
260 /* Now print uncorrected but with the final one last */
261 for (i = 0; i < MCE_LOG_LEN; i++) {
262 struct mce *m = &mcelog.entry[i];
263 if (!(m->status & MCI_STATUS_VAL))
1da177e4 264 continue;
77e26cca
HS
265 if (!(m->status & MCI_STATUS_UC))
266 continue;
a0189c70 267 if (!final || memcmp(m, final, sizeof(struct mce)))
77e26cca 268 print_mce(m);
1da177e4 269 }
a0189c70 270 if (final)
77e26cca 271 print_mce(final);
3c079792
AK
272 if (cpu_missing)
273 printk(KERN_EMERG "Some CPUs didn't answer in synchronization\n");
86503560 274 print_mce_tail();
bd19a5e6
AK
275 if (exp)
276 printk(KERN_EMERG "Machine check: %s\n", exp);
29b0f591
AK
277 if (panic_timeout == 0)
278 panic_timeout = mce_panic_timeout;
e02e68d3 279 panic(msg);
d88203d1 280}
1da177e4 281
ea149b36
AK
282/* Support code for software error injection */
283
284static int msr_to_offset(u32 msr)
285{
286 unsigned bank = __get_cpu_var(injectm.bank);
287 if (msr == rip_msr)
288 return offsetof(struct mce, ip);
289 if (msr == MSR_IA32_MC0_STATUS + bank*4)
290 return offsetof(struct mce, status);
291 if (msr == MSR_IA32_MC0_ADDR + bank*4)
292 return offsetof(struct mce, addr);
293 if (msr == MSR_IA32_MC0_MISC + bank*4)
294 return offsetof(struct mce, misc);
295 if (msr == MSR_IA32_MCG_STATUS)
296 return offsetof(struct mce, mcgstatus);
297 return -1;
298}
299
5f8c1a54
AK
300/* MSR access wrappers used for error injection */
301static u64 mce_rdmsrl(u32 msr)
302{
303 u64 v;
ea149b36
AK
304 if (__get_cpu_var(injectm).finished) {
305 int offset = msr_to_offset(msr);
306 if (offset < 0)
307 return 0;
308 return *(u64 *)((char *)&__get_cpu_var(injectm) + offset);
309 }
5f8c1a54
AK
310 rdmsrl(msr, v);
311 return v;
312}
313
314static void mce_wrmsrl(u32 msr, u64 v)
315{
ea149b36
AK
316 if (__get_cpu_var(injectm).finished) {
317 int offset = msr_to_offset(msr);
318 if (offset >= 0)
319 *(u64 *)((char *)&__get_cpu_var(injectm) + offset) = v;
320 return;
321 }
5f8c1a54
AK
322 wrmsrl(msr, v);
323}
324
9b1beaf2
AK
325/*
326 * Simple lockless ring to communicate PFNs from the exception handler with the
327 * process context work function. This is vastly simplified because there's
328 * only a single reader and a single writer.
329 */
330#define MCE_RING_SIZE 16 /* we use one entry less */
331
332struct mce_ring {
333 unsigned short start;
334 unsigned short end;
335 unsigned long ring[MCE_RING_SIZE];
336};
337static DEFINE_PER_CPU(struct mce_ring, mce_ring);
338
339/* Runs with CPU affinity in workqueue */
340static int mce_ring_empty(void)
341{
342 struct mce_ring *r = &__get_cpu_var(mce_ring);
343
344 return r->start == r->end;
345}
346
347static int mce_ring_get(unsigned long *pfn)
348{
349 struct mce_ring *r;
350 int ret = 0;
351
352 *pfn = 0;
353 get_cpu();
354 r = &__get_cpu_var(mce_ring);
355 if (r->start == r->end)
356 goto out;
357 *pfn = r->ring[r->start];
358 r->start = (r->start + 1) % MCE_RING_SIZE;
359 ret = 1;
360out:
361 put_cpu();
362 return ret;
363}
364
365/* Always runs in MCE context with preempt off */
366static int mce_ring_add(unsigned long pfn)
367{
368 struct mce_ring *r = &__get_cpu_var(mce_ring);
369 unsigned next;
370
371 next = (r->end + 1) % MCE_RING_SIZE;
372 if (next == r->start)
373 return -1;
374 r->ring[r->end] = pfn;
375 wmb();
376 r->end = next;
377 return 0;
378}
379
88ccbedd 380int mce_available(struct cpuinfo_x86 *c)
1da177e4 381{
04b2b1a4 382 if (mce_disabled)
5b4408fd 383 return 0;
3d1712c9 384 return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
1da177e4
LT
385}
386
9b1beaf2
AK
387static void mce_schedule_work(void)
388{
389 if (!mce_ring_empty()) {
390 struct work_struct *work = &__get_cpu_var(mce_work);
391 if (!work_pending(work))
392 schedule_work(work);
393 }
394}
395
1b2797dc
HY
396/*
397 * Get the address of the instruction at the time of the machine check
398 * error.
399 */
94ad8474
AK
400static inline void mce_get_rip(struct mce *m, struct pt_regs *regs)
401{
1b2797dc
HY
402
403 if (regs && (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV))) {
65ea5b03 404 m->ip = regs->ip;
94ad8474
AK
405 m->cs = regs->cs;
406 } else {
65ea5b03 407 m->ip = 0;
94ad8474
AK
408 m->cs = 0;
409 }
1b2797dc 410 if (rip_msr)
5f8c1a54 411 m->ip = mce_rdmsrl(rip_msr);
94ad8474
AK
412}
413
ccc3c319
AK
414#ifdef CONFIG_X86_LOCAL_APIC
415/*
416 * Called after interrupts have been reenabled again
417 * when a MCE happened during an interrupts off region
418 * in the kernel.
419 */
420asmlinkage void smp_mce_self_interrupt(struct pt_regs *regs)
421{
422 ack_APIC_irq();
423 exit_idle();
424 irq_enter();
9ff36ee9 425 mce_notify_irq();
9b1beaf2 426 mce_schedule_work();
ccc3c319
AK
427 irq_exit();
428}
429#endif
430
431static void mce_report_event(struct pt_regs *regs)
432{
433 if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
9ff36ee9 434 mce_notify_irq();
9b1beaf2
AK
435 /*
436 * Triggering the work queue here is just an insurance
437 * policy in case the syscall exit notify handler
438 * doesn't run soon enough or ends up running on the
439 * wrong CPU (can happen when audit sleeps)
440 */
441 mce_schedule_work();
ccc3c319
AK
442 return;
443 }
444
445#ifdef CONFIG_X86_LOCAL_APIC
446 /*
447 * Without APIC do not notify. The event will be picked
448 * up eventually.
449 */
450 if (!cpu_has_apic)
451 return;
452
453 /*
454 * When interrupts are disabled we cannot use
455 * kernel services safely. Trigger an self interrupt
456 * through the APIC to instead do the notification
457 * after interrupts are reenabled again.
458 */
459 apic->send_IPI_self(MCE_SELF_VECTOR);
460
461 /*
462 * Wait for idle afterwards again so that we don't leave the
463 * APIC in a non idle state because the normal APIC writes
464 * cannot exclude us.
465 */
466 apic_wait_icr_idle();
467#endif
468}
469
ca84f696
AK
470DEFINE_PER_CPU(unsigned, mce_poll_count);
471
d88203d1 472/*
b79109c3
AK
473 * Poll for corrected events or events that happened before reset.
474 * Those are just logged through /dev/mcelog.
475 *
476 * This is executed in standard interrupt context.
ed7290d0
AK
477 *
478 * Note: spec recommends to panic for fatal unsignalled
479 * errors here. However this would be quite problematic --
480 * we would need to reimplement the Monarch handling and
481 * it would mess up the exclusion between exception handler
482 * and poll hander -- * so we skip this for now.
483 * These cases should not happen anyways, or only when the CPU
484 * is already totally * confused. In this case it's likely it will
485 * not fully execute the machine check handler either.
b79109c3 486 */
ee031c31 487void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
b79109c3
AK
488{
489 struct mce m;
490 int i;
491
ca84f696
AK
492 __get_cpu_var(mce_poll_count)++;
493
b79109c3
AK
494 mce_setup(&m);
495
5f8c1a54 496 m.mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
b79109c3 497 for (i = 0; i < banks; i++) {
ee031c31 498 if (!bank[i] || !test_bit(i, *b))
b79109c3
AK
499 continue;
500
501 m.misc = 0;
502 m.addr = 0;
503 m.bank = i;
504 m.tsc = 0;
505
506 barrier();
5f8c1a54 507 m.status = mce_rdmsrl(MSR_IA32_MC0_STATUS + i*4);
b79109c3
AK
508 if (!(m.status & MCI_STATUS_VAL))
509 continue;
510
511 /*
ed7290d0
AK
512 * Uncorrected or signalled events are handled by the exception
513 * handler when it is enabled, so don't process those here.
b79109c3
AK
514 *
515 * TBD do the same check for MCI_STATUS_EN here?
516 */
ed7290d0
AK
517 if (!(flags & MCP_UC) &&
518 (m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)))
b79109c3
AK
519 continue;
520
521 if (m.status & MCI_STATUS_MISCV)
5f8c1a54 522 m.misc = mce_rdmsrl(MSR_IA32_MC0_MISC + i*4);
b79109c3 523 if (m.status & MCI_STATUS_ADDRV)
5f8c1a54 524 m.addr = mce_rdmsrl(MSR_IA32_MC0_ADDR + i*4);
b79109c3
AK
525
526 if (!(flags & MCP_TIMESTAMP))
527 m.tsc = 0;
528 /*
529 * Don't get the IP here because it's unlikely to
530 * have anything to do with the actual error location.
531 */
62fdac59 532 if (!(flags & MCP_DONTLOG) && !mce_dont_log_ce) {
5679af4c
AK
533 mce_log(&m);
534 add_taint(TAINT_MACHINE_CHECK);
535 }
b79109c3
AK
536
537 /*
538 * Clear state for this bank.
539 */
5f8c1a54 540 mce_wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0);
b79109c3
AK
541 }
542
543 /*
544 * Don't clear MCG_STATUS here because it's only defined for
545 * exceptions.
546 */
88921be3
AK
547
548 sync_core();
b79109c3 549}
ea149b36 550EXPORT_SYMBOL_GPL(machine_check_poll);
b79109c3 551
bd19a5e6
AK
552/*
553 * Do a quick check if any of the events requires a panic.
554 * This decides if we keep the events around or clear them.
555 */
556static int mce_no_way_out(struct mce *m, char **msg)
557{
558 int i;
559
560 for (i = 0; i < banks; i++) {
561 m->status = mce_rdmsrl(MSR_IA32_MC0_STATUS + i*4);
562 if (mce_severity(m, tolerant, msg) >= MCE_PANIC_SEVERITY)
563 return 1;
564 }
565 return 0;
566}
567
3c079792
AK
568/*
569 * Variable to establish order between CPUs while scanning.
570 * Each CPU spins initially until executing is equal its number.
571 */
572static atomic_t mce_executing;
573
574/*
575 * Defines order of CPUs on entry. First CPU becomes Monarch.
576 */
577static atomic_t mce_callin;
578
579/*
580 * Check if a timeout waiting for other CPUs happened.
581 */
582static int mce_timed_out(u64 *t)
583{
584 /*
585 * The others already did panic for some reason.
586 * Bail out like in a timeout.
587 * rmb() to tell the compiler that system_state
588 * might have been modified by someone else.
589 */
590 rmb();
591 if (atomic_read(&mce_paniced))
592 wait_for_panic();
593 if (!monarch_timeout)
594 goto out;
595 if ((s64)*t < SPINUNIT) {
596 /* CHECKME: Make panic default for 1 too? */
597 if (tolerant < 1)
598 mce_panic("Timeout synchronizing machine check over CPUs",
599 NULL, NULL);
600 cpu_missing = 1;
601 return 1;
602 }
603 *t -= SPINUNIT;
604out:
605 touch_nmi_watchdog();
606 return 0;
607}
608
609/*
610 * The Monarch's reign. The Monarch is the CPU who entered
611 * the machine check handler first. It waits for the others to
612 * raise the exception too and then grades them. When any
613 * error is fatal panic. Only then let the others continue.
614 *
615 * The other CPUs entering the MCE handler will be controlled by the
616 * Monarch. They are called Subjects.
617 *
618 * This way we prevent any potential data corruption in a unrecoverable case
619 * and also makes sure always all CPU's errors are examined.
620 *
621 * Also this detects the case of an machine check event coming from outer
622 * space (not detected by any CPUs) In this case some external agent wants
623 * us to shut down, so panic too.
624 *
625 * The other CPUs might still decide to panic if the handler happens
626 * in a unrecoverable place, but in this case the system is in a semi-stable
627 * state and won't corrupt anything by itself. It's ok to let the others
628 * continue for a bit first.
629 *
630 * All the spin loops have timeouts; when a timeout happens a CPU
631 * typically elects itself to be Monarch.
632 */
633static void mce_reign(void)
634{
635 int cpu;
636 struct mce *m = NULL;
637 int global_worst = 0;
638 char *msg = NULL;
639 char *nmsg = NULL;
640
641 /*
642 * This CPU is the Monarch and the other CPUs have run
643 * through their handlers.
644 * Grade the severity of the errors of all the CPUs.
645 */
646 for_each_possible_cpu(cpu) {
647 int severity = mce_severity(&per_cpu(mces_seen, cpu), tolerant,
648 &nmsg);
649 if (severity > global_worst) {
650 msg = nmsg;
651 global_worst = severity;
652 m = &per_cpu(mces_seen, cpu);
653 }
654 }
655
656 /*
657 * Cannot recover? Panic here then.
658 * This dumps all the mces in the log buffer and stops the
659 * other CPUs.
660 */
661 if (m && global_worst >= MCE_PANIC_SEVERITY && tolerant < 3)
ac960375 662 mce_panic("Fatal Machine check", m, msg);
3c079792
AK
663
664 /*
665 * For UC somewhere we let the CPU who detects it handle it.
666 * Also must let continue the others, otherwise the handling
667 * CPU could deadlock on a lock.
668 */
669
670 /*
671 * No machine check event found. Must be some external
672 * source or one CPU is hung. Panic.
673 */
674 if (!m && tolerant < 3)
675 mce_panic("Machine check from unknown source", NULL, NULL);
676
677 /*
678 * Now clear all the mces_seen so that they don't reappear on
679 * the next mce.
680 */
681 for_each_possible_cpu(cpu)
682 memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
683}
684
685static atomic_t global_nwo;
686
687/*
688 * Start of Monarch synchronization. This waits until all CPUs have
689 * entered the exception handler and then determines if any of them
690 * saw a fatal event that requires panic. Then it executes them
691 * in the entry order.
692 * TBD double check parallel CPU hotunplug
693 */
7fb06fc9 694static int mce_start(int *no_way_out)
3c079792 695{
7fb06fc9 696 int order;
3c079792
AK
697 int cpus = num_online_cpus();
698 u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
699
7fb06fc9
HS
700 if (!timeout)
701 return -1;
3c079792 702
7fb06fc9 703 atomic_add(*no_way_out, &global_nwo);
184e1fdf
HY
704 /*
705 * global_nwo should be updated before mce_callin
706 */
707 smp_wmb();
7fb06fc9 708 order = atomic_add_return(1, &mce_callin);
3c079792
AK
709
710 /*
711 * Wait for everyone.
712 */
713 while (atomic_read(&mce_callin) != cpus) {
714 if (mce_timed_out(&timeout)) {
715 atomic_set(&global_nwo, 0);
7fb06fc9 716 return -1;
3c079792
AK
717 }
718 ndelay(SPINUNIT);
719 }
720
184e1fdf
HY
721 /*
722 * mce_callin should be read before global_nwo
723 */
724 smp_rmb();
3c079792 725
7fb06fc9
HS
726 if (order == 1) {
727 /*
728 * Monarch: Starts executing now, the others wait.
729 */
3c079792 730 atomic_set(&mce_executing, 1);
7fb06fc9
HS
731 } else {
732 /*
733 * Subject: Now start the scanning loop one by one in
734 * the original callin order.
735 * This way when there are any shared banks it will be
736 * only seen by one CPU before cleared, avoiding duplicates.
737 */
738 while (atomic_read(&mce_executing) < order) {
739 if (mce_timed_out(&timeout)) {
740 atomic_set(&global_nwo, 0);
741 return -1;
742 }
743 ndelay(SPINUNIT);
744 }
3c079792
AK
745 }
746
747 /*
7fb06fc9 748 * Cache the global no_way_out state.
3c079792 749 */
7fb06fc9
HS
750 *no_way_out = atomic_read(&global_nwo);
751
752 return order;
3c079792
AK
753}
754
755/*
756 * Synchronize between CPUs after main scanning loop.
757 * This invokes the bulk of the Monarch processing.
758 */
759static int mce_end(int order)
760{
761 int ret = -1;
762 u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
763
764 if (!timeout)
765 goto reset;
766 if (order < 0)
767 goto reset;
768
769 /*
770 * Allow others to run.
771 */
772 atomic_inc(&mce_executing);
773
774 if (order == 1) {
775 /* CHECKME: Can this race with a parallel hotplug? */
776 int cpus = num_online_cpus();
777
778 /*
779 * Monarch: Wait for everyone to go through their scanning
780 * loops.
781 */
782 while (atomic_read(&mce_executing) <= cpus) {
783 if (mce_timed_out(&timeout))
784 goto reset;
785 ndelay(SPINUNIT);
786 }
787
788 mce_reign();
789 barrier();
790 ret = 0;
791 } else {
792 /*
793 * Subject: Wait for Monarch to finish.
794 */
795 while (atomic_read(&mce_executing) != 0) {
796 if (mce_timed_out(&timeout))
797 goto reset;
798 ndelay(SPINUNIT);
799 }
800
801 /*
802 * Don't reset anything. That's done by the Monarch.
803 */
804 return 0;
805 }
806
807 /*
808 * Reset all global state.
809 */
810reset:
811 atomic_set(&global_nwo, 0);
812 atomic_set(&mce_callin, 0);
813 barrier();
814
815 /*
816 * Let others run again.
817 */
818 atomic_set(&mce_executing, 0);
819 return ret;
820}
821
9b1beaf2
AK
822/*
823 * Check if the address reported by the CPU is in a format we can parse.
824 * It would be possible to add code for most other cases, but all would
825 * be somewhat complicated (e.g. segment offset would require an instruction
826 * parser). So only support physical addresses upto page granuality for now.
827 */
828static int mce_usable_address(struct mce *m)
829{
830 if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
831 return 0;
832 if ((m->misc & 0x3f) > PAGE_SHIFT)
833 return 0;
834 if (((m->misc >> 6) & 7) != MCM_ADDR_PHYS)
835 return 0;
836 return 1;
837}
838
3c079792
AK
839static void mce_clear_state(unsigned long *toclear)
840{
841 int i;
842
843 for (i = 0; i < banks; i++) {
844 if (test_bit(i, toclear))
845 mce_wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0);
846 }
847}
848
b79109c3
AK
849/*
850 * The actual machine check handler. This only handles real
851 * exceptions when something got corrupted coming in through int 18.
852 *
853 * This is executed in NMI context not subject to normal locking rules. This
854 * implies that most kernel services cannot be safely used. Don't even
855 * think about putting a printk in there!
3c079792
AK
856 *
857 * On Intel systems this is entered on all CPUs in parallel through
858 * MCE broadcast. However some CPUs might be broken beyond repair,
859 * so be always careful when synchronizing with others.
1da177e4 860 */
e9eee03e 861void do_machine_check(struct pt_regs *regs, long error_code)
1da177e4 862{
3c079792 863 struct mce m, *final;
1da177e4 864 int i;
3c079792
AK
865 int worst = 0;
866 int severity;
867 /*
868 * Establish sequential order between the CPUs entering the machine
869 * check handler.
870 */
7fb06fc9 871 int order;
bd78432c
TH
872 /*
873 * If no_way_out gets set, there is no safe way to recover from this
874 * MCE. If tolerant is cranked up, we'll try anyway.
875 */
876 int no_way_out = 0;
877 /*
878 * If kill_it gets set, there might be a way to recover from this
879 * error.
880 */
881 int kill_it = 0;
b79109c3 882 DECLARE_BITMAP(toclear, MAX_NR_BANKS);
bd19a5e6 883 char *msg = "Unknown";
1da177e4 884
553f265f
AK
885 atomic_inc(&mce_entry);
886
01ca79f1
AK
887 __get_cpu_var(mce_exception_count)++;
888
b79109c3 889 if (notify_die(DIE_NMI, "machine check", regs, error_code,
22f5991c 890 18, SIGKILL) == NOTIFY_STOP)
32561696 891 goto out;
b79109c3 892 if (!banks)
32561696 893 goto out;
1da177e4 894
b5f2fa4e
AK
895 mce_setup(&m);
896
5f8c1a54 897 m.mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
bd19a5e6 898 no_way_out = mce_no_way_out(&m, &msg);
d88203d1 899
3c079792
AK
900 final = &__get_cpu_var(mces_seen);
901 *final = m;
902
1da177e4
LT
903 barrier();
904
ed7290d0
AK
905 /*
906 * When no restart IP must always kill or panic.
907 */
908 if (!(m.mcgstatus & MCG_STATUS_RIPV))
909 kill_it = 1;
910
3c079792
AK
911 /*
912 * Go through all the banks in exclusion of the other CPUs.
913 * This way we don't report duplicated events on shared banks
914 * because the first one to see it will clear it.
915 */
7fb06fc9 916 order = mce_start(&no_way_out);
1da177e4 917 for (i = 0; i < banks; i++) {
b79109c3 918 __clear_bit(i, toclear);
0d7482e3 919 if (!bank[i])
1da177e4 920 continue;
d88203d1
TG
921
922 m.misc = 0;
1da177e4
LT
923 m.addr = 0;
924 m.bank = i;
1da177e4 925
5f8c1a54 926 m.status = mce_rdmsrl(MSR_IA32_MC0_STATUS + i*4);
1da177e4
LT
927 if ((m.status & MCI_STATUS_VAL) == 0)
928 continue;
929
b79109c3 930 /*
ed7290d0
AK
931 * Non uncorrected or non signaled errors are handled by
932 * machine_check_poll. Leave them alone, unless this panics.
b79109c3 933 */
ed7290d0
AK
934 if (!(m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
935 !no_way_out)
b79109c3
AK
936 continue;
937
938 /*
939 * Set taint even when machine check was not enabled.
940 */
941 add_taint(TAINT_MACHINE_CHECK);
942
ed7290d0 943 severity = mce_severity(&m, tolerant, NULL);
b79109c3 944
ed7290d0
AK
945 /*
946 * When machine check was for corrected handler don't touch,
947 * unless we're panicing.
948 */
949 if (severity == MCE_KEEP_SEVERITY && !no_way_out)
950 continue;
951 __set_bit(i, toclear);
952 if (severity == MCE_NO_SEVERITY) {
b79109c3
AK
953 /*
954 * Machine check event was not enabled. Clear, but
955 * ignore.
956 */
957 continue;
1da177e4
LT
958 }
959
ed7290d0
AK
960 /*
961 * Kill on action required.
962 */
963 if (severity == MCE_AR_SEVERITY)
964 kill_it = 1;
965
1da177e4 966 if (m.status & MCI_STATUS_MISCV)
5f8c1a54 967 m.misc = mce_rdmsrl(MSR_IA32_MC0_MISC + i*4);
1da177e4 968 if (m.status & MCI_STATUS_ADDRV)
5f8c1a54 969 m.addr = mce_rdmsrl(MSR_IA32_MC0_ADDR + i*4);
1da177e4 970
9b1beaf2
AK
971 /*
972 * Action optional error. Queue address for later processing.
973 * When the ring overflows we just ignore the AO error.
974 * RED-PEN add some logging mechanism when
975 * usable_address or mce_add_ring fails.
976 * RED-PEN don't ignore overflow for tolerant == 0
977 */
978 if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
979 mce_ring_add(m.addr >> PAGE_SHIFT);
980
94ad8474 981 mce_get_rip(&m, regs);
b79109c3 982 mce_log(&m);
1da177e4 983
3c079792
AK
984 if (severity > worst) {
985 *final = m;
986 worst = severity;
1da177e4 987 }
1da177e4
LT
988 }
989
3c079792
AK
990 if (!no_way_out)
991 mce_clear_state(toclear);
992
e9eee03e 993 /*
3c079792
AK
994 * Do most of the synchronization with other CPUs.
995 * When there's any problem use only local no_way_out state.
e9eee03e 996 */
3c079792
AK
997 if (mce_end(order) < 0)
998 no_way_out = worst >= MCE_PANIC_SEVERITY;
bd78432c
TH
999
1000 /*
1001 * If we have decided that we just CAN'T continue, and the user
e9eee03e 1002 * has not set tolerant to an insane level, give up and die.
3c079792
AK
1003 *
1004 * This is mainly used in the case when the system doesn't
1005 * support MCE broadcasting or it has been disabled.
bd78432c
TH
1006 */
1007 if (no_way_out && tolerant < 3)
ac960375 1008 mce_panic("Fatal machine check on current CPU", final, msg);
bd78432c
TH
1009
1010 /*
1011 * If the error seems to be unrecoverable, something should be
1012 * done. Try to kill as little as possible. If we can kill just
1013 * one task, do that. If the user has set the tolerance very
1014 * high, don't try to do anything at all.
1015 */
bd78432c 1016
ed7290d0
AK
1017 if (kill_it && tolerant < 3)
1018 force_sig(SIGBUS, current);
1da177e4 1019
e02e68d3
TH
1020 /* notify userspace ASAP */
1021 set_thread_flag(TIF_MCE_NOTIFY);
1022
3c079792
AK
1023 if (worst > 0)
1024 mce_report_event(regs);
5f8c1a54 1025 mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
32561696 1026out:
553f265f 1027 atomic_dec(&mce_entry);
88921be3 1028 sync_core();
1da177e4 1029}
ea149b36 1030EXPORT_SYMBOL_GPL(do_machine_check);
1da177e4 1031
9b1beaf2
AK
1032/* dummy to break dependency. actual code is in mm/memory-failure.c */
1033void __attribute__((weak)) memory_failure(unsigned long pfn, int vector)
1034{
1035 printk(KERN_ERR "Action optional memory failure at %lx ignored\n", pfn);
1036}
1037
1038/*
1039 * Called after mce notification in process context. This code
1040 * is allowed to sleep. Call the high level VM handler to process
1041 * any corrupted pages.
1042 * Assume that the work queue code only calls this one at a time
1043 * per CPU.
1044 * Note we don't disable preemption, so this code might run on the wrong
1045 * CPU. In this case the event is picked up by the scheduled work queue.
1046 * This is merely a fast path to expedite processing in some common
1047 * cases.
1048 */
1049void mce_notify_process(void)
1050{
1051 unsigned long pfn;
1052 mce_notify_irq();
1053 while (mce_ring_get(&pfn))
1054 memory_failure(pfn, MCE_VECTOR);
1055}
1056
1057static void mce_process_work(struct work_struct *dummy)
1058{
1059 mce_notify_process();
1060}
1061
15d5f839
DZ
1062#ifdef CONFIG_X86_MCE_INTEL
1063/***
1064 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
676b1855 1065 * @cpu: The CPU on which the event occurred.
15d5f839
DZ
1066 * @status: Event status information
1067 *
1068 * This function should be called by the thermal interrupt after the
1069 * event has been processed and the decision was made to log the event
1070 * further.
1071 *
1072 * The status parameter will be saved to the 'status' field of 'struct mce'
1073 * and historically has been the register value of the
1074 * MSR_IA32_THERMAL_STATUS (Intel) msr.
1075 */
b5f2fa4e 1076void mce_log_therm_throt_event(__u64 status)
15d5f839
DZ
1077{
1078 struct mce m;
1079
b5f2fa4e 1080 mce_setup(&m);
15d5f839
DZ
1081 m.bank = MCE_THERMAL_BANK;
1082 m.status = status;
15d5f839
DZ
1083 mce_log(&m);
1084}
1085#endif /* CONFIG_X86_MCE_INTEL */
1086
1da177e4 1087/*
8a336b0a
TH
1088 * Periodic polling timer for "silent" machine check errors. If the
1089 * poller finds an MCE, poll 2x faster. When the poller finds no more
1090 * errors, poll 2x slower (up to check_interval seconds).
1da177e4 1091 */
1da177e4 1092static int check_interval = 5 * 60; /* 5 minutes */
e9eee03e 1093
6298c512 1094static DEFINE_PER_CPU(int, next_interval); /* in jiffies */
52d168e2 1095static DEFINE_PER_CPU(struct timer_list, mce_timer);
1da177e4 1096
52d168e2 1097static void mcheck_timer(unsigned long data)
1da177e4 1098{
52d168e2 1099 struct timer_list *t = &per_cpu(mce_timer, data);
6298c512 1100 int *n;
52d168e2
AK
1101
1102 WARN_ON(smp_processor_id() != data);
1103
e9eee03e 1104 if (mce_available(&current_cpu_data)) {
ee031c31
AK
1105 machine_check_poll(MCP_TIMESTAMP,
1106 &__get_cpu_var(mce_poll_banks));
e9eee03e 1107 }
1da177e4
LT
1108
1109 /*
e02e68d3
TH
1110 * Alert userspace if needed. If we logged an MCE, reduce the
1111 * polling interval, otherwise increase the polling interval.
1da177e4 1112 */
6298c512 1113 n = &__get_cpu_var(next_interval);
9ff36ee9 1114 if (mce_notify_irq())
6298c512 1115 *n = max(*n/2, HZ/100);
14a02530 1116 else
6298c512 1117 *n = min(*n*2, (int)round_jiffies_relative(check_interval*HZ));
e02e68d3 1118
6298c512 1119 t->expires = jiffies + *n;
5be6066a 1120 add_timer_on(t, smp_processor_id());
e02e68d3
TH
1121}
1122
9bd98405
AK
1123static void mce_do_trigger(struct work_struct *work)
1124{
1020bcbc 1125 call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
9bd98405
AK
1126}
1127
1128static DECLARE_WORK(mce_trigger_work, mce_do_trigger);
1129
e02e68d3 1130/*
9bd98405
AK
1131 * Notify the user(s) about new machine check events.
1132 * Can be called from interrupt context, but not from machine check/NMI
1133 * context.
e02e68d3 1134 */
9ff36ee9 1135int mce_notify_irq(void)
e02e68d3 1136{
8457c84d
AK
1137 /* Not more than two messages every minute */
1138 static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);
1139
e02e68d3 1140 clear_thread_flag(TIF_MCE_NOTIFY);
e9eee03e 1141
1020bcbc 1142 if (test_and_clear_bit(0, &mce_need_notify)) {
e02e68d3 1143 wake_up_interruptible(&mce_wait);
9bd98405
AK
1144
1145 /*
1146 * There is no risk of missing notifications because
1147 * work_pending is always cleared before the function is
1148 * executed.
1149 */
1020bcbc 1150 if (mce_helper[0] && !work_pending(&mce_trigger_work))
9bd98405 1151 schedule_work(&mce_trigger_work);
e02e68d3 1152
8457c84d 1153 if (__ratelimit(&ratelimit))
8a336b0a 1154 printk(KERN_INFO "Machine check events logged\n");
e02e68d3
TH
1155
1156 return 1;
1da177e4 1157 }
e02e68d3
TH
1158 return 0;
1159}
9ff36ee9 1160EXPORT_SYMBOL_GPL(mce_notify_irq);
8a336b0a 1161
d88203d1 1162/*
1da177e4
LT
1163 * Initialize Machine Checks for a CPU.
1164 */
0d7482e3 1165static int mce_cap_init(void)
1da177e4 1166{
0d7482e3 1167 unsigned b;
e9eee03e 1168 u64 cap;
1da177e4
LT
1169
1170 rdmsrl(MSR_IA32_MCG_CAP, cap);
01c6680a
TG
1171
1172 b = cap & MCG_BANKCNT_MASK;
b659294b
IM
1173 printk(KERN_INFO "mce: CPU supports %d MCE banks\n", b);
1174
0d7482e3
AK
1175 if (b > MAX_NR_BANKS) {
1176 printk(KERN_WARNING
1177 "MCE: Using only %u machine check banks out of %u\n",
1178 MAX_NR_BANKS, b);
1179 b = MAX_NR_BANKS;
1180 }
1181
1182 /* Don't support asymmetric configurations today */
1183 WARN_ON(banks != 0 && b != banks);
1184 banks = b;
1185 if (!bank) {
1186 bank = kmalloc(banks * sizeof(u64), GFP_KERNEL);
1187 if (!bank)
1188 return -ENOMEM;
1189 memset(bank, 0xff, banks * sizeof(u64));
1da177e4 1190 }
0d7482e3 1191
94ad8474 1192 /* Use accurate RIP reporting if available. */
01c6680a 1193 if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
94ad8474 1194 rip_msr = MSR_IA32_MCG_EIP;
1da177e4 1195
ed7290d0
AK
1196 if (cap & MCG_SER_P)
1197 mce_ser = 1;
1198
0d7482e3
AK
1199 return 0;
1200}
1201
8be91105 1202static void mce_init(void)
0d7482e3 1203{
e9eee03e 1204 mce_banks_t all_banks;
0d7482e3
AK
1205 u64 cap;
1206 int i;
1207
b79109c3
AK
1208 /*
1209 * Log the machine checks left over from the previous reset.
1210 */
ee031c31 1211 bitmap_fill(all_banks, MAX_NR_BANKS);
5679af4c 1212 machine_check_poll(MCP_UC|(!mce_bootlog ? MCP_DONTLOG : 0), &all_banks);
1da177e4
LT
1213
1214 set_in_cr4(X86_CR4_MCE);
1215
0d7482e3 1216 rdmsrl(MSR_IA32_MCG_CAP, cap);
1da177e4
LT
1217 if (cap & MCG_CTL_P)
1218 wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1219
1220 for (i = 0; i < banks; i++) {
06b7a7a5
AK
1221 if (skip_bank_init(i))
1222 continue;
0d7482e3 1223 wrmsrl(MSR_IA32_MC0_CTL+4*i, bank[i]);
1da177e4 1224 wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0);
d88203d1 1225 }
1da177e4
LT
1226}
1227
1228/* Add per CPU specific workarounds here */
ec5b3d32 1229static void mce_cpu_quirks(struct cpuinfo_x86 *c)
d88203d1 1230{
1da177e4 1231 /* This should be disabled by the BIOS, but isn't always */
911f6a7b 1232 if (c->x86_vendor == X86_VENDOR_AMD) {
e9eee03e
IM
1233 if (c->x86 == 15 && banks > 4) {
1234 /*
1235 * disable GART TBL walk error reporting, which
1236 * trips off incorrectly with the IOMMU & 3ware
1237 * & Cerberus:
1238 */
0d7482e3 1239 clear_bit(10, (unsigned long *)&bank[4]);
e9eee03e
IM
1240 }
1241 if (c->x86 <= 17 && mce_bootlog < 0) {
1242 /*
1243 * Lots of broken BIOS around that don't clear them
1244 * by default and leave crap in there. Don't log:
1245 */
911f6a7b 1246 mce_bootlog = 0;
e9eee03e 1247 }
2e6f694f
AK
1248 /*
1249 * Various K7s with broken bank 0 around. Always disable
1250 * by default.
1251 */
203abd67 1252 if (c->x86 == 6 && banks > 0)
2e6f694f 1253 bank[0] = 0;
1da177e4 1254 }
e583538f 1255
06b7a7a5
AK
1256 if (c->x86_vendor == X86_VENDOR_INTEL) {
1257 /*
1258 * SDM documents that on family 6 bank 0 should not be written
1259 * because it aliases to another special BIOS controlled
1260 * register.
1261 * But it's not aliased anymore on model 0x1a+
1262 * Don't ignore bank 0 completely because there could be a
1263 * valid event later, merely don't write CTL0.
1264 */
1265
1266 if (c->x86 == 6 && c->x86_model < 0x1A)
1267 __set_bit(0, &dont_init_banks);
3c079792
AK
1268
1269 /*
1270 * All newer Intel systems support MCE broadcasting. Enable
1271 * synchronization with a one second timeout.
1272 */
1273 if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1274 monarch_timeout < 0)
1275 monarch_timeout = USEC_PER_SEC;
c7f6fa44
BZ
1276
1277 /* There are also broken BIOSes on some Pentium M systems. */
1278 if (c->x86 == 6 && c->x86_model == 13 && mce_bootlog < 0)
1279 mce_bootlog = 0;
06b7a7a5 1280 }
3c079792
AK
1281 if (monarch_timeout < 0)
1282 monarch_timeout = 0;
29b0f591
AK
1283 if (mce_bootlog != 0)
1284 mce_panic_timeout = 30;
d88203d1 1285}
1da177e4 1286
4efc0670
AK
1287static void __cpuinit mce_ancient_init(struct cpuinfo_x86 *c)
1288{
1289 if (c->x86 != 5)
1290 return;
1291 switch (c->x86_vendor) {
1292 case X86_VENDOR_INTEL:
c6978369 1293 intel_p5_mcheck_init(c);
4efc0670
AK
1294 break;
1295 case X86_VENDOR_CENTAUR:
1296 winchip_mcheck_init(c);
1297 break;
1298 }
1299}
1300
cc3ca220 1301static void mce_cpu_features(struct cpuinfo_x86 *c)
1da177e4
LT
1302{
1303 switch (c->x86_vendor) {
1304 case X86_VENDOR_INTEL:
1305 mce_intel_feature_init(c);
1306 break;
89b831ef
JS
1307 case X86_VENDOR_AMD:
1308 mce_amd_feature_init(c);
1309 break;
1da177e4
LT
1310 default:
1311 break;
1312 }
1313}
1314
52d168e2
AK
1315static void mce_init_timer(void)
1316{
1317 struct timer_list *t = &__get_cpu_var(mce_timer);
6298c512 1318 int *n = &__get_cpu_var(next_interval);
52d168e2 1319
62fdac59
HS
1320 if (mce_ignore_ce)
1321 return;
1322
6298c512
AK
1323 *n = check_interval * HZ;
1324 if (!*n)
52d168e2
AK
1325 return;
1326 setup_timer(t, mcheck_timer, smp_processor_id());
6298c512 1327 t->expires = round_jiffies(jiffies + *n);
5be6066a 1328 add_timer_on(t, smp_processor_id());
52d168e2
AK
1329}
1330
d88203d1 1331/*
1da177e4 1332 * Called for each booted CPU to set up machine checks.
e9eee03e 1333 * Must be called with preempt off:
1da177e4 1334 */
e6982c67 1335void __cpuinit mcheck_init(struct cpuinfo_x86 *c)
1da177e4 1336{
4efc0670
AK
1337 if (mce_disabled)
1338 return;
1339
1340 mce_ancient_init(c);
1341
5b4408fd 1342 if (!mce_available(c))
1da177e4
LT
1343 return;
1344
0d7482e3 1345 if (mce_cap_init() < 0) {
04b2b1a4 1346 mce_disabled = 1;
0d7482e3
AK
1347 return;
1348 }
1349 mce_cpu_quirks(c);
1350
5d727926
AK
1351 machine_check_vector = do_machine_check;
1352
8be91105 1353 mce_init();
1da177e4 1354 mce_cpu_features(c);
52d168e2 1355 mce_init_timer();
9b1beaf2 1356 INIT_WORK(&__get_cpu_var(mce_work), mce_process_work);
1da177e4
LT
1357}
1358
1359/*
1360 * Character device to read and clear the MCE log.
1361 */
1362
f528e7ba 1363static DEFINE_SPINLOCK(mce_state_lock);
e9eee03e
IM
1364static int open_count; /* #times opened */
1365static int open_exclu; /* already open exclusive? */
f528e7ba
TH
1366
1367static int mce_open(struct inode *inode, struct file *file)
1368{
1369 spin_lock(&mce_state_lock);
1370
1371 if (open_exclu || (open_count && (file->f_flags & O_EXCL))) {
1372 spin_unlock(&mce_state_lock);
e9eee03e 1373
f528e7ba
TH
1374 return -EBUSY;
1375 }
1376
1377 if (file->f_flags & O_EXCL)
1378 open_exclu = 1;
1379 open_count++;
1380
1381 spin_unlock(&mce_state_lock);
1382
bd78432c 1383 return nonseekable_open(inode, file);
f528e7ba
TH
1384}
1385
1386static int mce_release(struct inode *inode, struct file *file)
1387{
1388 spin_lock(&mce_state_lock);
1389
1390 open_count--;
1391 open_exclu = 0;
1392
1393 spin_unlock(&mce_state_lock);
1394
1395 return 0;
1396}
1397
d88203d1
TG
1398static void collect_tscs(void *data)
1399{
1da177e4 1400 unsigned long *cpu_tsc = (unsigned long *)data;
d88203d1 1401
1da177e4 1402 rdtscll(cpu_tsc[smp_processor_id()]);
d88203d1 1403}
1da177e4 1404
e9eee03e
IM
1405static DEFINE_MUTEX(mce_read_mutex);
1406
d88203d1
TG
1407static ssize_t mce_read(struct file *filp, char __user *ubuf, size_t usize,
1408 loff_t *off)
1da177e4 1409{
e9eee03e 1410 char __user *buf = ubuf;
f0de53bb 1411 unsigned long *cpu_tsc;
ef41df43 1412 unsigned prev, next;
1da177e4
LT
1413 int i, err;
1414
6bca67f9 1415 cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
f0de53bb
AK
1416 if (!cpu_tsc)
1417 return -ENOMEM;
1418
8c8b8859 1419 mutex_lock(&mce_read_mutex);
1da177e4
LT
1420 next = rcu_dereference(mcelog.next);
1421
1422 /* Only supports full reads right now */
d88203d1 1423 if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce)) {
8c8b8859 1424 mutex_unlock(&mce_read_mutex);
f0de53bb 1425 kfree(cpu_tsc);
e9eee03e 1426
1da177e4
LT
1427 return -EINVAL;
1428 }
1429
1430 err = 0;
ef41df43
HY
1431 prev = 0;
1432 do {
1433 for (i = prev; i < next; i++) {
1434 unsigned long start = jiffies;
1435
1436 while (!mcelog.entry[i].finished) {
1437 if (time_after_eq(jiffies, start + 2)) {
1438 memset(mcelog.entry + i, 0,
1439 sizeof(struct mce));
1440 goto timeout;
1441 }
1442 cpu_relax();
673242c1 1443 }
ef41df43
HY
1444 smp_rmb();
1445 err |= copy_to_user(buf, mcelog.entry + i,
1446 sizeof(struct mce));
1447 buf += sizeof(struct mce);
1448timeout:
1449 ;
673242c1 1450 }
1da177e4 1451
ef41df43
HY
1452 memset(mcelog.entry + prev, 0,
1453 (next - prev) * sizeof(struct mce));
1454 prev = next;
1455 next = cmpxchg(&mcelog.next, prev, 0);
1456 } while (next != prev);
1da177e4 1457
b2b18660 1458 synchronize_sched();
1da177e4 1459
d88203d1
TG
1460 /*
1461 * Collect entries that were still getting written before the
1462 * synchronize.
1463 */
15c8b6c1 1464 on_each_cpu(collect_tscs, cpu_tsc, 1);
e9eee03e 1465
d88203d1
TG
1466 for (i = next; i < MCE_LOG_LEN; i++) {
1467 if (mcelog.entry[i].finished &&
1468 mcelog.entry[i].tsc < cpu_tsc[mcelog.entry[i].cpu]) {
1469 err |= copy_to_user(buf, mcelog.entry+i,
1470 sizeof(struct mce));
1da177e4
LT
1471 smp_rmb();
1472 buf += sizeof(struct mce);
1473 memset(&mcelog.entry[i], 0, sizeof(struct mce));
1474 }
d88203d1 1475 }
8c8b8859 1476 mutex_unlock(&mce_read_mutex);
f0de53bb 1477 kfree(cpu_tsc);
e9eee03e 1478
d88203d1 1479 return err ? -EFAULT : buf - ubuf;
1da177e4
LT
1480}
1481
e02e68d3
TH
1482static unsigned int mce_poll(struct file *file, poll_table *wait)
1483{
1484 poll_wait(file, &mce_wait, wait);
1485 if (rcu_dereference(mcelog.next))
1486 return POLLIN | POLLRDNORM;
1487 return 0;
1488}
1489
c68461b6 1490static long mce_ioctl(struct file *f, unsigned int cmd, unsigned long arg)
1da177e4
LT
1491{
1492 int __user *p = (int __user *)arg;
d88203d1 1493
1da177e4 1494 if (!capable(CAP_SYS_ADMIN))
d88203d1 1495 return -EPERM;
e9eee03e 1496
1da177e4 1497 switch (cmd) {
d88203d1 1498 case MCE_GET_RECORD_LEN:
1da177e4
LT
1499 return put_user(sizeof(struct mce), p);
1500 case MCE_GET_LOG_LEN:
d88203d1 1501 return put_user(MCE_LOG_LEN, p);
1da177e4
LT
1502 case MCE_GETCLEAR_FLAGS: {
1503 unsigned flags;
d88203d1
TG
1504
1505 do {
1da177e4 1506 flags = mcelog.flags;
d88203d1 1507 } while (cmpxchg(&mcelog.flags, flags, 0) != flags);
e9eee03e 1508
d88203d1 1509 return put_user(flags, p);
1da177e4
LT
1510 }
1511 default:
d88203d1
TG
1512 return -ENOTTY;
1513 }
1da177e4
LT
1514}
1515
a1ff41bf 1516/* Modified in mce-inject.c, so not static or const */
ea149b36 1517struct file_operations mce_chrdev_ops = {
e9eee03e
IM
1518 .open = mce_open,
1519 .release = mce_release,
1520 .read = mce_read,
1521 .poll = mce_poll,
1522 .unlocked_ioctl = mce_ioctl,
1da177e4 1523};
ea149b36 1524EXPORT_SYMBOL_GPL(mce_chrdev_ops);
1da177e4
LT
1525
1526static struct miscdevice mce_log_device = {
1527 MISC_MCELOG_MINOR,
1528 "mcelog",
1529 &mce_chrdev_ops,
1530};
1531
13503fa9 1532/*
62fdac59
HS
1533 * mce=off Disables machine check
1534 * mce=no_cmci Disables CMCI
1535 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
1536 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
3c079792
AK
1537 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
1538 * monarchtimeout is how long to wait for other CPUs on machine
1539 * check, or 0 to not wait
13503fa9
HS
1540 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
1541 * mce=nobootlog Don't log MCEs from before booting.
1542 */
1da177e4
LT
1543static int __init mcheck_enable(char *str)
1544{
4efc0670
AK
1545 if (*str == 0)
1546 enable_p5_mce();
1547 if (*str == '=')
1548 str++;
1da177e4 1549 if (!strcmp(str, "off"))
04b2b1a4 1550 mce_disabled = 1;
62fdac59
HS
1551 else if (!strcmp(str, "no_cmci"))
1552 mce_cmci_disabled = 1;
1553 else if (!strcmp(str, "dont_log_ce"))
1554 mce_dont_log_ce = 1;
1555 else if (!strcmp(str, "ignore_ce"))
1556 mce_ignore_ce = 1;
13503fa9
HS
1557 else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1558 mce_bootlog = (str[0] == 'b');
3c079792 1559 else if (isdigit(str[0])) {
8c566ef5 1560 get_option(&str, &tolerant);
3c079792
AK
1561 if (*str == ',') {
1562 ++str;
1563 get_option(&str, &monarch_timeout);
1564 }
1565 } else {
4efc0670 1566 printk(KERN_INFO "mce argument %s ignored. Please use /sys\n",
13503fa9
HS
1567 str);
1568 return 0;
1569 }
9b41046c 1570 return 1;
1da177e4 1571}
4efc0670 1572__setup("mce", mcheck_enable);
1da177e4 1573
d88203d1 1574/*
1da177e4 1575 * Sysfs support
d88203d1 1576 */
1da177e4 1577
973a2dd1
AK
1578/*
1579 * Disable machine checks on suspend and shutdown. We can't really handle
1580 * them later.
1581 */
1582static int mce_disable(void)
1583{
1584 int i;
1585
06b7a7a5
AK
1586 for (i = 0; i < banks; i++) {
1587 if (!skip_bank_init(i))
1588 wrmsrl(MSR_IA32_MC0_CTL + i*4, 0);
1589 }
973a2dd1
AK
1590 return 0;
1591}
1592
1593static int mce_suspend(struct sys_device *dev, pm_message_t state)
1594{
1595 return mce_disable();
1596}
1597
1598static int mce_shutdown(struct sys_device *dev)
1599{
1600 return mce_disable();
1601}
1602
e9eee03e
IM
1603/*
1604 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
1605 * Only one CPU is active at this time, the others get re-added later using
1606 * CPU hotplug:
1607 */
1da177e4
LT
1608static int mce_resume(struct sys_device *dev)
1609{
8be91105 1610 mce_init();
6ec68bff 1611 mce_cpu_features(&current_cpu_data);
e9eee03e 1612
1da177e4
LT
1613 return 0;
1614}
1615
52d168e2
AK
1616static void mce_cpu_restart(void *data)
1617{
1618 del_timer_sync(&__get_cpu_var(mce_timer));
33edbf02
HS
1619 if (!mce_available(&current_cpu_data))
1620 return;
1621 mce_init();
52d168e2
AK
1622 mce_init_timer();
1623}
1624
1da177e4 1625/* Reinit MCEs after user configuration changes */
d88203d1
TG
1626static void mce_restart(void)
1627{
52d168e2 1628 on_each_cpu(mce_cpu_restart, NULL, 1);
1da177e4
LT
1629}
1630
9af43b54
HS
1631/* Toggle features for corrected errors */
1632static void mce_disable_ce(void *all)
1633{
1634 if (!mce_available(&current_cpu_data))
1635 return;
1636 if (all)
1637 del_timer_sync(&__get_cpu_var(mce_timer));
1638 cmci_clear();
1639}
1640
1641static void mce_enable_ce(void *all)
1642{
1643 if (!mce_available(&current_cpu_data))
1644 return;
1645 cmci_reenable();
1646 cmci_recheck();
1647 if (all)
1648 mce_init_timer();
1649}
1650
1da177e4 1651static struct sysdev_class mce_sysclass = {
e9eee03e
IM
1652 .suspend = mce_suspend,
1653 .shutdown = mce_shutdown,
1654 .resume = mce_resume,
1655 .name = "machinecheck",
1da177e4
LT
1656};
1657
cb491fca 1658DEFINE_PER_CPU(struct sys_device, mce_dev);
e9eee03e
IM
1659
1660__cpuinitdata
1661void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
1da177e4 1662
0d7482e3
AK
1663static struct sysdev_attribute *bank_attrs;
1664
1665static ssize_t show_bank(struct sys_device *s, struct sysdev_attribute *attr,
1666 char *buf)
1667{
1668 u64 b = bank[attr - bank_attrs];
e9eee03e 1669
f6d1826d 1670 return sprintf(buf, "%llx\n", b);
0d7482e3
AK
1671}
1672
1673static ssize_t set_bank(struct sys_device *s, struct sysdev_attribute *attr,
9319cec8 1674 const char *buf, size_t size)
0d7482e3 1675{
9319cec8 1676 u64 new;
e9eee03e 1677
9319cec8 1678 if (strict_strtoull(buf, 0, &new) < 0)
0d7482e3 1679 return -EINVAL;
e9eee03e 1680
0d7482e3
AK
1681 bank[attr - bank_attrs] = new;
1682 mce_restart();
e9eee03e 1683
9319cec8 1684 return size;
0d7482e3 1685}
a98f0dd3 1686
e9eee03e
IM
1687static ssize_t
1688show_trigger(struct sys_device *s, struct sysdev_attribute *attr, char *buf)
a98f0dd3 1689{
1020bcbc 1690 strcpy(buf, mce_helper);
a98f0dd3 1691 strcat(buf, "\n");
1020bcbc 1692 return strlen(mce_helper) + 1;
a98f0dd3
AK
1693}
1694
4a0b2b4d 1695static ssize_t set_trigger(struct sys_device *s, struct sysdev_attribute *attr,
e9eee03e 1696 const char *buf, size_t siz)
a98f0dd3
AK
1697{
1698 char *p;
e9eee03e 1699
1020bcbc
HS
1700 strncpy(mce_helper, buf, sizeof(mce_helper));
1701 mce_helper[sizeof(mce_helper)-1] = 0;
1020bcbc 1702 p = strchr(mce_helper, '\n');
e9eee03e 1703
e9084ec9 1704 if (p)
e9eee03e
IM
1705 *p = 0;
1706
e9084ec9 1707 return strlen(mce_helper) + !!p;
a98f0dd3
AK
1708}
1709
9af43b54
HS
1710static ssize_t set_ignore_ce(struct sys_device *s,
1711 struct sysdev_attribute *attr,
1712 const char *buf, size_t size)
1713{
1714 u64 new;
1715
1716 if (strict_strtoull(buf, 0, &new) < 0)
1717 return -EINVAL;
1718
1719 if (mce_ignore_ce ^ !!new) {
1720 if (new) {
1721 /* disable ce features */
1722 on_each_cpu(mce_disable_ce, (void *)1, 1);
1723 mce_ignore_ce = 1;
1724 } else {
1725 /* enable ce features */
1726 mce_ignore_ce = 0;
1727 on_each_cpu(mce_enable_ce, (void *)1, 1);
1728 }
1729 }
1730 return size;
1731}
1732
1733static ssize_t set_cmci_disabled(struct sys_device *s,
1734 struct sysdev_attribute *attr,
1735 const char *buf, size_t size)
1736{
1737 u64 new;
1738
1739 if (strict_strtoull(buf, 0, &new) < 0)
1740 return -EINVAL;
1741
1742 if (mce_cmci_disabled ^ !!new) {
1743 if (new) {
1744 /* disable cmci */
1745 on_each_cpu(mce_disable_ce, NULL, 1);
1746 mce_cmci_disabled = 1;
1747 } else {
1748 /* enable cmci */
1749 mce_cmci_disabled = 0;
1750 on_each_cpu(mce_enable_ce, NULL, 1);
1751 }
1752 }
1753 return size;
1754}
1755
b56f642d
AK
1756static ssize_t store_int_with_restart(struct sys_device *s,
1757 struct sysdev_attribute *attr,
1758 const char *buf, size_t size)
1759{
1760 ssize_t ret = sysdev_store_int(s, attr, buf, size);
1761 mce_restart();
1762 return ret;
1763}
1764
a98f0dd3 1765static SYSDEV_ATTR(trigger, 0644, show_trigger, set_trigger);
d95d62c0 1766static SYSDEV_INT_ATTR(tolerant, 0644, tolerant);
3c079792 1767static SYSDEV_INT_ATTR(monarch_timeout, 0644, monarch_timeout);
9af43b54 1768static SYSDEV_INT_ATTR(dont_log_ce, 0644, mce_dont_log_ce);
e9eee03e 1769
b56f642d
AK
1770static struct sysdev_ext_attribute attr_check_interval = {
1771 _SYSDEV_ATTR(check_interval, 0644, sysdev_show_int,
1772 store_int_with_restart),
1773 &check_interval
1774};
e9eee03e 1775
9af43b54
HS
1776static struct sysdev_ext_attribute attr_ignore_ce = {
1777 _SYSDEV_ATTR(ignore_ce, 0644, sysdev_show_int, set_ignore_ce),
1778 &mce_ignore_ce
1779};
1780
1781static struct sysdev_ext_attribute attr_cmci_disabled = {
74b602c7 1782 _SYSDEV_ATTR(cmci_disabled, 0644, sysdev_show_int, set_cmci_disabled),
9af43b54
HS
1783 &mce_cmci_disabled
1784};
1785
cb491fca 1786static struct sysdev_attribute *mce_attrs[] = {
9af43b54
HS
1787 &attr_tolerant.attr,
1788 &attr_check_interval.attr,
1789 &attr_trigger,
3c079792 1790 &attr_monarch_timeout.attr,
9af43b54
HS
1791 &attr_dont_log_ce.attr,
1792 &attr_ignore_ce.attr,
1793 &attr_cmci_disabled.attr,
a98f0dd3
AK
1794 NULL
1795};
1da177e4 1796
cb491fca 1797static cpumask_var_t mce_dev_initialized;
bae19fe0 1798
e9eee03e 1799/* Per cpu sysdev init. All of the cpus still share the same ctrl bank: */
91c6d400 1800static __cpuinit int mce_create_device(unsigned int cpu)
1da177e4
LT
1801{
1802 int err;
b1f49f95 1803 int i, j;
92cb7612 1804
90367556 1805 if (!mce_available(&boot_cpu_data))
91c6d400
AK
1806 return -EIO;
1807
cb491fca
IM
1808 memset(&per_cpu(mce_dev, cpu).kobj, 0, sizeof(struct kobject));
1809 per_cpu(mce_dev, cpu).id = cpu;
1810 per_cpu(mce_dev, cpu).cls = &mce_sysclass;
91c6d400 1811
cb491fca 1812 err = sysdev_register(&per_cpu(mce_dev, cpu));
d435d862
AM
1813 if (err)
1814 return err;
1815
cb491fca
IM
1816 for (i = 0; mce_attrs[i]; i++) {
1817 err = sysdev_create_file(&per_cpu(mce_dev, cpu), mce_attrs[i]);
d435d862
AM
1818 if (err)
1819 goto error;
1820 }
b1f49f95 1821 for (j = 0; j < banks; j++) {
cb491fca 1822 err = sysdev_create_file(&per_cpu(mce_dev, cpu),
b1f49f95 1823 &bank_attrs[j]);
0d7482e3
AK
1824 if (err)
1825 goto error2;
1826 }
cb491fca 1827 cpumask_set_cpu(cpu, mce_dev_initialized);
91c6d400 1828
d435d862 1829 return 0;
0d7482e3 1830error2:
b1f49f95
HS
1831 while (--j >= 0)
1832 sysdev_remove_file(&per_cpu(mce_dev, cpu), &bank_attrs[j]);
d435d862 1833error:
cb491fca
IM
1834 while (--i >= 0)
1835 sysdev_remove_file(&per_cpu(mce_dev, cpu), mce_attrs[i]);
1836
1837 sysdev_unregister(&per_cpu(mce_dev, cpu));
d435d862 1838
91c6d400
AK
1839 return err;
1840}
1841
2d9cd6c2 1842static __cpuinit void mce_remove_device(unsigned int cpu)
91c6d400 1843{
73ca5358
SL
1844 int i;
1845
cb491fca 1846 if (!cpumask_test_cpu(cpu, mce_dev_initialized))
bae19fe0
AH
1847 return;
1848
cb491fca
IM
1849 for (i = 0; mce_attrs[i]; i++)
1850 sysdev_remove_file(&per_cpu(mce_dev, cpu), mce_attrs[i]);
1851
0d7482e3 1852 for (i = 0; i < banks; i++)
cb491fca
IM
1853 sysdev_remove_file(&per_cpu(mce_dev, cpu), &bank_attrs[i]);
1854
1855 sysdev_unregister(&per_cpu(mce_dev, cpu));
1856 cpumask_clear_cpu(cpu, mce_dev_initialized);
91c6d400 1857}
91c6d400 1858
d6b75584 1859/* Make sure there are no machine checks on offlined CPUs. */
ec5b3d32 1860static void mce_disable_cpu(void *h)
d6b75584 1861{
88ccbedd 1862 unsigned long action = *(unsigned long *)h;
cb491fca 1863 int i;
d6b75584
AK
1864
1865 if (!mce_available(&current_cpu_data))
1866 return;
88ccbedd
AK
1867 if (!(action & CPU_TASKS_FROZEN))
1868 cmci_clear();
06b7a7a5
AK
1869 for (i = 0; i < banks; i++) {
1870 if (!skip_bank_init(i))
1871 wrmsrl(MSR_IA32_MC0_CTL + i*4, 0);
1872 }
d6b75584
AK
1873}
1874
ec5b3d32 1875static void mce_reenable_cpu(void *h)
d6b75584 1876{
88ccbedd 1877 unsigned long action = *(unsigned long *)h;
e9eee03e 1878 int i;
d6b75584
AK
1879
1880 if (!mce_available(&current_cpu_data))
1881 return;
e9eee03e 1882
88ccbedd
AK
1883 if (!(action & CPU_TASKS_FROZEN))
1884 cmci_reenable();
06b7a7a5
AK
1885 for (i = 0; i < banks; i++) {
1886 if (!skip_bank_init(i))
1887 wrmsrl(MSR_IA32_MC0_CTL + i*4, bank[i]);
1888 }
d6b75584
AK
1889}
1890
91c6d400 1891/* Get notified when a cpu comes on/off. Be hotplug friendly. */
e9eee03e
IM
1892static int __cpuinit
1893mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
91c6d400
AK
1894{
1895 unsigned int cpu = (unsigned long)hcpu;
52d168e2 1896 struct timer_list *t = &per_cpu(mce_timer, cpu);
91c6d400
AK
1897
1898 switch (action) {
bae19fe0
AH
1899 case CPU_ONLINE:
1900 case CPU_ONLINE_FROZEN:
1901 mce_create_device(cpu);
8735728e
RW
1902 if (threshold_cpu_callback)
1903 threshold_cpu_callback(action, cpu);
91c6d400 1904 break;
91c6d400 1905 case CPU_DEAD:
8bb78442 1906 case CPU_DEAD_FROZEN:
8735728e
RW
1907 if (threshold_cpu_callback)
1908 threshold_cpu_callback(action, cpu);
91c6d400
AK
1909 mce_remove_device(cpu);
1910 break;
52d168e2
AK
1911 case CPU_DOWN_PREPARE:
1912 case CPU_DOWN_PREPARE_FROZEN:
1913 del_timer_sync(t);
88ccbedd 1914 smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
52d168e2
AK
1915 break;
1916 case CPU_DOWN_FAILED:
1917 case CPU_DOWN_FAILED_FROZEN:
6298c512
AK
1918 t->expires = round_jiffies(jiffies +
1919 __get_cpu_var(next_interval));
52d168e2 1920 add_timer_on(t, cpu);
88ccbedd
AK
1921 smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
1922 break;
1923 case CPU_POST_DEAD:
1924 /* intentionally ignoring frozen here */
1925 cmci_rediscover(cpu);
52d168e2 1926 break;
91c6d400 1927 }
bae19fe0 1928 return NOTIFY_OK;
91c6d400
AK
1929}
1930
1e35669d 1931static struct notifier_block mce_cpu_notifier __cpuinitdata = {
91c6d400
AK
1932 .notifier_call = mce_cpu_callback,
1933};
1934
0d7482e3
AK
1935static __init int mce_init_banks(void)
1936{
1937 int i;
1938
1939 bank_attrs = kzalloc(sizeof(struct sysdev_attribute) * banks,
1940 GFP_KERNEL);
1941 if (!bank_attrs)
1942 return -ENOMEM;
1943
1944 for (i = 0; i < banks; i++) {
1945 struct sysdev_attribute *a = &bank_attrs[i];
e9eee03e
IM
1946
1947 a->attr.name = kasprintf(GFP_KERNEL, "bank%d", i);
0d7482e3
AK
1948 if (!a->attr.name)
1949 goto nomem;
e9eee03e
IM
1950
1951 a->attr.mode = 0644;
1952 a->show = show_bank;
1953 a->store = set_bank;
0d7482e3
AK
1954 }
1955 return 0;
1956
1957nomem:
1958 while (--i >= 0)
1959 kfree(bank_attrs[i].attr.name);
1960 kfree(bank_attrs);
1961 bank_attrs = NULL;
e9eee03e 1962
0d7482e3
AK
1963 return -ENOMEM;
1964}
1965
91c6d400
AK
1966static __init int mce_init_device(void)
1967{
1968 int err;
1969 int i = 0;
1970
1da177e4
LT
1971 if (!mce_available(&boot_cpu_data))
1972 return -EIO;
0d7482e3 1973
e92fae06 1974 zalloc_cpumask_var(&mce_dev_initialized, GFP_KERNEL);
996867d0 1975
0d7482e3
AK
1976 err = mce_init_banks();
1977 if (err)
1978 return err;
1979
1da177e4 1980 err = sysdev_class_register(&mce_sysclass);
d435d862
AM
1981 if (err)
1982 return err;
91c6d400
AK
1983
1984 for_each_online_cpu(i) {
d435d862
AM
1985 err = mce_create_device(i);
1986 if (err)
1987 return err;
91c6d400
AK
1988 }
1989
be6b5a35 1990 register_hotcpu_notifier(&mce_cpu_notifier);
1da177e4 1991 misc_register(&mce_log_device);
e9eee03e 1992
1da177e4 1993 return err;
1da177e4 1994}
91c6d400 1995
1da177e4 1996device_initcall(mce_init_device);
a988d334 1997
4efc0670 1998#else /* CONFIG_X86_OLD_MCE: */
a988d334 1999
a988d334
IM
2000int nr_mce_banks;
2001EXPORT_SYMBOL_GPL(nr_mce_banks); /* non-fatal.o */
2002
a988d334
IM
2003/* This has to be run for each processor */
2004void mcheck_init(struct cpuinfo_x86 *c)
2005{
c6978369 2006 if (mce_disabled)
a988d334
IM
2007 return;
2008
2009 switch (c->x86_vendor) {
2010 case X86_VENDOR_AMD:
2011 amd_mcheck_init(c);
2012 break;
2013
2014 case X86_VENDOR_INTEL:
2015 if (c->x86 == 5)
2016 intel_p5_mcheck_init(c);
2017 if (c->x86 == 6)
2018 intel_p6_mcheck_init(c);
2019 if (c->x86 == 15)
2020 intel_p4_mcheck_init(c);
2021 break;
2022
2023 case X86_VENDOR_CENTAUR:
2024 if (c->x86 == 5)
2025 winchip_mcheck_init(c);
2026 break;
2027
2028 default:
2029 break;
2030 }
b659294b 2031 printk(KERN_INFO "mce: CPU supports %d MCE banks\n", nr_mce_banks);
a988d334
IM
2032}
2033
a988d334
IM
2034static int __init mcheck_enable(char *str)
2035{
c6978369 2036 mce_p5_enabled = 1;
a988d334
IM
2037 return 1;
2038}
a988d334
IM
2039__setup("mce", mcheck_enable);
2040
d7c3c9a6
AK
2041#endif /* CONFIG_X86_OLD_MCE */
2042
2043/*
2044 * Old style boot options parsing. Only for compatibility.
2045 */
2046static int __init mcheck_disable(char *str)
2047{
2048 mce_disabled = 1;
2049 return 1;
2050}
2051__setup("nomce", mcheck_disable);