x86: fill in missing pv_mmu_ops entries for PAGETABLE_LEVELS >= 3
[linux-2.6-block.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
1da177e4
LT
1#include <linux/init.h>
2#include <linux/string.h>
3#include <linux/delay.h>
4#include <linux/smp.h>
5#include <linux/module.h>
6#include <linux/percpu.h>
2b932f6c 7#include <linux/bootmem.h>
1da177e4
LT
8#include <asm/semaphore.h>
9#include <asm/processor.h>
10#include <asm/i387.h>
11#include <asm/msr.h>
12#include <asm/io.h>
13#include <asm/mmu_context.h>
27b07da7 14#include <asm/mtrr.h>
a03a3e28 15#include <asm/mce.h>
1da177e4
LT
16#ifdef CONFIG_X86_LOCAL_APIC
17#include <asm/mpspec.h>
18#include <asm/apic.h>
19#include <mach_apic.h>
20#endif
21
22#include "cpu.h"
23
7a61d35d 24DEFINE_PER_CPU(struct gdt_page, gdt_page) = { .gdt = {
6842ef0e
GOC
25 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
26 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
27 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
28 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
bf504672
RR
29 /*
30 * Segments used for calling PnP BIOS have byte granularity.
31 * They code segments and data segments have fixed 64k limits,
32 * the transfer segment sizes are set at run time.
33 */
6842ef0e
GOC
34 /* 32-bit code */
35 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
36 /* 16-bit code */
37 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
38 /* 16-bit data */
39 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
40 /* 16-bit data */
41 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
42 /* 16-bit data */
43 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
bf504672
RR
44 /*
45 * The APM segments have byte granularity and their bases
46 * are set at run time. All have 64k limits.
47 */
6842ef0e
GOC
48 /* 32-bit code */
49 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
bf504672 50 /* 16-bit code */
6842ef0e
GOC
51 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
52 /* data */
53 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
bf504672 54
6842ef0e
GOC
55 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
56 [GDT_ENTRY_PERCPU] = { { { 0x00000000, 0x00000000 } } },
7a61d35d
JF
57} };
58EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 59
3bc9b76b 60static int cachesize_override __cpuinitdata = -1;
4f886511 61static int disable_x86_fxsr __cpuinitdata;
3bc9b76b 62static int disable_x86_serial_nr __cpuinitdata = 1;
4f886511 63static int disable_x86_sep __cpuinitdata;
1da177e4
LT
64
65struct cpu_dev * cpu_devs[X86_VENDOR_NUM] = {};
66
1da177e4
LT
67extern int disable_pse;
68
b4af3f7c 69static void __cpuinit default_init(struct cpuinfo_x86 * c)
1da177e4
LT
70{
71 /* Not much we can do here... */
72 /* Check if at least it has cpuid */
73 if (c->cpuid_level == -1) {
74 /* No cpuid. It must be an ancient CPU */
75 if (c->x86 == 4)
76 strcpy(c->x86_model_id, "486");
77 else if (c->x86 == 3)
78 strcpy(c->x86_model_id, "386");
79 }
80}
81
95414930 82static struct cpu_dev __cpuinitdata default_cpu = {
1da177e4 83 .c_init = default_init,
fe38d855 84 .c_vendor = "Unknown",
1da177e4 85};
9dbeeec9 86static struct cpu_dev * this_cpu __cpuinitdata = &default_cpu;
1da177e4
LT
87
88static int __init cachesize_setup(char *str)
89{
90 get_option (&str, &cachesize_override);
91 return 1;
92}
93__setup("cachesize=", cachesize_setup);
94
3bc9b76b 95int __cpuinit get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
96{
97 unsigned int *v;
98 char *p, *q;
99
100 if (cpuid_eax(0x80000000) < 0x80000004)
101 return 0;
102
103 v = (unsigned int *) c->x86_model_id;
104 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
105 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
106 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
107 c->x86_model_id[48] = 0;
108
109 /* Intel chips right-justify this string for some dumb reason;
110 undo that brain damage */
111 p = q = &c->x86_model_id[0];
112 while ( *p == ' ' )
113 p++;
114 if ( p != q ) {
115 while ( *p )
116 *q++ = *p++;
117 while ( q <= &c->x86_model_id[48] )
118 *q++ = '\0'; /* Zero-pad the rest */
119 }
120
121 return 1;
122}
123
124
3bc9b76b 125void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
1da177e4
LT
126{
127 unsigned int n, dummy, ecx, edx, l2size;
128
129 n = cpuid_eax(0x80000000);
130
131 if (n >= 0x80000005) {
132 cpuid(0x80000005, &dummy, &dummy, &ecx, &edx);
133 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
134 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
135 c->x86_cache_size=(ecx>>24)+(edx>>24);
136 }
137
138 if (n < 0x80000006) /* Some chips just has a large L1. */
139 return;
140
141 ecx = cpuid_ecx(0x80000006);
142 l2size = ecx >> 16;
143
144 /* do processor-specific cache resizing */
145 if (this_cpu->c_size_cache)
146 l2size = this_cpu->c_size_cache(c,l2size);
147
148 /* Allow user to override all this if necessary. */
149 if (cachesize_override != -1)
150 l2size = cachesize_override;
151
152 if ( l2size == 0 )
153 return; /* Again, no L2 cache is possible */
154
155 c->x86_cache_size = l2size;
156
157 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
158 l2size, ecx & 0xFF);
159}
160
161/* Naming convention should be: <Name> [(<Codename>)] */
162/* This table only is used unless init_<vendor>() below doesn't set it; */
163/* in particular, if CPUID levels 0x80000002..4 are supported, this isn't used */
164
165/* Look up CPU names by table lookup. */
3bc9b76b 166static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
1da177e4
LT
167{
168 struct cpu_model_info *info;
169
170 if ( c->x86_model >= 16 )
171 return NULL; /* Range check */
172
173 if (!this_cpu)
174 return NULL;
175
176 info = this_cpu->c_models;
177
178 while (info && info->family) {
179 if (info->family == c->x86)
180 return info->model_names[c->x86_model];
181 info++;
182 }
183 return NULL; /* Not found */
184}
185
186
3bc9b76b 187static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c, int early)
1da177e4
LT
188{
189 char *v = c->x86_vendor_id;
190 int i;
fe38d855 191 static int printed;
1da177e4
LT
192
193 for (i = 0; i < X86_VENDOR_NUM; i++) {
194 if (cpu_devs[i]) {
195 if (!strcmp(v,cpu_devs[i]->c_ident[0]) ||
196 (cpu_devs[i]->c_ident[1] &&
197 !strcmp(v,cpu_devs[i]->c_ident[1]))) {
198 c->x86_vendor = i;
199 if (!early)
200 this_cpu = cpu_devs[i];
fe38d855 201 return;
1da177e4
LT
202 }
203 }
204 }
fe38d855
CE
205 if (!printed) {
206 printed++;
207 printk(KERN_ERR "CPU: Vendor unknown, using generic init.\n");
208 printk(KERN_ERR "CPU: Your system may be unstable.\n");
209 }
210 c->x86_vendor = X86_VENDOR_UNKNOWN;
211 this_cpu = &default_cpu;
1da177e4
LT
212}
213
214
215static int __init x86_fxsr_setup(char * s)
216{
27b46d76 217 /* Tell all the other CPUs to not use it... */
1da177e4 218 disable_x86_fxsr = 1;
8ccb3dcd
LT
219
220 /*
221 * ... and clear the bits early in the boot_cpu_data
222 * so that the bootup process doesn't try to do this
223 * either.
224 */
225 clear_bit(X86_FEATURE_FXSR, boot_cpu_data.x86_capability);
226 clear_bit(X86_FEATURE_XMM, boot_cpu_data.x86_capability);
1da177e4
LT
227 return 1;
228}
229__setup("nofxsr", x86_fxsr_setup);
230
231
4f886511
CE
232static int __init x86_sep_setup(char * s)
233{
234 disable_x86_sep = 1;
235 return 1;
236}
237__setup("nosep", x86_sep_setup);
238
239
1da177e4
LT
240/* Standard macro to see if a specific flag is changeable */
241static inline int flag_is_changeable_p(u32 flag)
242{
243 u32 f1, f2;
244
245 asm("pushfl\n\t"
246 "pushfl\n\t"
247 "popl %0\n\t"
248 "movl %0,%1\n\t"
249 "xorl %2,%0\n\t"
250 "pushl %0\n\t"
251 "popfl\n\t"
252 "pushfl\n\t"
253 "popl %0\n\t"
254 "popfl\n\t"
255 : "=&r" (f1), "=&r" (f2)
256 : "ir" (flag));
257
258 return ((f1^f2) & flag) != 0;
259}
260
261
262/* Probe for the CPUID instruction */
3bc9b76b 263static int __cpuinit have_cpuid_p(void)
1da177e4
LT
264{
265 return flag_is_changeable_p(X86_EFLAGS_ID);
266}
267
d7cd5611 268void __init cpu_detect(struct cpuinfo_x86 *c)
1da177e4 269{
1da177e4
LT
270 /* Get vendor name */
271 cpuid(0x00000000, &c->cpuid_level,
272 (int *)&c->x86_vendor_id[0],
273 (int *)&c->x86_vendor_id[8],
274 (int *)&c->x86_vendor_id[4]);
275
1da177e4
LT
276 c->x86 = 4;
277 if (c->cpuid_level >= 0x00000001) {
278 u32 junk, tfms, cap0, misc;
279 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
280 c->x86 = (tfms >> 8) & 15;
281 c->x86_model = (tfms >> 4) & 15;
f5f786d0 282 if (c->x86 == 0xf)
1da177e4 283 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 284 if (c->x86 >= 0x6)
1da177e4 285 c->x86_model += ((tfms >> 16) & 0xF) << 4;
1da177e4
LT
286 c->x86_mask = tfms & 15;
287 if (cap0 & (1<<19))
288 c->x86_cache_alignment = ((misc >> 8) & 0xff) * 8;
289 }
1da177e4
LT
290}
291
d7cd5611
RR
292/* Do minimum CPU detection early.
293 Fields really needed: vendor, cpuid_level, family, model, mask, cache alignment.
294 The others are not touched to avoid unwanted side effects.
295
296 WARNING: this function is only called on the BP. Don't add code here
297 that is supposed to run on all CPUs. */
298static void __init early_cpu_detect(void)
299{
300 struct cpuinfo_x86 *c = &boot_cpu_data;
301
302 c->x86_cache_alignment = 32;
303
304 if (!have_cpuid_p())
305 return;
306
307 cpu_detect(c);
308
309 get_cpu_vendor(c, 1);
2b16a235
AK
310
311 switch (c->x86_vendor) {
312 case X86_VENDOR_AMD:
313 early_init_amd(c);
314 break;
315 case X86_VENDOR_INTEL:
316 early_init_intel(c);
317 break;
318 }
d7cd5611
RR
319}
320
68bbc172 321static void __cpuinit generic_identify(struct cpuinfo_x86 * c)
1da177e4
LT
322{
323 u32 tfms, xlvl;
1e9f28fa 324 int ebx;
1da177e4
LT
325
326 if (have_cpuid_p()) {
327 /* Get vendor name */
328 cpuid(0x00000000, &c->cpuid_level,
329 (int *)&c->x86_vendor_id[0],
330 (int *)&c->x86_vendor_id[8],
331 (int *)&c->x86_vendor_id[4]);
332
333 get_cpu_vendor(c, 0);
334 /* Initialize the standard set of capabilities */
335 /* Note that the vendor-specific code below might override */
336
337 /* Intel-defined flags: level 0x00000001 */
338 if ( c->cpuid_level >= 0x00000001 ) {
339 u32 capability, excap;
1e9f28fa 340 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
1da177e4
LT
341 c->x86_capability[0] = capability;
342 c->x86_capability[4] = excap;
343 c->x86 = (tfms >> 8) & 15;
344 c->x86_model = (tfms >> 4) & 15;
ed2da193 345 if (c->x86 == 0xf)
1da177e4 346 c->x86 += (tfms >> 20) & 0xff;
ed2da193 347 if (c->x86 >= 0x6)
1da177e4 348 c->x86_model += ((tfms >> 16) & 0xF) << 4;
1da177e4 349 c->x86_mask = tfms & 15;
96c52749 350#ifdef CONFIG_X86_HT
1e9f28fa
SS
351 c->apicid = phys_pkg_id((ebx >> 24) & 0xFF, 0);
352#else
353 c->apicid = (ebx >> 24) & 0xFF;
354#endif
770d132f
AK
355 if (c->x86_capability[0] & (1<<19))
356 c->x86_clflush_size = ((ebx >> 8) & 0xff) * 8;
1da177e4
LT
357 } else {
358 /* Have CPUID level 0 only - unheard of */
359 c->x86 = 4;
360 }
361
362 /* AMD-defined flags: level 0x80000001 */
363 xlvl = cpuid_eax(0x80000000);
364 if ( (xlvl & 0xffff0000) == 0x80000000 ) {
365 if ( xlvl >= 0x80000001 ) {
366 c->x86_capability[1] = cpuid_edx(0x80000001);
367 c->x86_capability[6] = cpuid_ecx(0x80000001);
368 }
369 if ( xlvl >= 0x80000004 )
370 get_model_name(c); /* Default name */
371 }
1d67953f
VP
372
373 init_scattered_cpuid_features(c);
1da177e4 374 }
2e664aa2 375
2e664aa2 376#ifdef CONFIG_X86_HT
4b89aff9 377 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
2e664aa2 378#endif
1da177e4
LT
379}
380
3bc9b76b 381static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
1da177e4
LT
382{
383 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr ) {
384 /* Disable processor serial number */
385 unsigned long lo,hi;
386 rdmsr(MSR_IA32_BBL_CR_CTL,lo,hi);
387 lo |= 0x200000;
388 wrmsr(MSR_IA32_BBL_CR_CTL,lo,hi);
389 printk(KERN_NOTICE "CPU serial number disabled.\n");
390 clear_bit(X86_FEATURE_PN, c->x86_capability);
391
392 /* Disabling the serial number may affect the cpuid level */
393 c->cpuid_level = cpuid_eax(0);
394 }
395}
396
397static int __init x86_serial_nr_setup(char *s)
398{
399 disable_x86_serial_nr = 0;
400 return 1;
401}
402__setup("serialnumber", x86_serial_nr_setup);
403
404
405
406/*
407 * This does the hard work of actually picking apart the CPU stuff...
408 */
1a53905a 409void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
410{
411 int i;
412
413 c->loops_per_jiffy = loops_per_jiffy;
414 c->x86_cache_size = -1;
415 c->x86_vendor = X86_VENDOR_UNKNOWN;
416 c->cpuid_level = -1; /* CPUID not detected */
417 c->x86_model = c->x86_mask = 0; /* So far unknown... */
418 c->x86_vendor_id[0] = '\0'; /* Unset */
419 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 420 c->x86_max_cores = 1;
770d132f 421 c->x86_clflush_size = 32;
1da177e4
LT
422 memset(&c->x86_capability, 0, sizeof c->x86_capability);
423
424 if (!have_cpuid_p()) {
425 /* First of all, decide if this is a 486 or higher */
426 /* It's a 486 if we can modify the AC flag */
427 if ( flag_is_changeable_p(X86_EFLAGS_AC) )
428 c->x86 = 4;
429 else
430 c->x86 = 3;
431 }
432
433 generic_identify(c);
434
3898534d 435 if (this_cpu->c_identify)
1da177e4
LT
436 this_cpu->c_identify(c);
437
1da177e4
LT
438 /*
439 * Vendor-specific initialization. In this section we
440 * canonicalize the feature flags, meaning if there are
441 * features a certain CPU supports which CPUID doesn't
442 * tell us, CPUID claiming incorrect flags, or other bugs,
443 * we handle them here.
444 *
445 * At the end of this section, c->x86_capability better
446 * indicate the features this CPU genuinely supports!
447 */
448 if (this_cpu->c_init)
449 this_cpu->c_init(c);
450
451 /* Disable the PN if appropriate */
452 squash_the_stupid_serial_number(c);
453
454 /*
455 * The vendor-specific functions might have changed features. Now
456 * we do "generic changes."
457 */
458
459 /* TSC disabled? */
460 if ( tsc_disable )
461 clear_bit(X86_FEATURE_TSC, c->x86_capability);
462
463 /* FXSR disabled? */
464 if (disable_x86_fxsr) {
465 clear_bit(X86_FEATURE_FXSR, c->x86_capability);
466 clear_bit(X86_FEATURE_XMM, c->x86_capability);
467 }
468
4f886511
CE
469 /* SEP disabled? */
470 if (disable_x86_sep)
471 clear_bit(X86_FEATURE_SEP, c->x86_capability);
472
1da177e4
LT
473 if (disable_pse)
474 clear_bit(X86_FEATURE_PSE, c->x86_capability);
475
476 /* If the model name is still unset, do table lookup. */
477 if ( !c->x86_model_id[0] ) {
478 char *p;
479 p = table_lookup_model(c);
480 if ( p )
481 strcpy(c->x86_model_id, p);
482 else
483 /* Last resort... */
484 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 485 c->x86, c->x86_model);
1da177e4
LT
486 }
487
1da177e4
LT
488 /*
489 * On SMP, boot_cpu_data holds the common feature set between
490 * all CPUs; so make sure that we indicate which features are
491 * common between the CPUs. The first time this routine gets
492 * executed, c == &boot_cpu_data.
493 */
494 if ( c != &boot_cpu_data ) {
495 /* AND the already accumulated flags with these */
496 for ( i = 0 ; i < NCAPINTS ; i++ )
497 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
498 }
499
500 /* Init Machine Check Exception if available. */
1da177e4 501 mcheck_init(c);
30d432df
AK
502
503 select_idle_routine(c);
a6c4e076 504}
31ab269a 505
a6c4e076
JF
506void __init identify_boot_cpu(void)
507{
508 identify_cpu(&boot_cpu_data);
509 sysenter_setup();
6fe940d6 510 enable_sep_cpu();
a6c4e076
JF
511 mtrr_bp_init();
512}
3b520b23 513
a6c4e076
JF
514void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
515{
516 BUG_ON(c == &boot_cpu_data);
517 identify_cpu(c);
518 enable_sep_cpu();
519 mtrr_ap_init();
1da177e4
LT
520}
521
522#ifdef CONFIG_X86_HT
3bc9b76b 523void __cpuinit detect_ht(struct cpuinfo_x86 *c)
1da177e4
LT
524{
525 u32 eax, ebx, ecx, edx;
94605eff 526 int index_msb, core_bits;
1da177e4 527
94605eff
SS
528 cpuid(1, &eax, &ebx, &ecx, &edx);
529
63518644 530 if (!cpu_has(c, X86_FEATURE_HT) || cpu_has(c, X86_FEATURE_CMP_LEGACY))
1da177e4
LT
531 return;
532
1da177e4
LT
533 smp_num_siblings = (ebx & 0xff0000) >> 16;
534
535 if (smp_num_siblings == 1) {
536 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
537 } else if (smp_num_siblings > 1 ) {
1da177e4
LT
538
539 if (smp_num_siblings > NR_CPUS) {
4b89aff9
RS
540 printk(KERN_WARNING "CPU: Unsupported number of the "
541 "siblings %d", smp_num_siblings);
1da177e4
LT
542 smp_num_siblings = 1;
543 return;
544 }
94605eff
SS
545
546 index_msb = get_count_order(smp_num_siblings);
4b89aff9 547 c->phys_proc_id = phys_pkg_id((ebx >> 24) & 0xFF, index_msb);
1da177e4
LT
548
549 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
4b89aff9 550 c->phys_proc_id);
3dd9d514 551
94605eff 552 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
3dd9d514 553
94605eff 554 index_msb = get_count_order(smp_num_siblings) ;
3dd9d514 555
94605eff 556 core_bits = get_count_order(c->x86_max_cores);
3dd9d514 557
4b89aff9 558 c->cpu_core_id = phys_pkg_id((ebx >> 24) & 0xFF, index_msb) &
94605eff 559 ((1 << core_bits) - 1);
3dd9d514 560
94605eff 561 if (c->x86_max_cores > 1)
3dd9d514 562 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
4b89aff9 563 c->cpu_core_id);
1da177e4
LT
564 }
565}
566#endif
567
3bc9b76b 568void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
1da177e4
LT
569{
570 char *vendor = NULL;
571
572 if (c->x86_vendor < X86_VENDOR_NUM)
573 vendor = this_cpu->c_vendor;
574 else if (c->cpuid_level >= 0)
575 vendor = c->x86_vendor_id;
576
577 if (vendor && strncmp(c->x86_model_id, vendor, strlen(vendor)))
578 printk("%s ", vendor);
579
580 if (!c->x86_model_id[0])
581 printk("%d86", c->x86);
582 else
583 printk("%s", c->x86_model_id);
584
585 if (c->x86_mask || c->cpuid_level >= 0)
586 printk(" stepping %02x\n", c->x86_mask);
587 else
588 printk("\n");
589}
590
3bc9b76b 591cpumask_t cpu_initialized __cpuinitdata = CPU_MASK_NONE;
1da177e4
LT
592
593/* This is hacky. :)
594 * We're emulating future behavior.
595 * In the future, the cpu-specific init functions will be called implicitly
596 * via the magic of initcalls.
597 * They will insert themselves into the cpu_devs structure.
598 * Then, when cpu_init() is called, we can just iterate over that array.
599 */
600
601extern int intel_cpu_init(void);
602extern int cyrix_init_cpu(void);
603extern int nsc_init_cpu(void);
604extern int amd_init_cpu(void);
605extern int centaur_init_cpu(void);
606extern int transmeta_init_cpu(void);
1da177e4
LT
607extern int nexgen_init_cpu(void);
608extern int umc_init_cpu(void);
609
610void __init early_cpu_init(void)
611{
612 intel_cpu_init();
613 cyrix_init_cpu();
614 nsc_init_cpu();
615 amd_init_cpu();
616 centaur_init_cpu();
617 transmeta_init_cpu();
1da177e4
LT
618 nexgen_init_cpu();
619 umc_init_cpu();
620 early_cpu_detect();
621
622#ifdef CONFIG_DEBUG_PAGEALLOC
623 /* pse is not compatible with on-the-fly unmapping,
624 * disable it even if the cpus claim to support it.
625 */
626 clear_bit(X86_FEATURE_PSE, boot_cpu_data.x86_capability);
627 disable_pse = 1;
628#endif
629}
62111195 630
7c3576d2 631/* Make sure %fs is initialized properly in idle threads */
f95d47ca
JF
632struct pt_regs * __devinit idle_regs(struct pt_regs *regs)
633{
634 memset(regs, 0, sizeof(struct pt_regs));
65ea5b03 635 regs->fs = __KERNEL_PERCPU;
f95d47ca
JF
636 return regs;
637}
638
c5413fbe
JF
639/* Current gdt points %fs at the "master" per-cpu area: after this,
640 * it's on the real one. */
641void switch_to_new_gdt(void)
642{
6b68f01b 643 struct desc_ptr gdt_descr;
c5413fbe
JF
644
645 gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
646 gdt_descr.size = GDT_SIZE - 1;
647 load_gdt(&gdt_descr);
648 asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
649}
650
d2cbcc49
RR
651/*
652 * cpu_init() initializes state that is per-CPU. Some data is already
653 * initialized (naturally) in the bootstrap process, such as the GDT
654 * and IDT. We reload them nevertheless, this function acts as a
655 * 'CPU state barrier', nothing should get across.
656 */
657void __cpuinit cpu_init(void)
9ee79a3d 658{
d2cbcc49
RR
659 int cpu = smp_processor_id();
660 struct task_struct *curr = current;
9ee79a3d
JB
661 struct tss_struct * t = &per_cpu(init_tss, cpu);
662 struct thread_struct *thread = &curr->thread;
62111195
JF
663
664 if (cpu_test_and_set(cpu, cpu_initialized)) {
665 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
666 for (;;) local_irq_enable();
667 }
668
669 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
670
671 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
672 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
673 if (tsc_disable && cpu_has_tsc) {
674 printk(KERN_NOTICE "Disabling TSC...\n");
675 /**** FIX-HPA: DOES THIS REALLY BELONG HERE? ****/
676 clear_bit(X86_FEATURE_TSC, boot_cpu_data.x86_capability);
677 set_in_cr4(X86_CR4_TSD);
678 }
679
4d37e7e3 680 load_idt(&idt_descr);
c5413fbe 681 switch_to_new_gdt();
1da177e4 682
1da177e4
LT
683 /*
684 * Set up and load the per-CPU TSS and LDT
685 */
686 atomic_inc(&init_mm.mm_count);
62111195
JF
687 curr->active_mm = &init_mm;
688 if (curr->mm)
689 BUG();
690 enter_lazy_tlb(&init_mm, curr);
1da177e4 691
faca6227 692 load_sp0(t, thread);
1da177e4
LT
693 set_tss_desc(cpu,t);
694 load_TR_desc();
695 load_LDT(&init_mm.context);
696
22c4e308 697#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
698 /* Set up doublefault TSS pointer in the GDT */
699 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 700#endif
1da177e4 701
464d1a78
JF
702 /* Clear %gs. */
703 asm volatile ("mov %0, %%gs" : : "r" (0));
1da177e4
LT
704
705 /* Clear all 6 debug registers: */
4bb0d3ec
ZA
706 set_debugreg(0, 0);
707 set_debugreg(0, 1);
708 set_debugreg(0, 2);
709 set_debugreg(0, 3);
710 set_debugreg(0, 6);
711 set_debugreg(0, 7);
1da177e4
LT
712
713 /*
714 * Force FPU initialization:
715 */
716 current_thread_info()->status = 0;
717 clear_used_math();
718 mxcsr_feature_mask_init();
719}
e1367daf
LS
720
721#ifdef CONFIG_HOTPLUG_CPU
3bc9b76b 722void __cpuinit cpu_uninit(void)
e1367daf
LS
723{
724 int cpu = raw_smp_processor_id();
725 cpu_clear(cpu, cpu_initialized);
726
727 /* lazy TLB state */
728 per_cpu(cpu_tlbstate, cpu).state = 0;
729 per_cpu(cpu_tlbstate, cpu).active_mm = &init_mm;
730}
731#endif