x86, ioapic: Consolidate mp_ioapic_routing[] into 'struct ioapic'
[linux-2.6-block.git] / arch / x86 / kernel / apic / x2apic_cluster.c
CommitLineData
12a67cf6
SS
1#include <linux/threads.h>
2#include <linux/cpumask.h>
3#include <linux/string.h>
4#include <linux/kernel.h>
5#include <linux/ctype.h>
6#include <linux/init.h>
1b9b89e7
YL
7#include <linux/dmar.h>
8
12a67cf6 9#include <asm/smp.h>
7b6aa335 10#include <asm/apic.h>
c1eeb2de 11#include <asm/ipi.h>
12a67cf6 12
2de1f33e 13static DEFINE_PER_CPU(u32, x86_cpu_to_logical_apicid);
12a67cf6 14
2caa3715 15static int x2apic_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
1b9b89e7 16{
ef1f87aa 17 return x2apic_enabled();
1b9b89e7
YL
18}
19
087d7e56
YL
20/*
21 * need to use more than cpu 0, because we need more vectors when
22 * MSI-X are used.
23 */
bcda016e 24static const struct cpumask *x2apic_target_cpus(void)
12a67cf6 25{
087d7e56 26 return cpu_online_mask;
12a67cf6
SS
27}
28
29/*
30 * for now each logical cpu is in its own vector allocation domain.
31 */
bcda016e 32static void x2apic_vector_allocation_domain(int cpu, struct cpumask *retmask)
12a67cf6 33{
bcda016e
MT
34 cpumask_clear(retmask);
35 cpumask_set_cpu(cpu, retmask);
12a67cf6
SS
36}
37
dac5f412
IM
38static void
39 __x2apic_send_IPI_dest(unsigned int apicid, int vector, unsigned int dest)
12a67cf6
SS
40{
41 unsigned long cfg;
42
43 cfg = __prepare_ICR(0, vector, dest);
44
45 /*
46 * send the IPI.
47 */
c1eeb2de 48 native_x2apic_icr_write(cfg, apicid);
12a67cf6
SS
49}
50
51/*
52 * for now, we send the IPI's one by one in the cpumask.
53 * TBD: Based on the cpu mask, we can send the IPI's to the cluster group
54 * at once. We have 16 cpu's in a cluster. This will minimize IPI register
55 * writes.
56 */
bcda016e 57static void x2apic_send_IPI_mask(const struct cpumask *mask, int vector)
12a67cf6 58{
12a67cf6 59 unsigned long query_cpu;
dac5f412 60 unsigned long flags;
12a67cf6 61
ce4e240c
SS
62 x2apic_wrmsr_fence();
63
12a67cf6 64 local_irq_save(flags);
dac5f412 65 for_each_cpu(query_cpu, mask) {
e7986739
MT
66 __x2apic_send_IPI_dest(
67 per_cpu(x86_cpu_to_logical_apicid, query_cpu),
bdb1a9b6 68 vector, apic->dest_logical);
dac5f412 69 }
12a67cf6
SS
70 local_irq_restore(flags);
71}
72
dac5f412
IM
73static void
74 x2apic_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
12a67cf6 75{
e7986739 76 unsigned long this_cpu = smp_processor_id();
dac5f412
IM
77 unsigned long query_cpu;
78 unsigned long flags;
12a67cf6 79
ce4e240c
SS
80 x2apic_wrmsr_fence();
81
e7986739 82 local_irq_save(flags);
dac5f412
IM
83 for_each_cpu(query_cpu, mask) {
84 if (query_cpu == this_cpu)
85 continue;
86 __x2apic_send_IPI_dest(
e7986739 87 per_cpu(x86_cpu_to_logical_apicid, query_cpu),
bdb1a9b6 88 vector, apic->dest_logical);
dac5f412 89 }
e7986739
MT
90 local_irq_restore(flags);
91}
12a67cf6 92
e7986739
MT
93static void x2apic_send_IPI_allbutself(int vector)
94{
e7986739 95 unsigned long this_cpu = smp_processor_id();
dac5f412
IM
96 unsigned long query_cpu;
97 unsigned long flags;
e7986739 98
ce4e240c
SS
99 x2apic_wrmsr_fence();
100
e7986739 101 local_irq_save(flags);
dac5f412
IM
102 for_each_online_cpu(query_cpu) {
103 if (query_cpu == this_cpu)
104 continue;
105 __x2apic_send_IPI_dest(
e7986739 106 per_cpu(x86_cpu_to_logical_apicid, query_cpu),
bdb1a9b6 107 vector, apic->dest_logical);
dac5f412 108 }
e7986739 109 local_irq_restore(flags);
12a67cf6
SS
110}
111
112static void x2apic_send_IPI_all(int vector)
113{
bcda016e 114 x2apic_send_IPI_mask(cpu_online_mask, vector);
12a67cf6
SS
115}
116
117static int x2apic_apic_id_registered(void)
118{
119 return 1;
120}
121
bcda016e 122static unsigned int x2apic_cpu_mask_to_apicid(const struct cpumask *cpumask)
12a67cf6 123{
12a67cf6 124 /*
7d87d536 125 * We're using fixed IRQ delivery, can only return one logical APIC ID.
12a67cf6
SS
126 * May as well be the first.
127 */
debccb3e
IM
128 int cpu = cpumask_first(cpumask);
129
e7986739 130 if ((unsigned)cpu < nr_cpu_ids)
12a67cf6
SS
131 return per_cpu(x86_cpu_to_logical_apicid, cpu);
132 else
133 return BAD_APICID;
134}
135
debccb3e
IM
136static unsigned int
137x2apic_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
138 const struct cpumask *andmask)
95d313cf
MT
139{
140 int cpu;
141
142 /*
7d87d536 143 * We're using fixed IRQ delivery, can only return one logical APIC ID.
95d313cf
MT
144 * May as well be the first.
145 */
debccb3e 146 for_each_cpu_and(cpu, cpumask, andmask) {
a775a38b
MT
147 if (cpumask_test_cpu(cpu, cpu_online_mask))
148 break;
debccb3e
IM
149 }
150
18374d89 151 return per_cpu(x86_cpu_to_logical_apicid, cpu);
95d313cf
MT
152}
153
ca6c8ed4 154static unsigned int x2apic_cluster_phys_get_apic_id(unsigned long x)
f910a9dc
YL
155{
156 unsigned int id;
157
158 id = x;
159 return id;
160}
161
162static unsigned long set_apic_id(unsigned int id)
163{
164 unsigned long x;
165
166 x = id;
167 return x;
168}
169
d4c9a9f3 170static int x2apic_cluster_phys_pkg_id(int initial_apicid, int index_msb)
12a67cf6 171{
d8c7eb34 172 return initial_apicid >> index_msb;
12a67cf6
SS
173}
174
175static void x2apic_send_IPI_self(int vector)
176{
177 apic_write(APIC_SELF_IPI, vector);
178}
179
180static void init_x2apic_ldr(void)
181{
182 int cpu = smp_processor_id();
183
184 per_cpu(x86_cpu_to_logical_apicid, cpu) = apic_read(APIC_LDR);
12a67cf6
SS
185}
186
be163a15 187struct apic apic_x2apic_cluster = {
504a3c3a
IM
188
189 .name = "cluster x2apic",
190 .probe = NULL,
191 .acpi_madt_oem_check = x2apic_acpi_madt_oem_check,
192 .apic_id_registered = x2apic_apic_id_registered,
193
f8987a10 194 .irq_delivery_mode = dest_LowestPrio,
0b06e734 195 .irq_dest_mode = 1, /* logical */
504a3c3a
IM
196
197 .target_cpus = x2apic_target_cpus,
08125d3e 198 .disable_esr = 0,
bdb1a9b6 199 .dest_logical = APIC_DEST_LOGICAL,
504a3c3a
IM
200 .check_apicid_used = NULL,
201 .check_apicid_present = NULL,
202
504a3c3a
IM
203 .vector_allocation_domain = x2apic_vector_allocation_domain,
204 .init_apic_ldr = init_x2apic_ldr,
205
206 .ioapic_phys_id_map = NULL,
207 .setup_apic_routing = NULL,
208 .multi_timer_check = NULL,
a21769a4 209 .cpu_present_to_apicid = default_cpu_present_to_apicid,
504a3c3a
IM
210 .apicid_to_cpu_present = NULL,
211 .setup_portio_remap = NULL,
a27a6210 212 .check_phys_apicid_present = default_check_phys_apicid_present,
504a3c3a 213 .enable_apic_mode = NULL,
d4c9a9f3 214 .phys_pkg_id = x2apic_cluster_phys_pkg_id,
504a3c3a
IM
215 .mps_oem_check = NULL,
216
ca6c8ed4 217 .get_apic_id = x2apic_cluster_phys_get_apic_id,
504a3c3a
IM
218 .set_apic_id = set_apic_id,
219 .apic_id_mask = 0xFFFFFFFFu,
220
221 .cpu_mask_to_apicid = x2apic_cpu_mask_to_apicid,
222 .cpu_mask_to_apicid_and = x2apic_cpu_mask_to_apicid_and,
223
224 .send_IPI_mask = x2apic_send_IPI_mask,
225 .send_IPI_mask_allbutself = x2apic_send_IPI_mask_allbutself,
226 .send_IPI_allbutself = x2apic_send_IPI_allbutself,
227 .send_IPI_all = x2apic_send_IPI_all,
228 .send_IPI_self = x2apic_send_IPI_self,
229
abfa584c
IM
230 .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
231 .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
504a3c3a
IM
232 .wait_for_init_deassert = NULL,
233 .smp_callin_clear_local_apic = NULL,
504a3c3a 234 .inquire_remote_apic = NULL,
c1eeb2de
YL
235
236 .read = native_apic_msr_read,
237 .write = native_apic_msr_write,
238 .icr_read = native_x2apic_icr_read,
239 .icr_write = native_x2apic_icr_write,
240 .wait_icr_idle = native_x2apic_wait_icr_idle,
241 .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
12a67cf6 242};