x86, x2apic: Move the common bits to x2apic.h
[linux-2.6-block.git] / arch / x86 / kernel / apic / x2apic_cluster.c
CommitLineData
12a67cf6
SS
1#include <linux/threads.h>
2#include <linux/cpumask.h>
3#include <linux/string.h>
4#include <linux/kernel.h>
5#include <linux/ctype.h>
6#include <linux/init.h>
1b9b89e7 7#include <linux/dmar.h>
9d0fa6c5 8#include <linux/cpu.h>
1b9b89e7 9
12a67cf6 10#include <asm/smp.h>
79deb8e5 11#include <asm/x2apic.h>
12a67cf6 12
2de1f33e 13static DEFINE_PER_CPU(u32, x86_cpu_to_logical_apicid);
a39d1f3f 14static DEFINE_PER_CPU(cpumask_var_t, cpus_in_cluster);
9d0fa6c5 15static DEFINE_PER_CPU(cpumask_var_t, ipi_mask);
12a67cf6 16
2caa3715 17static int x2apic_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
1b9b89e7 18{
ef1f87aa 19 return x2apic_enabled();
1b9b89e7
YL
20}
21
a39d1f3f
CG
22static inline u32 x2apic_cluster(int cpu)
23{
24 return per_cpu(x86_cpu_to_logical_apicid, cpu) >> 16;
25}
26
a27d0b5e
SS
27static void
28__x2apic_send_IPI_mask(const struct cpumask *mask, int vector, int apic_dest)
12a67cf6 29{
9d0fa6c5
CG
30 struct cpumask *cpus_in_cluster_ptr;
31 struct cpumask *ipi_mask_ptr;
32 unsigned int cpu, this_cpu;
dac5f412 33 unsigned long flags;
9d0fa6c5 34 u32 dest;
12a67cf6 35
ce4e240c
SS
36 x2apic_wrmsr_fence();
37
12a67cf6 38 local_irq_save(flags);
a27d0b5e
SS
39
40 this_cpu = smp_processor_id();
9d0fa6c5
CG
41
42 /*
43 * We are to modify mask, so we need an own copy
44 * and be sure it's manipulated with irq off.
45 */
46 ipi_mask_ptr = __raw_get_cpu_var(ipi_mask);
47 cpumask_copy(ipi_mask_ptr, mask);
48
49 /*
50 * The idea is to send one IPI per cluster.
51 */
52 for_each_cpu(cpu, ipi_mask_ptr) {
53 unsigned long i;
54
55 cpus_in_cluster_ptr = per_cpu(cpus_in_cluster, cpu);
56 dest = 0;
57
58 /* Collect cpus in cluster. */
59 for_each_cpu_and(i, ipi_mask_ptr, cpus_in_cluster_ptr) {
60 if (apic_dest == APIC_DEST_ALLINC || i != this_cpu)
61 dest |= per_cpu(x86_cpu_to_logical_apicid, i);
62 }
63
64 if (!dest)
a27d0b5e 65 continue;
9d0fa6c5
CG
66
67 __x2apic_send_IPI_dest(dest, vector, apic->dest_logical);
68 /*
69 * Cluster sibling cpus should be discared now so
70 * we would not send IPI them second time.
71 */
72 cpumask_andnot(ipi_mask_ptr, ipi_mask_ptr, cpus_in_cluster_ptr);
dac5f412 73 }
a27d0b5e 74
12a67cf6
SS
75 local_irq_restore(flags);
76}
77
a27d0b5e
SS
78static void x2apic_send_IPI_mask(const struct cpumask *mask, int vector)
79{
80 __x2apic_send_IPI_mask(mask, vector, APIC_DEST_ALLINC);
81}
82
dac5f412
IM
83static void
84 x2apic_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
12a67cf6 85{
a27d0b5e 86 __x2apic_send_IPI_mask(mask, vector, APIC_DEST_ALLBUT);
e7986739 87}
12a67cf6 88
e7986739
MT
89static void x2apic_send_IPI_allbutself(int vector)
90{
a27d0b5e 91 __x2apic_send_IPI_mask(cpu_online_mask, vector, APIC_DEST_ALLBUT);
12a67cf6
SS
92}
93
94static void x2apic_send_IPI_all(int vector)
95{
a27d0b5e 96 __x2apic_send_IPI_mask(cpu_online_mask, vector, APIC_DEST_ALLINC);
12a67cf6
SS
97}
98
bcda016e 99static unsigned int x2apic_cpu_mask_to_apicid(const struct cpumask *cpumask)
12a67cf6 100{
12a67cf6 101 /*
7d87d536 102 * We're using fixed IRQ delivery, can only return one logical APIC ID.
12a67cf6
SS
103 * May as well be the first.
104 */
debccb3e
IM
105 int cpu = cpumask_first(cpumask);
106
e7986739 107 if ((unsigned)cpu < nr_cpu_ids)
12a67cf6
SS
108 return per_cpu(x86_cpu_to_logical_apicid, cpu);
109 else
110 return BAD_APICID;
111}
112
debccb3e
IM
113static unsigned int
114x2apic_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
115 const struct cpumask *andmask)
95d313cf
MT
116{
117 int cpu;
118
119 /*
7d87d536 120 * We're using fixed IRQ delivery, can only return one logical APIC ID.
95d313cf
MT
121 * May as well be the first.
122 */
debccb3e 123 for_each_cpu_and(cpu, cpumask, andmask) {
a775a38b
MT
124 if (cpumask_test_cpu(cpu, cpu_online_mask))
125 break;
debccb3e
IM
126 }
127
18374d89 128 return per_cpu(x86_cpu_to_logical_apicid, cpu);
95d313cf
MT
129}
130
12a67cf6 131static void init_x2apic_ldr(void)
a39d1f3f
CG
132{
133 unsigned int this_cpu = smp_processor_id();
134 unsigned int cpu;
135
136 per_cpu(x86_cpu_to_logical_apicid, this_cpu) = apic_read(APIC_LDR);
137
138 __cpu_set(this_cpu, per_cpu(cpus_in_cluster, this_cpu));
139 for_each_online_cpu(cpu) {
140 if (x2apic_cluster(this_cpu) != x2apic_cluster(cpu))
141 continue;
142 __cpu_set(this_cpu, per_cpu(cpus_in_cluster, cpu));
143 __cpu_set(cpu, per_cpu(cpus_in_cluster, this_cpu));
144 }
145}
146
147 /*
148 * At CPU state changes, update the x2apic cluster sibling info.
149 */
150static int __cpuinit
151update_clusterinfo(struct notifier_block *nfb, unsigned long action, void *hcpu)
152{
153 unsigned int this_cpu = (unsigned long)hcpu;
154 unsigned int cpu;
155 int err = 0;
156
157 switch (action) {
158 case CPU_UP_PREPARE:
159 if (!zalloc_cpumask_var(&per_cpu(cpus_in_cluster, this_cpu),
160 GFP_KERNEL)) {
161 err = -ENOMEM;
9d0fa6c5
CG
162 } else if (!zalloc_cpumask_var(&per_cpu(ipi_mask, this_cpu),
163 GFP_KERNEL)) {
164 free_cpumask_var(per_cpu(cpus_in_cluster, this_cpu));
165 err = -ENOMEM;
a39d1f3f
CG
166 }
167 break;
168 case CPU_UP_CANCELED:
169 case CPU_UP_CANCELED_FROZEN:
170 case CPU_DEAD:
171 for_each_online_cpu(cpu) {
172 if (x2apic_cluster(this_cpu) != x2apic_cluster(cpu))
173 continue;
174 __cpu_clear(this_cpu, per_cpu(cpus_in_cluster, cpu));
175 __cpu_clear(cpu, per_cpu(cpus_in_cluster, this_cpu));
176 }
177 free_cpumask_var(per_cpu(cpus_in_cluster, this_cpu));
9d0fa6c5 178 free_cpumask_var(per_cpu(ipi_mask, this_cpu));
a39d1f3f
CG
179 break;
180 }
181
182 return notifier_from_errno(err);
183}
184
185static struct notifier_block __refdata x2apic_cpu_notifier = {
186 .notifier_call = update_clusterinfo,
187};
188
189static int x2apic_init_cpu_notifier(void)
12a67cf6
SS
190{
191 int cpu = smp_processor_id();
192
a39d1f3f 193 zalloc_cpumask_var(&per_cpu(cpus_in_cluster, cpu), GFP_KERNEL);
9d0fa6c5 194 zalloc_cpumask_var(&per_cpu(ipi_mask, cpu), GFP_KERNEL);
a39d1f3f 195
9d0fa6c5 196 BUG_ON(!per_cpu(cpus_in_cluster, cpu) || !per_cpu(ipi_mask, cpu));
a39d1f3f
CG
197
198 __cpu_set(cpu, per_cpu(cpus_in_cluster, cpu));
199 register_hotcpu_notifier(&x2apic_cpu_notifier);
200 return 1;
12a67cf6
SS
201}
202
9ebd680b
SS
203static int x2apic_cluster_probe(void)
204{
a39d1f3f
CG
205 if (x2apic_mode)
206 return x2apic_init_cpu_notifier();
207 else
208 return 0;
9ebd680b
SS
209}
210
be163a15 211struct apic apic_x2apic_cluster = {
504a3c3a
IM
212
213 .name = "cluster x2apic",
9ebd680b 214 .probe = x2apic_cluster_probe,
504a3c3a
IM
215 .acpi_madt_oem_check = x2apic_acpi_madt_oem_check,
216 .apic_id_registered = x2apic_apic_id_registered,
217
f8987a10 218 .irq_delivery_mode = dest_LowestPrio,
0b06e734 219 .irq_dest_mode = 1, /* logical */
504a3c3a
IM
220
221 .target_cpus = x2apic_target_cpus,
08125d3e 222 .disable_esr = 0,
bdb1a9b6 223 .dest_logical = APIC_DEST_LOGICAL,
504a3c3a
IM
224 .check_apicid_used = NULL,
225 .check_apicid_present = NULL,
226
504a3c3a
IM
227 .vector_allocation_domain = x2apic_vector_allocation_domain,
228 .init_apic_ldr = init_x2apic_ldr,
229
230 .ioapic_phys_id_map = NULL,
231 .setup_apic_routing = NULL,
232 .multi_timer_check = NULL,
a21769a4 233 .cpu_present_to_apicid = default_cpu_present_to_apicid,
504a3c3a
IM
234 .apicid_to_cpu_present = NULL,
235 .setup_portio_remap = NULL,
a27a6210 236 .check_phys_apicid_present = default_check_phys_apicid_present,
504a3c3a 237 .enable_apic_mode = NULL,
79deb8e5 238 .phys_pkg_id = x2apic_phys_pkg_id,
504a3c3a
IM
239 .mps_oem_check = NULL,
240
79deb8e5
CG
241 .get_apic_id = x2apic_get_apic_id,
242 .set_apic_id = x2apic_set_apic_id,
504a3c3a
IM
243 .apic_id_mask = 0xFFFFFFFFu,
244
245 .cpu_mask_to_apicid = x2apic_cpu_mask_to_apicid,
246 .cpu_mask_to_apicid_and = x2apic_cpu_mask_to_apicid_and,
247
248 .send_IPI_mask = x2apic_send_IPI_mask,
249 .send_IPI_mask_allbutself = x2apic_send_IPI_mask_allbutself,
250 .send_IPI_allbutself = x2apic_send_IPI_allbutself,
251 .send_IPI_all = x2apic_send_IPI_all,
252 .send_IPI_self = x2apic_send_IPI_self,
253
abfa584c
IM
254 .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
255 .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
504a3c3a
IM
256 .wait_for_init_deassert = NULL,
257 .smp_callin_clear_local_apic = NULL,
504a3c3a 258 .inquire_remote_apic = NULL,
c1eeb2de
YL
259
260 .read = native_apic_msr_read,
261 .write = native_apic_msr_write,
262 .icr_read = native_x2apic_icr_read,
263 .icr_write = native_x2apic_icr_write,
264 .wait_icr_idle = native_x2apic_wait_icr_idle,
265 .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
12a67cf6 266};