x86: Constify irqdomain ops
[linux-2.6-block.git] / arch / x86 / kernel / apic / vector.c
CommitLineData
74afab7a
JL
1/*
2 * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
b5dc8e6c
JL
6 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Enable support of hierarchical irqdomains
74afab7a
JL
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/interrupt.h>
14#include <linux/init.h>
15#include <linux/compiler.h>
74afab7a 16#include <linux/slab.h>
d746d1eb 17#include <asm/irqdomain.h>
74afab7a
JL
18#include <asm/hw_irq.h>
19#include <asm/apic.h>
20#include <asm/i8259.h>
21#include <asm/desc.h>
22#include <asm/irq_remapping.h>
23
7f3262ed
JL
24struct apic_chip_data {
25 struct irq_cfg cfg;
26 cpumask_var_t domain;
27 cpumask_var_t old_domain;
28 u8 move_in_progress : 1;
29};
30
b5dc8e6c 31struct irq_domain *x86_vector_domain;
74afab7a 32static DEFINE_RAW_SPINLOCK(vector_lock);
f7fa7aee 33static cpumask_var_t vector_cpumask;
b5dc8e6c 34static struct irq_chip lapic_controller;
13315320 35#ifdef CONFIG_X86_IO_APIC
7f3262ed 36static struct apic_chip_data *legacy_irq_data[NR_IRQS_LEGACY];
13315320 37#endif
74afab7a
JL
38
39void lock_vector_lock(void)
40{
41 /* Used to the online set of cpus does not change
42 * during assign_irq_vector.
43 */
44 raw_spin_lock(&vector_lock);
45}
46
47void unlock_vector_lock(void)
48{
49 raw_spin_unlock(&vector_lock);
50}
51
7f3262ed 52static struct apic_chip_data *apic_chip_data(struct irq_data *irq_data)
74afab7a 53{
b5dc8e6c
JL
54 if (!irq_data)
55 return NULL;
56
57 while (irq_data->parent_data)
58 irq_data = irq_data->parent_data;
59
74afab7a
JL
60 return irq_data->chip_data;
61}
62
7f3262ed
JL
63struct irq_cfg *irqd_cfg(struct irq_data *irq_data)
64{
65 struct apic_chip_data *data = apic_chip_data(irq_data);
66
67 return data ? &data->cfg : NULL;
68}
69
70struct irq_cfg *irq_cfg(unsigned int irq)
74afab7a 71{
7f3262ed
JL
72 return irqd_cfg(irq_get_irq_data(irq));
73}
74afab7a 74
7f3262ed
JL
75static struct apic_chip_data *alloc_apic_chip_data(int node)
76{
77 struct apic_chip_data *data;
78
79 data = kzalloc_node(sizeof(*data), GFP_KERNEL, node);
80 if (!data)
74afab7a 81 return NULL;
7f3262ed
JL
82 if (!zalloc_cpumask_var_node(&data->domain, GFP_KERNEL, node))
83 goto out_data;
84 if (!zalloc_cpumask_var_node(&data->old_domain, GFP_KERNEL, node))
74afab7a 85 goto out_domain;
7f3262ed 86 return data;
74afab7a 87out_domain:
7f3262ed
JL
88 free_cpumask_var(data->domain);
89out_data:
90 kfree(data);
74afab7a
JL
91 return NULL;
92}
93
7f3262ed 94static void free_apic_chip_data(struct apic_chip_data *data)
74afab7a 95{
7f3262ed
JL
96 if (data) {
97 free_cpumask_var(data->domain);
98 free_cpumask_var(data->old_domain);
99 kfree(data);
b5dc8e6c 100 }
74afab7a
JL
101}
102
7f3262ed
JL
103static int __assign_irq_vector(int irq, struct apic_chip_data *d,
104 const struct cpumask *mask)
74afab7a
JL
105{
106 /*
107 * NOTE! The local APIC isn't very good at handling
108 * multiple interrupts at the same interrupt level.
109 * As the interrupt level is determined by taking the
110 * vector number and shifting that right by 4, we
111 * want to spread these out a bit so that they don't
112 * all fall in the same interrupt level.
113 *
114 * Also, we've got to be careful not to trash gate
115 * 0x80, because int 0x80 is hm, kind of importantish. ;)
116 */
117 static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
118 static int current_offset = VECTOR_OFFSET_START % 16;
119 int cpu, err;
74afab7a 120
7f3262ed 121 if (d->move_in_progress)
74afab7a
JL
122 return -EBUSY;
123
74afab7a
JL
124 /* Only try and allocate irqs on cpus that are present */
125 err = -ENOSPC;
7f3262ed 126 cpumask_clear(d->old_domain);
74afab7a
JL
127 cpu = cpumask_first_and(mask, cpu_online_mask);
128 while (cpu < nr_cpu_ids) {
129 int new_cpu, vector, offset;
130
f7fa7aee 131 apic->vector_allocation_domain(cpu, vector_cpumask, mask);
74afab7a 132
f7fa7aee 133 if (cpumask_subset(vector_cpumask, d->domain)) {
74afab7a 134 err = 0;
f7fa7aee 135 if (cpumask_equal(vector_cpumask, d->domain))
74afab7a
JL
136 break;
137 /*
138 * New cpumask using the vector is a proper subset of
139 * the current in use mask. So cleanup the vector
140 * allocation for the members that are not used anymore.
141 */
f7fa7aee
JL
142 cpumask_andnot(d->old_domain, d->domain,
143 vector_cpumask);
7f3262ed
JL
144 d->move_in_progress =
145 cpumask_intersects(d->old_domain, cpu_online_mask);
f7fa7aee 146 cpumask_and(d->domain, d->domain, vector_cpumask);
74afab7a
JL
147 break;
148 }
149
150 vector = current_vector;
151 offset = current_offset;
152next:
153 vector += 16;
154 if (vector >= first_system_vector) {
155 offset = (offset + 1) % 16;
156 vector = FIRST_EXTERNAL_VECTOR + offset;
157 }
158
159 if (unlikely(current_vector == vector)) {
f7fa7aee
JL
160 cpumask_or(d->old_domain, d->old_domain,
161 vector_cpumask);
162 cpumask_andnot(vector_cpumask, mask, d->old_domain);
163 cpu = cpumask_first_and(vector_cpumask,
164 cpu_online_mask);
74afab7a
JL
165 continue;
166 }
167
168 if (test_bit(vector, used_vectors))
169 goto next;
170
f7fa7aee 171 for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask) {
74afab7a
JL
172 if (per_cpu(vector_irq, new_cpu)[vector] >
173 VECTOR_UNDEFINED)
174 goto next;
175 }
176 /* Found one! */
177 current_vector = vector;
178 current_offset = offset;
7f3262ed
JL
179 if (d->cfg.vector) {
180 cpumask_copy(d->old_domain, d->domain);
181 d->move_in_progress =
182 cpumask_intersects(d->old_domain, cpu_online_mask);
74afab7a 183 }
f7fa7aee 184 for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask)
74afab7a 185 per_cpu(vector_irq, new_cpu)[vector] = irq;
7f3262ed 186 d->cfg.vector = vector;
f7fa7aee 187 cpumask_copy(d->domain, vector_cpumask);
74afab7a
JL
188 err = 0;
189 break;
190 }
74afab7a 191
5f0052f9
JL
192 if (!err) {
193 /* cache destination APIC IDs into cfg->dest_apicid */
7f3262ed
JL
194 err = apic->cpu_mask_to_apicid_and(mask, d->domain,
195 &d->cfg.dest_apicid);
5f0052f9
JL
196 }
197
74afab7a
JL
198 return err;
199}
200
7f3262ed 201static int assign_irq_vector(int irq, struct apic_chip_data *data,
f970510c 202 const struct cpumask *mask)
74afab7a
JL
203{
204 int err;
205 unsigned long flags;
206
207 raw_spin_lock_irqsave(&vector_lock, flags);
7f3262ed 208 err = __assign_irq_vector(irq, data, mask);
74afab7a
JL
209 raw_spin_unlock_irqrestore(&vector_lock, flags);
210 return err;
211}
212
7f3262ed 213static void clear_irq_vector(int irq, struct apic_chip_data *data)
74afab7a
JL
214{
215 int cpu, vector;
216 unsigned long flags;
217
218 raw_spin_lock_irqsave(&vector_lock, flags);
7f3262ed 219 BUG_ON(!data->cfg.vector);
74afab7a 220
7f3262ed
JL
221 vector = data->cfg.vector;
222 for_each_cpu_and(cpu, data->domain, cpu_online_mask)
74afab7a
JL
223 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
224
7f3262ed
JL
225 data->cfg.vector = 0;
226 cpumask_clear(data->domain);
74afab7a 227
7f3262ed 228 if (likely(!data->move_in_progress)) {
74afab7a
JL
229 raw_spin_unlock_irqrestore(&vector_lock, flags);
230 return;
231 }
232
7f3262ed 233 for_each_cpu_and(cpu, data->old_domain, cpu_online_mask) {
74afab7a
JL
234 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
235 vector++) {
236 if (per_cpu(vector_irq, cpu)[vector] != irq)
237 continue;
238 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
239 break;
240 }
241 }
7f3262ed 242 data->move_in_progress = 0;
74afab7a
JL
243 raw_spin_unlock_irqrestore(&vector_lock, flags);
244}
245
b5dc8e6c
JL
246void init_irq_alloc_info(struct irq_alloc_info *info,
247 const struct cpumask *mask)
248{
249 memset(info, 0, sizeof(*info));
250 info->mask = mask;
251}
252
253void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
254{
255 if (src)
256 *dst = *src;
257 else
258 memset(dst, 0, sizeof(*dst));
259}
260
261static inline const struct cpumask *
262irq_alloc_info_get_mask(struct irq_alloc_info *info)
263{
264 return (!info || !info->mask) ? apic->target_cpus() : info->mask;
265}
266
267static void x86_vector_free_irqs(struct irq_domain *domain,
268 unsigned int virq, unsigned int nr_irqs)
269{
270 struct irq_data *irq_data;
271 int i;
272
273 for (i = 0; i < nr_irqs; i++) {
274 irq_data = irq_domain_get_irq_data(x86_vector_domain, virq + i);
275 if (irq_data && irq_data->chip_data) {
b5dc8e6c 276 clear_irq_vector(virq + i, irq_data->chip_data);
7f3262ed 277 free_apic_chip_data(irq_data->chip_data);
13315320
JL
278#ifdef CONFIG_X86_IO_APIC
279 if (virq + i < nr_legacy_irqs())
7f3262ed 280 legacy_irq_data[virq + i] = NULL;
13315320 281#endif
b5dc8e6c
JL
282 irq_domain_reset_irq_data(irq_data);
283 }
284 }
285}
286
287static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
288 unsigned int nr_irqs, void *arg)
289{
290 struct irq_alloc_info *info = arg;
7f3262ed 291 struct apic_chip_data *data;
b5dc8e6c
JL
292 const struct cpumask *mask;
293 struct irq_data *irq_data;
b5dc8e6c
JL
294 int i, err;
295
296 if (disable_apic)
297 return -ENXIO;
298
299 /* Currently vector allocator can't guarantee contiguous allocations */
300 if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
301 return -ENOSYS;
302
303 mask = irq_alloc_info_get_mask(info);
304 for (i = 0; i < nr_irqs; i++) {
305 irq_data = irq_domain_get_irq_data(domain, virq + i);
306 BUG_ON(!irq_data);
13315320 307#ifdef CONFIG_X86_IO_APIC
7f3262ed
JL
308 if (virq + i < nr_legacy_irqs() && legacy_irq_data[virq + i])
309 data = legacy_irq_data[virq + i];
13315320
JL
310 else
311#endif
7f3262ed
JL
312 data = alloc_apic_chip_data(irq_data->node);
313 if (!data) {
b5dc8e6c
JL
314 err = -ENOMEM;
315 goto error;
316 }
317
318 irq_data->chip = &lapic_controller;
7f3262ed 319 irq_data->chip_data = data;
b5dc8e6c 320 irq_data->hwirq = virq + i;
7f3262ed 321 err = assign_irq_vector(virq, data, mask);
b5dc8e6c
JL
322 if (err)
323 goto error;
324 }
325
326 return 0;
327
328error:
329 x86_vector_free_irqs(domain, virq, i + 1);
330 return err;
331}
332
eb18cf55
TG
333static const struct irq_domain_ops x86_vector_domain_ops = {
334 .alloc = x86_vector_alloc_irqs,
335 .free = x86_vector_free_irqs,
b5dc8e6c
JL
336};
337
11d686e9
JL
338int __init arch_probe_nr_irqs(void)
339{
340 int nr;
341
342 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
343 nr_irqs = NR_VECTORS * nr_cpu_ids;
344
345 nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
346#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
347 /*
348 * for MSI and HT dyn irq
349 */
350 if (gsi_top <= NR_IRQS_LEGACY)
351 nr += 8 * nr_cpu_ids;
352 else
353 nr += gsi_top * 16;
354#endif
355 if (nr < nr_irqs)
356 nr_irqs = nr;
357
358 return nr_legacy_irqs();
359}
360
13315320
JL
361#ifdef CONFIG_X86_IO_APIC
362static void init_legacy_irqs(void)
363{
364 int i, node = cpu_to_node(0);
7f3262ed 365 struct apic_chip_data *data;
13315320
JL
366
367 /*
368 * For legacy IRQ's, start with assigning irq0 to irq15 to
369 * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
370 */
371 for (i = 0; i < nr_legacy_irqs(); i++) {
7f3262ed
JL
372 data = legacy_irq_data[i] = alloc_apic_chip_data(node);
373 BUG_ON(!data);
13315320
JL
374 /*
375 * For legacy IRQ's, start with assigning irq0 to irq15 to
376 * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
377 */
7f3262ed
JL
378 data->cfg.vector = IRQ0_VECTOR + i;
379 cpumask_setall(data->domain);
380 irq_set_chip_data(i, data);
13315320
JL
381 }
382}
383#else
384static void init_legacy_irqs(void) { }
385#endif
386
11d686e9
JL
387int __init arch_early_irq_init(void)
388{
13315320
JL
389 init_legacy_irqs();
390
b5dc8e6c
JL
391 x86_vector_domain = irq_domain_add_tree(NULL, &x86_vector_domain_ops,
392 NULL);
393 BUG_ON(x86_vector_domain == NULL);
394 irq_set_default_host(x86_vector_domain);
395
52f518a3 396 arch_init_msi_domain(x86_vector_domain);
49e07d8f 397 arch_init_htirq_domain(x86_vector_domain);
52f518a3 398
f7fa7aee
JL
399 BUG_ON(!alloc_cpumask_var(&vector_cpumask, GFP_KERNEL));
400
11d686e9
JL
401 return arch_early_ioapic_init();
402}
403
74afab7a
JL
404static void __setup_vector_irq(int cpu)
405{
406 /* Initialize vector_irq on a new cpu */
407 int irq, vector;
7f3262ed 408 struct apic_chip_data *data;
74afab7a
JL
409
410 /*
411 * vector_lock will make sure that we don't run into irq vector
412 * assignments that might be happening on another cpu in parallel,
413 * while we setup our initial vector to irq mappings.
414 */
415 raw_spin_lock(&vector_lock);
416 /* Mark the inuse vectors */
417 for_each_active_irq(irq) {
7f3262ed
JL
418 data = apic_chip_data(irq_get_irq_data(irq));
419 if (!data)
74afab7a
JL
420 continue;
421
7f3262ed 422 if (!cpumask_test_cpu(cpu, data->domain))
74afab7a 423 continue;
7f3262ed 424 vector = data->cfg.vector;
74afab7a
JL
425 per_cpu(vector_irq, cpu)[vector] = irq;
426 }
427 /* Mark the free vectors */
428 for (vector = 0; vector < NR_VECTORS; ++vector) {
429 irq = per_cpu(vector_irq, cpu)[vector];
430 if (irq <= VECTOR_UNDEFINED)
431 continue;
432
7f3262ed
JL
433 data = apic_chip_data(irq_get_irq_data(irq));
434 if (!cpumask_test_cpu(cpu, data->domain))
74afab7a
JL
435 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
436 }
437 raw_spin_unlock(&vector_lock);
438}
439
440/*
441 * Setup the vector to irq mappings.
442 */
443void setup_vector_irq(int cpu)
444{
445 int irq;
446
447 /*
448 * On most of the platforms, legacy PIC delivers the interrupts on the
449 * boot cpu. But there are certain platforms where PIC interrupts are
450 * delivered to multiple cpu's. If the legacy IRQ is handled by the
451 * legacy PIC, for the new cpu that is coming online, setup the static
452 * legacy vector to irq mapping:
453 */
454 for (irq = 0; irq < nr_legacy_irqs(); irq++)
455 per_cpu(vector_irq, cpu)[IRQ0_VECTOR + irq] = irq;
456
457 __setup_vector_irq(cpu);
458}
459
7f3262ed 460static int apic_retrigger_irq(struct irq_data *irq_data)
74afab7a 461{
7f3262ed 462 struct apic_chip_data *data = apic_chip_data(irq_data);
74afab7a
JL
463 unsigned long flags;
464 int cpu;
465
466 raw_spin_lock_irqsave(&vector_lock, flags);
7f3262ed
JL
467 cpu = cpumask_first_and(data->domain, cpu_online_mask);
468 apic->send_IPI_mask(cpumask_of(cpu), data->cfg.vector);
74afab7a
JL
469 raw_spin_unlock_irqrestore(&vector_lock, flags);
470
471 return 1;
472}
473
474void apic_ack_edge(struct irq_data *data)
475{
a9786091 476 irq_complete_move(irqd_cfg(data));
74afab7a
JL
477 irq_move_irq(data);
478 ack_APIC_irq();
479}
480
68f9f440
JL
481static int apic_set_affinity(struct irq_data *irq_data,
482 const struct cpumask *dest, bool force)
b5dc8e6c 483{
7f3262ed 484 struct apic_chip_data *data = irq_data->chip_data;
b5dc8e6c
JL
485 int err, irq = irq_data->irq;
486
487 if (!config_enabled(CONFIG_SMP))
488 return -EPERM;
489
490 if (!cpumask_intersects(dest, cpu_online_mask))
491 return -EINVAL;
492
7f3262ed 493 err = assign_irq_vector(irq, data, dest);
b5dc8e6c
JL
494 if (err) {
495 struct irq_data *top = irq_get_irq_data(irq);
496
7f3262ed 497 if (assign_irq_vector(irq, data, top->affinity))
b5dc8e6c
JL
498 pr_err("Failed to recover vector for irq %d\n", irq);
499 return err;
500 }
501
502 return IRQ_SET_MASK_OK;
503}
504
505static struct irq_chip lapic_controller = {
506 .irq_ack = apic_ack_edge,
68f9f440 507 .irq_set_affinity = apic_set_affinity,
b5dc8e6c
JL
508 .irq_retrigger = apic_retrigger_irq,
509};
510
74afab7a 511#ifdef CONFIG_SMP
7f3262ed 512static void __send_cleanup_vector(struct apic_chip_data *data)
74afab7a
JL
513{
514 cpumask_var_t cleanup_mask;
515
516 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
517 unsigned int i;
518
7f3262ed 519 for_each_cpu_and(i, data->old_domain, cpu_online_mask)
74afab7a
JL
520 apic->send_IPI_mask(cpumask_of(i),
521 IRQ_MOVE_CLEANUP_VECTOR);
522 } else {
7f3262ed 523 cpumask_and(cleanup_mask, data->old_domain, cpu_online_mask);
74afab7a
JL
524 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
525 free_cpumask_var(cleanup_mask);
526 }
7f3262ed 527 data->move_in_progress = 0;
74afab7a
JL
528}
529
c6c2002b
JL
530void send_cleanup_vector(struct irq_cfg *cfg)
531{
7f3262ed
JL
532 struct apic_chip_data *data;
533
534 data = container_of(cfg, struct apic_chip_data, cfg);
535 if (data->move_in_progress)
536 __send_cleanup_vector(data);
c6c2002b
JL
537}
538
74afab7a
JL
539asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
540{
541 unsigned vector, me;
542
543 ack_APIC_irq();
544 irq_enter();
545 exit_idle();
546
547 me = smp_processor_id();
548 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
549 int irq;
550 unsigned int irr;
551 struct irq_desc *desc;
7f3262ed 552 struct apic_chip_data *data;
74afab7a
JL
553
554 irq = __this_cpu_read(vector_irq[vector]);
555
556 if (irq <= VECTOR_UNDEFINED)
557 continue;
558
559 desc = irq_to_desc(irq);
560 if (!desc)
561 continue;
562
7f3262ed
JL
563 data = apic_chip_data(&desc->irq_data);
564 if (!data)
74afab7a
JL
565 continue;
566
567 raw_spin_lock(&desc->lock);
568
569 /*
570 * Check if the irq migration is in progress. If so, we
571 * haven't received the cleanup request yet for this irq.
572 */
7f3262ed 573 if (data->move_in_progress)
74afab7a
JL
574 goto unlock;
575
7f3262ed
JL
576 if (vector == data->cfg.vector &&
577 cpumask_test_cpu(me, data->domain))
74afab7a
JL
578 goto unlock;
579
580 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
581 /*
582 * Check if the vector that needs to be cleanedup is
583 * registered at the cpu's IRR. If so, then this is not
584 * the best time to clean it up. Lets clean it up in the
585 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
586 * to myself.
587 */
588 if (irr & (1 << (vector % 32))) {
589 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
590 goto unlock;
591 }
592 __this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
593unlock:
594 raw_spin_unlock(&desc->lock);
595 }
596
597 irq_exit();
598}
599
600static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
601{
602 unsigned me;
7f3262ed 603 struct apic_chip_data *data;
74afab7a 604
7f3262ed
JL
605 data = container_of(cfg, struct apic_chip_data, cfg);
606 if (likely(!data->move_in_progress))
74afab7a
JL
607 return;
608
609 me = smp_processor_id();
7f3262ed
JL
610 if (vector == data->cfg.vector && cpumask_test_cpu(me, data->domain))
611 __send_cleanup_vector(data);
74afab7a
JL
612}
613
614void irq_complete_move(struct irq_cfg *cfg)
615{
616 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
617}
618
619void irq_force_complete_move(int irq)
620{
621 struct irq_cfg *cfg = irq_cfg(irq);
622
7f3262ed
JL
623 if (cfg)
624 __irq_complete_move(cfg, cfg->vector);
74afab7a 625}
74afab7a
JL
626#endif
627
74afab7a
JL
628static void __init print_APIC_field(int base)
629{
630 int i;
631
632 printk(KERN_DEBUG);
633
634 for (i = 0; i < 8; i++)
635 pr_cont("%08x", apic_read(base + i*0x10));
636
637 pr_cont("\n");
638}
639
640static void __init print_local_APIC(void *dummy)
641{
642 unsigned int i, v, ver, maxlvt;
643 u64 icr;
644
849d3569
JL
645 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
646 smp_processor_id(), hard_smp_processor_id());
74afab7a 647 v = apic_read(APIC_ID);
849d3569 648 pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
74afab7a 649 v = apic_read(APIC_LVR);
849d3569 650 pr_info("... APIC VERSION: %08x\n", v);
74afab7a
JL
651 ver = GET_APIC_VERSION(v);
652 maxlvt = lapic_get_maxlvt();
653
654 v = apic_read(APIC_TASKPRI);
849d3569 655 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
74afab7a
JL
656
657 /* !82489DX */
658 if (APIC_INTEGRATED(ver)) {
659 if (!APIC_XAPIC(ver)) {
660 v = apic_read(APIC_ARBPRI);
849d3569
JL
661 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
662 v, v & APIC_ARBPRI_MASK);
74afab7a
JL
663 }
664 v = apic_read(APIC_PROCPRI);
849d3569 665 pr_debug("... APIC PROCPRI: %08x\n", v);
74afab7a
JL
666 }
667
668 /*
669 * Remote read supported only in the 82489DX and local APIC for
670 * Pentium processors.
671 */
672 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
673 v = apic_read(APIC_RRR);
849d3569 674 pr_debug("... APIC RRR: %08x\n", v);
74afab7a
JL
675 }
676
677 v = apic_read(APIC_LDR);
849d3569 678 pr_debug("... APIC LDR: %08x\n", v);
74afab7a
JL
679 if (!x2apic_enabled()) {
680 v = apic_read(APIC_DFR);
849d3569 681 pr_debug("... APIC DFR: %08x\n", v);
74afab7a
JL
682 }
683 v = apic_read(APIC_SPIV);
849d3569 684 pr_debug("... APIC SPIV: %08x\n", v);
74afab7a 685
849d3569 686 pr_debug("... APIC ISR field:\n");
74afab7a 687 print_APIC_field(APIC_ISR);
849d3569 688 pr_debug("... APIC TMR field:\n");
74afab7a 689 print_APIC_field(APIC_TMR);
849d3569 690 pr_debug("... APIC IRR field:\n");
74afab7a
JL
691 print_APIC_field(APIC_IRR);
692
693 /* !82489DX */
694 if (APIC_INTEGRATED(ver)) {
695 /* Due to the Pentium erratum 3AP. */
696 if (maxlvt > 3)
697 apic_write(APIC_ESR, 0);
698
699 v = apic_read(APIC_ESR);
849d3569 700 pr_debug("... APIC ESR: %08x\n", v);
74afab7a
JL
701 }
702
703 icr = apic_icr_read();
849d3569
JL
704 pr_debug("... APIC ICR: %08x\n", (u32)icr);
705 pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
74afab7a
JL
706
707 v = apic_read(APIC_LVTT);
849d3569 708 pr_debug("... APIC LVTT: %08x\n", v);
74afab7a
JL
709
710 if (maxlvt > 3) {
711 /* PC is LVT#4. */
712 v = apic_read(APIC_LVTPC);
849d3569 713 pr_debug("... APIC LVTPC: %08x\n", v);
74afab7a
JL
714 }
715 v = apic_read(APIC_LVT0);
849d3569 716 pr_debug("... APIC LVT0: %08x\n", v);
74afab7a 717 v = apic_read(APIC_LVT1);
849d3569 718 pr_debug("... APIC LVT1: %08x\n", v);
74afab7a
JL
719
720 if (maxlvt > 2) {
721 /* ERR is LVT#3. */
722 v = apic_read(APIC_LVTERR);
849d3569 723 pr_debug("... APIC LVTERR: %08x\n", v);
74afab7a
JL
724 }
725
726 v = apic_read(APIC_TMICT);
849d3569 727 pr_debug("... APIC TMICT: %08x\n", v);
74afab7a 728 v = apic_read(APIC_TMCCT);
849d3569 729 pr_debug("... APIC TMCCT: %08x\n", v);
74afab7a 730 v = apic_read(APIC_TDCR);
849d3569 731 pr_debug("... APIC TDCR: %08x\n", v);
74afab7a
JL
732
733 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
734 v = apic_read(APIC_EFEAT);
735 maxlvt = (v >> 16) & 0xff;
849d3569 736 pr_debug("... APIC EFEAT: %08x\n", v);
74afab7a 737 v = apic_read(APIC_ECTRL);
849d3569 738 pr_debug("... APIC ECTRL: %08x\n", v);
74afab7a
JL
739 for (i = 0; i < maxlvt; i++) {
740 v = apic_read(APIC_EILVTn(i));
849d3569 741 pr_debug("... APIC EILVT%d: %08x\n", i, v);
74afab7a
JL
742 }
743 }
744 pr_cont("\n");
745}
746
747static void __init print_local_APICs(int maxcpu)
748{
749 int cpu;
750
751 if (!maxcpu)
752 return;
753
754 preempt_disable();
755 for_each_online_cpu(cpu) {
756 if (cpu >= maxcpu)
757 break;
758 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
759 }
760 preempt_enable();
761}
762
763static void __init print_PIC(void)
764{
765 unsigned int v;
766 unsigned long flags;
767
768 if (!nr_legacy_irqs())
769 return;
770
849d3569 771 pr_debug("\nprinting PIC contents\n");
74afab7a
JL
772
773 raw_spin_lock_irqsave(&i8259A_lock, flags);
774
775 v = inb(0xa1) << 8 | inb(0x21);
849d3569 776 pr_debug("... PIC IMR: %04x\n", v);
74afab7a
JL
777
778 v = inb(0xa0) << 8 | inb(0x20);
849d3569 779 pr_debug("... PIC IRR: %04x\n", v);
74afab7a
JL
780
781 outb(0x0b, 0xa0);
782 outb(0x0b, 0x20);
783 v = inb(0xa0) << 8 | inb(0x20);
784 outb(0x0a, 0xa0);
785 outb(0x0a, 0x20);
786
787 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
788
849d3569 789 pr_debug("... PIC ISR: %04x\n", v);
74afab7a
JL
790
791 v = inb(0x4d1) << 8 | inb(0x4d0);
849d3569 792 pr_debug("... PIC ELCR: %04x\n", v);
74afab7a
JL
793}
794
795static int show_lapic __initdata = 1;
796static __init int setup_show_lapic(char *arg)
797{
798 int num = -1;
799
800 if (strcmp(arg, "all") == 0) {
801 show_lapic = CONFIG_NR_CPUS;
802 } else {
803 get_option(&arg, &num);
804 if (num >= 0)
805 show_lapic = num;
806 }
807
808 return 1;
809}
810__setup("show_lapic=", setup_show_lapic);
811
812static int __init print_ICs(void)
813{
814 if (apic_verbosity == APIC_QUIET)
815 return 0;
816
817 print_PIC();
818
819 /* don't print out if apic is not there */
820 if (!cpu_has_apic && !apic_from_smp_config())
821 return 0;
822
823 print_local_APICs(show_lapic);
824 print_IO_APICs();
825
826 return 0;
827}
828
829late_initcall(print_ICs);