Merge branch 'irq-core-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git...
[linux-2.6-block.git] / arch / x86 / kernel / apic / vector.c
CommitLineData
74afab7a
JL
1/*
2 * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
b5dc8e6c
JL
6 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Enable support of hierarchical irqdomains
74afab7a
JL
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/interrupt.h>
14#include <linux/init.h>
15#include <linux/compiler.h>
74afab7a 16#include <linux/slab.h>
d746d1eb 17#include <asm/irqdomain.h>
74afab7a
JL
18#include <asm/hw_irq.h>
19#include <asm/apic.h>
20#include <asm/i8259.h>
21#include <asm/desc.h>
22#include <asm/irq_remapping.h>
23
7f3262ed
JL
24struct apic_chip_data {
25 struct irq_cfg cfg;
26 cpumask_var_t domain;
27 cpumask_var_t old_domain;
28 u8 move_in_progress : 1;
29};
30
b5dc8e6c 31struct irq_domain *x86_vector_domain;
74afab7a 32static DEFINE_RAW_SPINLOCK(vector_lock);
f7fa7aee 33static cpumask_var_t vector_cpumask;
b5dc8e6c 34static struct irq_chip lapic_controller;
13315320 35#ifdef CONFIG_X86_IO_APIC
7f3262ed 36static struct apic_chip_data *legacy_irq_data[NR_IRQS_LEGACY];
13315320 37#endif
74afab7a
JL
38
39void lock_vector_lock(void)
40{
41 /* Used to the online set of cpus does not change
42 * during assign_irq_vector.
43 */
44 raw_spin_lock(&vector_lock);
45}
46
47void unlock_vector_lock(void)
48{
49 raw_spin_unlock(&vector_lock);
50}
51
7f3262ed 52static struct apic_chip_data *apic_chip_data(struct irq_data *irq_data)
74afab7a 53{
b5dc8e6c
JL
54 if (!irq_data)
55 return NULL;
56
57 while (irq_data->parent_data)
58 irq_data = irq_data->parent_data;
59
74afab7a
JL
60 return irq_data->chip_data;
61}
62
7f3262ed
JL
63struct irq_cfg *irqd_cfg(struct irq_data *irq_data)
64{
65 struct apic_chip_data *data = apic_chip_data(irq_data);
66
67 return data ? &data->cfg : NULL;
68}
69
70struct irq_cfg *irq_cfg(unsigned int irq)
74afab7a 71{
7f3262ed
JL
72 return irqd_cfg(irq_get_irq_data(irq));
73}
74afab7a 74
7f3262ed
JL
75static struct apic_chip_data *alloc_apic_chip_data(int node)
76{
77 struct apic_chip_data *data;
78
79 data = kzalloc_node(sizeof(*data), GFP_KERNEL, node);
80 if (!data)
74afab7a 81 return NULL;
7f3262ed
JL
82 if (!zalloc_cpumask_var_node(&data->domain, GFP_KERNEL, node))
83 goto out_data;
84 if (!zalloc_cpumask_var_node(&data->old_domain, GFP_KERNEL, node))
74afab7a 85 goto out_domain;
7f3262ed 86 return data;
74afab7a 87out_domain:
7f3262ed
JL
88 free_cpumask_var(data->domain);
89out_data:
90 kfree(data);
74afab7a
JL
91 return NULL;
92}
93
7f3262ed 94static void free_apic_chip_data(struct apic_chip_data *data)
74afab7a 95{
7f3262ed
JL
96 if (data) {
97 free_cpumask_var(data->domain);
98 free_cpumask_var(data->old_domain);
99 kfree(data);
b5dc8e6c 100 }
74afab7a
JL
101}
102
7f3262ed
JL
103static int __assign_irq_vector(int irq, struct apic_chip_data *d,
104 const struct cpumask *mask)
74afab7a
JL
105{
106 /*
107 * NOTE! The local APIC isn't very good at handling
108 * multiple interrupts at the same interrupt level.
109 * As the interrupt level is determined by taking the
110 * vector number and shifting that right by 4, we
111 * want to spread these out a bit so that they don't
112 * all fall in the same interrupt level.
113 *
114 * Also, we've got to be careful not to trash gate
115 * 0x80, because int 0x80 is hm, kind of importantish. ;)
116 */
117 static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
118 static int current_offset = VECTOR_OFFSET_START % 16;
119 int cpu, err;
74afab7a 120
7f3262ed 121 if (d->move_in_progress)
74afab7a
JL
122 return -EBUSY;
123
74afab7a
JL
124 /* Only try and allocate irqs on cpus that are present */
125 err = -ENOSPC;
7f3262ed 126 cpumask_clear(d->old_domain);
74afab7a
JL
127 cpu = cpumask_first_and(mask, cpu_online_mask);
128 while (cpu < nr_cpu_ids) {
129 int new_cpu, vector, offset;
130
f7fa7aee 131 apic->vector_allocation_domain(cpu, vector_cpumask, mask);
74afab7a 132
f7fa7aee 133 if (cpumask_subset(vector_cpumask, d->domain)) {
74afab7a 134 err = 0;
f7fa7aee 135 if (cpumask_equal(vector_cpumask, d->domain))
74afab7a
JL
136 break;
137 /*
138 * New cpumask using the vector is a proper subset of
139 * the current in use mask. So cleanup the vector
140 * allocation for the members that are not used anymore.
141 */
f7fa7aee
JL
142 cpumask_andnot(d->old_domain, d->domain,
143 vector_cpumask);
7f3262ed
JL
144 d->move_in_progress =
145 cpumask_intersects(d->old_domain, cpu_online_mask);
f7fa7aee 146 cpumask_and(d->domain, d->domain, vector_cpumask);
74afab7a
JL
147 break;
148 }
149
150 vector = current_vector;
151 offset = current_offset;
152next:
153 vector += 16;
154 if (vector >= first_system_vector) {
155 offset = (offset + 1) % 16;
156 vector = FIRST_EXTERNAL_VECTOR + offset;
157 }
158
159 if (unlikely(current_vector == vector)) {
f7fa7aee
JL
160 cpumask_or(d->old_domain, d->old_domain,
161 vector_cpumask);
162 cpumask_andnot(vector_cpumask, mask, d->old_domain);
163 cpu = cpumask_first_and(vector_cpumask,
164 cpu_online_mask);
74afab7a
JL
165 continue;
166 }
167
168 if (test_bit(vector, used_vectors))
169 goto next;
170
f7fa7aee 171 for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask) {
74afab7a
JL
172 if (per_cpu(vector_irq, new_cpu)[vector] >
173 VECTOR_UNDEFINED)
174 goto next;
175 }
176 /* Found one! */
177 current_vector = vector;
178 current_offset = offset;
7f3262ed
JL
179 if (d->cfg.vector) {
180 cpumask_copy(d->old_domain, d->domain);
181 d->move_in_progress =
182 cpumask_intersects(d->old_domain, cpu_online_mask);
74afab7a 183 }
f7fa7aee 184 for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask)
74afab7a 185 per_cpu(vector_irq, new_cpu)[vector] = irq;
7f3262ed 186 d->cfg.vector = vector;
f7fa7aee 187 cpumask_copy(d->domain, vector_cpumask);
74afab7a
JL
188 err = 0;
189 break;
190 }
74afab7a 191
5f0052f9
JL
192 if (!err) {
193 /* cache destination APIC IDs into cfg->dest_apicid */
7f3262ed
JL
194 err = apic->cpu_mask_to_apicid_and(mask, d->domain,
195 &d->cfg.dest_apicid);
5f0052f9
JL
196 }
197
74afab7a
JL
198 return err;
199}
200
7f3262ed 201static int assign_irq_vector(int irq, struct apic_chip_data *data,
f970510c 202 const struct cpumask *mask)
74afab7a
JL
203{
204 int err;
205 unsigned long flags;
206
207 raw_spin_lock_irqsave(&vector_lock, flags);
7f3262ed 208 err = __assign_irq_vector(irq, data, mask);
74afab7a
JL
209 raw_spin_unlock_irqrestore(&vector_lock, flags);
210 return err;
211}
212
486ca539
JL
213static int assign_irq_vector_policy(int irq, int node,
214 struct apic_chip_data *data,
215 struct irq_alloc_info *info)
216{
217 if (info && info->mask)
218 return assign_irq_vector(irq, data, info->mask);
219 if (node != NUMA_NO_NODE &&
220 assign_irq_vector(irq, data, cpumask_of_node(node)) == 0)
221 return 0;
222 return assign_irq_vector(irq, data, apic->target_cpus());
223}
224
7f3262ed 225static void clear_irq_vector(int irq, struct apic_chip_data *data)
74afab7a
JL
226{
227 int cpu, vector;
228 unsigned long flags;
229
230 raw_spin_lock_irqsave(&vector_lock, flags);
7f3262ed 231 BUG_ON(!data->cfg.vector);
74afab7a 232
7f3262ed
JL
233 vector = data->cfg.vector;
234 for_each_cpu_and(cpu, data->domain, cpu_online_mask)
74afab7a
JL
235 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
236
7f3262ed
JL
237 data->cfg.vector = 0;
238 cpumask_clear(data->domain);
74afab7a 239
7f3262ed 240 if (likely(!data->move_in_progress)) {
74afab7a
JL
241 raw_spin_unlock_irqrestore(&vector_lock, flags);
242 return;
243 }
244
7f3262ed 245 for_each_cpu_and(cpu, data->old_domain, cpu_online_mask) {
74afab7a
JL
246 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
247 vector++) {
248 if (per_cpu(vector_irq, cpu)[vector] != irq)
249 continue;
250 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
251 break;
252 }
253 }
7f3262ed 254 data->move_in_progress = 0;
74afab7a
JL
255 raw_spin_unlock_irqrestore(&vector_lock, flags);
256}
257
b5dc8e6c
JL
258void init_irq_alloc_info(struct irq_alloc_info *info,
259 const struct cpumask *mask)
260{
261 memset(info, 0, sizeof(*info));
262 info->mask = mask;
263}
264
265void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
266{
267 if (src)
268 *dst = *src;
269 else
270 memset(dst, 0, sizeof(*dst));
271}
272
b5dc8e6c
JL
273static void x86_vector_free_irqs(struct irq_domain *domain,
274 unsigned int virq, unsigned int nr_irqs)
275{
276 struct irq_data *irq_data;
277 int i;
278
279 for (i = 0; i < nr_irqs; i++) {
280 irq_data = irq_domain_get_irq_data(x86_vector_domain, virq + i);
281 if (irq_data && irq_data->chip_data) {
b5dc8e6c 282 clear_irq_vector(virq + i, irq_data->chip_data);
7f3262ed 283 free_apic_chip_data(irq_data->chip_data);
13315320
JL
284#ifdef CONFIG_X86_IO_APIC
285 if (virq + i < nr_legacy_irqs())
7f3262ed 286 legacy_irq_data[virq + i] = NULL;
13315320 287#endif
b5dc8e6c
JL
288 irq_domain_reset_irq_data(irq_data);
289 }
290 }
291}
292
293static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
294 unsigned int nr_irqs, void *arg)
295{
296 struct irq_alloc_info *info = arg;
7f3262ed 297 struct apic_chip_data *data;
b5dc8e6c 298 struct irq_data *irq_data;
b5dc8e6c
JL
299 int i, err;
300
301 if (disable_apic)
302 return -ENXIO;
303
304 /* Currently vector allocator can't guarantee contiguous allocations */
305 if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
306 return -ENOSYS;
307
b5dc8e6c
JL
308 for (i = 0; i < nr_irqs; i++) {
309 irq_data = irq_domain_get_irq_data(domain, virq + i);
310 BUG_ON(!irq_data);
13315320 311#ifdef CONFIG_X86_IO_APIC
7f3262ed
JL
312 if (virq + i < nr_legacy_irqs() && legacy_irq_data[virq + i])
313 data = legacy_irq_data[virq + i];
13315320
JL
314 else
315#endif
7f3262ed
JL
316 data = alloc_apic_chip_data(irq_data->node);
317 if (!data) {
b5dc8e6c
JL
318 err = -ENOMEM;
319 goto error;
320 }
321
322 irq_data->chip = &lapic_controller;
7f3262ed 323 irq_data->chip_data = data;
b5dc8e6c 324 irq_data->hwirq = virq + i;
527f0a91 325 err = assign_irq_vector_policy(virq + i, irq_data->node, data,
486ca539 326 info);
b5dc8e6c
JL
327 if (err)
328 goto error;
329 }
330
331 return 0;
332
333error:
334 x86_vector_free_irqs(domain, virq, i + 1);
335 return err;
336}
337
eb18cf55
TG
338static const struct irq_domain_ops x86_vector_domain_ops = {
339 .alloc = x86_vector_alloc_irqs,
340 .free = x86_vector_free_irqs,
b5dc8e6c
JL
341};
342
11d686e9
JL
343int __init arch_probe_nr_irqs(void)
344{
345 int nr;
346
347 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
348 nr_irqs = NR_VECTORS * nr_cpu_ids;
349
350 nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
351#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
352 /*
353 * for MSI and HT dyn irq
354 */
355 if (gsi_top <= NR_IRQS_LEGACY)
356 nr += 8 * nr_cpu_ids;
357 else
358 nr += gsi_top * 16;
359#endif
360 if (nr < nr_irqs)
361 nr_irqs = nr;
362
363 return nr_legacy_irqs();
364}
365
13315320
JL
366#ifdef CONFIG_X86_IO_APIC
367static void init_legacy_irqs(void)
368{
369 int i, node = cpu_to_node(0);
7f3262ed 370 struct apic_chip_data *data;
13315320
JL
371
372 /*
373 * For legacy IRQ's, start with assigning irq0 to irq15 to
191a6635 374 * ISA_IRQ_VECTOR(i) for all cpu's.
13315320
JL
375 */
376 for (i = 0; i < nr_legacy_irqs(); i++) {
7f3262ed
JL
377 data = legacy_irq_data[i] = alloc_apic_chip_data(node);
378 BUG_ON(!data);
191a6635
IM
379
380 data->cfg.vector = ISA_IRQ_VECTOR(i);
7f3262ed
JL
381 cpumask_setall(data->domain);
382 irq_set_chip_data(i, data);
13315320
JL
383 }
384}
385#else
386static void init_legacy_irqs(void) { }
387#endif
388
11d686e9
JL
389int __init arch_early_irq_init(void)
390{
13315320
JL
391 init_legacy_irqs();
392
b5dc8e6c
JL
393 x86_vector_domain = irq_domain_add_tree(NULL, &x86_vector_domain_ops,
394 NULL);
395 BUG_ON(x86_vector_domain == NULL);
396 irq_set_default_host(x86_vector_domain);
397
52f518a3 398 arch_init_msi_domain(x86_vector_domain);
49e07d8f 399 arch_init_htirq_domain(x86_vector_domain);
52f518a3 400
f7fa7aee
JL
401 BUG_ON(!alloc_cpumask_var(&vector_cpumask, GFP_KERNEL));
402
11d686e9
JL
403 return arch_early_ioapic_init();
404}
405
74afab7a
JL
406static void __setup_vector_irq(int cpu)
407{
408 /* Initialize vector_irq on a new cpu */
409 int irq, vector;
7f3262ed 410 struct apic_chip_data *data;
74afab7a 411
74afab7a
JL
412 /* Mark the inuse vectors */
413 for_each_active_irq(irq) {
7f3262ed
JL
414 data = apic_chip_data(irq_get_irq_data(irq));
415 if (!data)
74afab7a
JL
416 continue;
417
7f3262ed 418 if (!cpumask_test_cpu(cpu, data->domain))
74afab7a 419 continue;
7f3262ed 420 vector = data->cfg.vector;
74afab7a
JL
421 per_cpu(vector_irq, cpu)[vector] = irq;
422 }
423 /* Mark the free vectors */
424 for (vector = 0; vector < NR_VECTORS; ++vector) {
425 irq = per_cpu(vector_irq, cpu)[vector];
426 if (irq <= VECTOR_UNDEFINED)
427 continue;
428
7f3262ed
JL
429 data = apic_chip_data(irq_get_irq_data(irq));
430 if (!cpumask_test_cpu(cpu, data->domain))
74afab7a
JL
431 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
432 }
74afab7a
JL
433}
434
435/*
5a3f75e3 436 * Setup the vector to irq mappings. Must be called with vector_lock held.
74afab7a
JL
437 */
438void setup_vector_irq(int cpu)
439{
440 int irq;
441
5a3f75e3 442 lockdep_assert_held(&vector_lock);
74afab7a
JL
443 /*
444 * On most of the platforms, legacy PIC delivers the interrupts on the
445 * boot cpu. But there are certain platforms where PIC interrupts are
446 * delivered to multiple cpu's. If the legacy IRQ is handled by the
447 * legacy PIC, for the new cpu that is coming online, setup the static
448 * legacy vector to irq mapping:
449 */
450 for (irq = 0; irq < nr_legacy_irqs(); irq++)
8b455e65 451 per_cpu(vector_irq, cpu)[ISA_IRQ_VECTOR(irq)] = irq;
74afab7a
JL
452
453 __setup_vector_irq(cpu);
454}
455
7f3262ed 456static int apic_retrigger_irq(struct irq_data *irq_data)
74afab7a 457{
7f3262ed 458 struct apic_chip_data *data = apic_chip_data(irq_data);
74afab7a
JL
459 unsigned long flags;
460 int cpu;
461
462 raw_spin_lock_irqsave(&vector_lock, flags);
7f3262ed
JL
463 cpu = cpumask_first_and(data->domain, cpu_online_mask);
464 apic->send_IPI_mask(cpumask_of(cpu), data->cfg.vector);
74afab7a
JL
465 raw_spin_unlock_irqrestore(&vector_lock, flags);
466
467 return 1;
468}
469
470void apic_ack_edge(struct irq_data *data)
471{
a9786091 472 irq_complete_move(irqd_cfg(data));
74afab7a
JL
473 irq_move_irq(data);
474 ack_APIC_irq();
475}
476
68f9f440
JL
477static int apic_set_affinity(struct irq_data *irq_data,
478 const struct cpumask *dest, bool force)
b5dc8e6c 479{
7f3262ed 480 struct apic_chip_data *data = irq_data->chip_data;
b5dc8e6c
JL
481 int err, irq = irq_data->irq;
482
483 if (!config_enabled(CONFIG_SMP))
484 return -EPERM;
485
486 if (!cpumask_intersects(dest, cpu_online_mask))
487 return -EINVAL;
488
7f3262ed 489 err = assign_irq_vector(irq, data, dest);
b5dc8e6c
JL
490 if (err) {
491 struct irq_data *top = irq_get_irq_data(irq);
492
7f3262ed 493 if (assign_irq_vector(irq, data, top->affinity))
b5dc8e6c
JL
494 pr_err("Failed to recover vector for irq %d\n", irq);
495 return err;
496 }
497
498 return IRQ_SET_MASK_OK;
499}
500
501static struct irq_chip lapic_controller = {
502 .irq_ack = apic_ack_edge,
68f9f440 503 .irq_set_affinity = apic_set_affinity,
b5dc8e6c
JL
504 .irq_retrigger = apic_retrigger_irq,
505};
506
74afab7a 507#ifdef CONFIG_SMP
7f3262ed 508static void __send_cleanup_vector(struct apic_chip_data *data)
74afab7a
JL
509{
510 cpumask_var_t cleanup_mask;
511
512 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
513 unsigned int i;
514
7f3262ed 515 for_each_cpu_and(i, data->old_domain, cpu_online_mask)
74afab7a
JL
516 apic->send_IPI_mask(cpumask_of(i),
517 IRQ_MOVE_CLEANUP_VECTOR);
518 } else {
7f3262ed 519 cpumask_and(cleanup_mask, data->old_domain, cpu_online_mask);
74afab7a
JL
520 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
521 free_cpumask_var(cleanup_mask);
522 }
7f3262ed 523 data->move_in_progress = 0;
74afab7a
JL
524}
525
c6c2002b
JL
526void send_cleanup_vector(struct irq_cfg *cfg)
527{
7f3262ed
JL
528 struct apic_chip_data *data;
529
530 data = container_of(cfg, struct apic_chip_data, cfg);
531 if (data->move_in_progress)
532 __send_cleanup_vector(data);
c6c2002b
JL
533}
534
74afab7a
JL
535asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
536{
537 unsigned vector, me;
538
6af7faf6 539 entering_ack_irq();
74afab7a
JL
540
541 me = smp_processor_id();
542 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
543 int irq;
544 unsigned int irr;
545 struct irq_desc *desc;
7f3262ed 546 struct apic_chip_data *data;
74afab7a
JL
547
548 irq = __this_cpu_read(vector_irq[vector]);
549
550 if (irq <= VECTOR_UNDEFINED)
551 continue;
552
553 desc = irq_to_desc(irq);
554 if (!desc)
555 continue;
556
7f3262ed
JL
557 data = apic_chip_data(&desc->irq_data);
558 if (!data)
74afab7a
JL
559 continue;
560
561 raw_spin_lock(&desc->lock);
562
563 /*
564 * Check if the irq migration is in progress. If so, we
565 * haven't received the cleanup request yet for this irq.
566 */
7f3262ed 567 if (data->move_in_progress)
74afab7a
JL
568 goto unlock;
569
7f3262ed
JL
570 if (vector == data->cfg.vector &&
571 cpumask_test_cpu(me, data->domain))
74afab7a
JL
572 goto unlock;
573
574 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
575 /*
576 * Check if the vector that needs to be cleanedup is
577 * registered at the cpu's IRR. If so, then this is not
578 * the best time to clean it up. Lets clean it up in the
579 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
580 * to myself.
581 */
582 if (irr & (1 << (vector % 32))) {
583 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
584 goto unlock;
585 }
586 __this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
587unlock:
588 raw_spin_unlock(&desc->lock);
589 }
590
6af7faf6 591 exiting_irq();
74afab7a
JL
592}
593
594static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
595{
596 unsigned me;
7f3262ed 597 struct apic_chip_data *data;
74afab7a 598
7f3262ed
JL
599 data = container_of(cfg, struct apic_chip_data, cfg);
600 if (likely(!data->move_in_progress))
74afab7a
JL
601 return;
602
603 me = smp_processor_id();
7f3262ed
JL
604 if (vector == data->cfg.vector && cpumask_test_cpu(me, data->domain))
605 __send_cleanup_vector(data);
74afab7a
JL
606}
607
608void irq_complete_move(struct irq_cfg *cfg)
609{
610 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
611}
612
613void irq_force_complete_move(int irq)
614{
615 struct irq_cfg *cfg = irq_cfg(irq);
616
7f3262ed
JL
617 if (cfg)
618 __irq_complete_move(cfg, cfg->vector);
74afab7a 619}
74afab7a
JL
620#endif
621
74afab7a
JL
622static void __init print_APIC_field(int base)
623{
624 int i;
625
626 printk(KERN_DEBUG);
627
628 for (i = 0; i < 8; i++)
629 pr_cont("%08x", apic_read(base + i*0x10));
630
631 pr_cont("\n");
632}
633
634static void __init print_local_APIC(void *dummy)
635{
636 unsigned int i, v, ver, maxlvt;
637 u64 icr;
638
849d3569
JL
639 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
640 smp_processor_id(), hard_smp_processor_id());
74afab7a 641 v = apic_read(APIC_ID);
849d3569 642 pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
74afab7a 643 v = apic_read(APIC_LVR);
849d3569 644 pr_info("... APIC VERSION: %08x\n", v);
74afab7a
JL
645 ver = GET_APIC_VERSION(v);
646 maxlvt = lapic_get_maxlvt();
647
648 v = apic_read(APIC_TASKPRI);
849d3569 649 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
74afab7a
JL
650
651 /* !82489DX */
652 if (APIC_INTEGRATED(ver)) {
653 if (!APIC_XAPIC(ver)) {
654 v = apic_read(APIC_ARBPRI);
849d3569
JL
655 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
656 v, v & APIC_ARBPRI_MASK);
74afab7a
JL
657 }
658 v = apic_read(APIC_PROCPRI);
849d3569 659 pr_debug("... APIC PROCPRI: %08x\n", v);
74afab7a
JL
660 }
661
662 /*
663 * Remote read supported only in the 82489DX and local APIC for
664 * Pentium processors.
665 */
666 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
667 v = apic_read(APIC_RRR);
849d3569 668 pr_debug("... APIC RRR: %08x\n", v);
74afab7a
JL
669 }
670
671 v = apic_read(APIC_LDR);
849d3569 672 pr_debug("... APIC LDR: %08x\n", v);
74afab7a
JL
673 if (!x2apic_enabled()) {
674 v = apic_read(APIC_DFR);
849d3569 675 pr_debug("... APIC DFR: %08x\n", v);
74afab7a
JL
676 }
677 v = apic_read(APIC_SPIV);
849d3569 678 pr_debug("... APIC SPIV: %08x\n", v);
74afab7a 679
849d3569 680 pr_debug("... APIC ISR field:\n");
74afab7a 681 print_APIC_field(APIC_ISR);
849d3569 682 pr_debug("... APIC TMR field:\n");
74afab7a 683 print_APIC_field(APIC_TMR);
849d3569 684 pr_debug("... APIC IRR field:\n");
74afab7a
JL
685 print_APIC_field(APIC_IRR);
686
687 /* !82489DX */
688 if (APIC_INTEGRATED(ver)) {
689 /* Due to the Pentium erratum 3AP. */
690 if (maxlvt > 3)
691 apic_write(APIC_ESR, 0);
692
693 v = apic_read(APIC_ESR);
849d3569 694 pr_debug("... APIC ESR: %08x\n", v);
74afab7a
JL
695 }
696
697 icr = apic_icr_read();
849d3569
JL
698 pr_debug("... APIC ICR: %08x\n", (u32)icr);
699 pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
74afab7a
JL
700
701 v = apic_read(APIC_LVTT);
849d3569 702 pr_debug("... APIC LVTT: %08x\n", v);
74afab7a
JL
703
704 if (maxlvt > 3) {
705 /* PC is LVT#4. */
706 v = apic_read(APIC_LVTPC);
849d3569 707 pr_debug("... APIC LVTPC: %08x\n", v);
74afab7a
JL
708 }
709 v = apic_read(APIC_LVT0);
849d3569 710 pr_debug("... APIC LVT0: %08x\n", v);
74afab7a 711 v = apic_read(APIC_LVT1);
849d3569 712 pr_debug("... APIC LVT1: %08x\n", v);
74afab7a
JL
713
714 if (maxlvt > 2) {
715 /* ERR is LVT#3. */
716 v = apic_read(APIC_LVTERR);
849d3569 717 pr_debug("... APIC LVTERR: %08x\n", v);
74afab7a
JL
718 }
719
720 v = apic_read(APIC_TMICT);
849d3569 721 pr_debug("... APIC TMICT: %08x\n", v);
74afab7a 722 v = apic_read(APIC_TMCCT);
849d3569 723 pr_debug("... APIC TMCCT: %08x\n", v);
74afab7a 724 v = apic_read(APIC_TDCR);
849d3569 725 pr_debug("... APIC TDCR: %08x\n", v);
74afab7a
JL
726
727 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
728 v = apic_read(APIC_EFEAT);
729 maxlvt = (v >> 16) & 0xff;
849d3569 730 pr_debug("... APIC EFEAT: %08x\n", v);
74afab7a 731 v = apic_read(APIC_ECTRL);
849d3569 732 pr_debug("... APIC ECTRL: %08x\n", v);
74afab7a
JL
733 for (i = 0; i < maxlvt; i++) {
734 v = apic_read(APIC_EILVTn(i));
849d3569 735 pr_debug("... APIC EILVT%d: %08x\n", i, v);
74afab7a
JL
736 }
737 }
738 pr_cont("\n");
739}
740
741static void __init print_local_APICs(int maxcpu)
742{
743 int cpu;
744
745 if (!maxcpu)
746 return;
747
748 preempt_disable();
749 for_each_online_cpu(cpu) {
750 if (cpu >= maxcpu)
751 break;
752 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
753 }
754 preempt_enable();
755}
756
757static void __init print_PIC(void)
758{
759 unsigned int v;
760 unsigned long flags;
761
762 if (!nr_legacy_irqs())
763 return;
764
849d3569 765 pr_debug("\nprinting PIC contents\n");
74afab7a
JL
766
767 raw_spin_lock_irqsave(&i8259A_lock, flags);
768
769 v = inb(0xa1) << 8 | inb(0x21);
849d3569 770 pr_debug("... PIC IMR: %04x\n", v);
74afab7a
JL
771
772 v = inb(0xa0) << 8 | inb(0x20);
849d3569 773 pr_debug("... PIC IRR: %04x\n", v);
74afab7a
JL
774
775 outb(0x0b, 0xa0);
776 outb(0x0b, 0x20);
777 v = inb(0xa0) << 8 | inb(0x20);
778 outb(0x0a, 0xa0);
779 outb(0x0a, 0x20);
780
781 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
782
849d3569 783 pr_debug("... PIC ISR: %04x\n", v);
74afab7a
JL
784
785 v = inb(0x4d1) << 8 | inb(0x4d0);
849d3569 786 pr_debug("... PIC ELCR: %04x\n", v);
74afab7a
JL
787}
788
789static int show_lapic __initdata = 1;
790static __init int setup_show_lapic(char *arg)
791{
792 int num = -1;
793
794 if (strcmp(arg, "all") == 0) {
795 show_lapic = CONFIG_NR_CPUS;
796 } else {
797 get_option(&arg, &num);
798 if (num >= 0)
799 show_lapic = num;
800 }
801
802 return 1;
803}
804__setup("show_lapic=", setup_show_lapic);
805
806static int __init print_ICs(void)
807{
808 if (apic_verbosity == APIC_QUIET)
809 return 0;
810
811 print_PIC();
812
813 /* don't print out if apic is not there */
814 if (!cpu_has_apic && !apic_from_smp_config())
815 return 0;
816
817 print_local_APICs(show_lapic);
818 print_IO_APICs();
819
820 return 0;
821}
822
823late_initcall(print_ICs);