x86/platform/UV: Add Initial UV4 definitions
[linux-2.6-block.git] / arch / x86 / include / asm / uv / uv_hub.h
CommitLineData
952cf6d7
JS
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * SGI UV architectural definitions
7 *
5f40f7d9 8 * Copyright (C) 2007-2014 Silicon Graphics, Inc. All rights reserved.
952cf6d7
JS
9 */
10
05e4d316
PA
11#ifndef _ASM_X86_UV_UV_HUB_H
12#define _ASM_X86_UV_UV_HUB_H
952cf6d7 13
bc5d9940 14#ifdef CONFIG_X86_64
952cf6d7
JS
15#include <linux/numa.h>
16#include <linux/percpu.h>
c08b6acc 17#include <linux/timer.h>
8dc579e8 18#include <linux/io.h>
952cf6d7
JS
19#include <asm/types.h>
20#include <asm/percpu.h>
66666e50 21#include <asm/uv/uv_mmrs.h>
02dd0a06
RH
22#include <asm/irq_vectors.h>
23#include <asm/io_apic.h>
952cf6d7
JS
24
25
26/*
27 * Addressing Terminology
28 *
9f5314fb
JS
29 * M - The low M bits of a physical address represent the offset
30 * into the blade local memory. RAM memory on a blade is physically
31 * contiguous (although various IO spaces may punch holes in
32 * it)..
952cf6d7 33 *
39d30770
MT
34 * N - Number of bits in the node portion of a socket physical
35 * address.
9f5314fb 36 *
39d30770
MT
37 * NASID - network ID of a router, Mbrick or Cbrick. Nasid values of
38 * routers always have low bit of 1, C/MBricks have low bit
39 * equal to 0. Most addressing macros that target UV hub chips
40 * right shift the NASID by 1 to exclude the always-zero bit.
41 * NASIDs contain up to 15 bits.
9f5314fb
JS
42 *
43 * GNODE - NASID right shifted by 1 bit. Most mmrs contain gnodes instead
44 * of nasids.
45 *
39d30770
MT
46 * PNODE - the low N bits of the GNODE. The PNODE is the most useful variant
47 * of the nasid for socket usage.
9f5314fb 48 *
6a469e46
JS
49 * GPA - (global physical address) a socket physical address converted
50 * so that it can be used by the GRU as a global address. Socket
51 * physical addresses 1) need additional NASID (node) bits added
52 * to the high end of the address, and 2) unaliased if the
53 * partition does not have a physical address 0. In addition, on
54 * UV2 rev 1, GPAs need the gnode left shifted to bits 39 or 40.
55 *
9f5314fb
JS
56 *
57 * NumaLink Global Physical Address Format:
58 * +--------------------------------+---------------------+
59 * |00..000| GNODE | NodeOffset |
60 * +--------------------------------+---------------------+
61 * |<-------53 - M bits --->|<--------M bits ----->
62 *
63 * M - number of node offset bits (35 .. 40)
952cf6d7
JS
64 *
65 *
66 * Memory/UV-HUB Processor Socket Address Format:
9f5314fb
JS
67 * +----------------+---------------+---------------------+
68 * |00..000000000000| PNODE | NodeOffset |
69 * +----------------+---------------+---------------------+
70 * <--- N bits --->|<--------M bits ----->
952cf6d7 71 *
9f5314fb
JS
72 * M - number of node offset bits (35 .. 40)
73 * N - number of PNODE bits (0 .. 10)
952cf6d7
JS
74 *
75 * Note: M + N cannot currently exceed 44 (x86_64) or 46 (IA64).
76 * The actual values are configuration dependent and are set at
9f5314fb
JS
77 * boot time. M & N values are set by the hardware/BIOS at boot.
78 *
952cf6d7
JS
79 *
80 * APICID format
39d30770
MT
81 * NOTE!!!!!! This is the current format of the APICID. However, code
82 * should assume that this will change in the future. Use functions
83 * in this file for all APICID bit manipulations and conversion.
952cf6d7 84 *
39d30770
MT
85 * 1111110000000000
86 * 5432109876543210
2a919596
JS
87 * pppppppppplc0cch Nehalem-EX (12 bits in hdw reg)
88 * ppppppppplcc0cch Westmere-EX (12 bits in hdw reg)
89 * pppppppppppcccch SandyBridge (15 bits in hdw reg)
952cf6d7
JS
90 * sssssssssss
91 *
9f5314fb 92 * p = pnode bits
952cf6d7
JS
93 * l = socket number on board
94 * c = core
95 * h = hyperthread
9f5314fb 96 * s = bits that are in the SOCKET_ID CSR
952cf6d7 97 *
2a919596 98 * Note: Processor may support fewer bits in the APICID register. The ACPI
952cf6d7
JS
99 * tables hold all 16 bits. Software needs to be aware of this.
100 *
39d30770
MT
101 * Unless otherwise specified, all references to APICID refer to
102 * the FULL value contained in ACPI tables, not the subset in the
103 * processor APICID register.
952cf6d7
JS
104 */
105
106
107/*
108 * Maximum number of bricks in all partitions and in all coherency domains.
109 * This is the total number of bricks accessible in the numalink fabric. It
110 * includes all C & M bricks. Routers are NOT included.
111 *
112 * This value is also the value of the maximum number of non-router NASIDs
113 * in the numalink fabric.
114 *
9f5314fb 115 * NOTE: a brick may contain 1 or 2 OS nodes. Don't get these confused.
952cf6d7
JS
116 */
117#define UV_MAX_NUMALINK_BLADES 16384
118
119/*
120 * Maximum number of C/Mbricks within a software SSI (hardware may support
121 * more).
122 */
123#define UV_MAX_SSI_BLADES 256
124
125/*
126 * The largest possible NASID of a C or M brick (+ 2)
127 */
1d21e6e3 128#define UV_MAX_NASID_VALUE (UV_MAX_NUMALINK_BLADES * 2)
952cf6d7 129
7f1baa06
MT
130struct uv_scir_s {
131 struct timer_list timer;
132 unsigned long offset;
133 unsigned long last;
134 unsigned long idle_on;
135 unsigned long idle_off;
136 unsigned char state;
137 unsigned char enabled;
138};
139
952cf6d7
JS
140/*
141 * The following defines attributes of the HUB chip. These attributes are
142 * frequently referenced and are kept in the per-cpu data areas of each cpu.
143 * They are kept together in a struct to minimize cache misses.
144 */
145struct uv_hub_info_s {
69a72a0e
MT
146 unsigned long global_mmr_base;
147 unsigned long gpa_mask;
c4ed3f04 148 unsigned int gnode_extra;
2a919596
JS
149 unsigned char hub_revision;
150 unsigned char apic_pnode_shift;
6a469e46
JS
151 unsigned char m_shift;
152 unsigned char n_lshift;
69a72a0e
MT
153 unsigned long gnode_upper;
154 unsigned long lowmem_remap_top;
155 unsigned long lowmem_remap_base;
156 unsigned short pnode;
157 unsigned short pnode_mask;
158 unsigned short coherency_domain_number;
159 unsigned short numa_blade_id;
160 unsigned char blade_processor_id;
161 unsigned char m_val;
162 unsigned char n_val;
163 struct uv_scir_s scir;
952cf6d7 164};
7f1baa06 165
952cf6d7 166DECLARE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
89cbc767 167#define uv_hub_info this_cpu_ptr(&__uv_hub_info)
952cf6d7
JS
168#define uv_cpu_hub_info(cpu) (&per_cpu(__uv_hub_info, cpu))
169
2a919596
JS
170/*
171 * Hub revisions less than UV2_HUB_REVISION_BASE are UV1 hubs. All UV2
172 * hubs have revision numbers greater than or equal to UV2_HUB_REVISION_BASE.
173 * This is a software convention - NOT the hardware revision numbers in
174 * the hub chip.
175 */
176#define UV1_HUB_REVISION_BASE 1
177#define UV2_HUB_REVISION_BASE 3
6edbd471 178#define UV3_HUB_REVISION_BASE 5
eb1e3461 179#define UV4_HUB_REVISION_BASE 7
2a919596
JS
180
181static inline int is_uv1_hub(void)
182{
183 return uv_hub_info->hub_revision < UV2_HUB_REVISION_BASE;
184}
185
186static inline int is_uv2_hub(void)
6edbd471
MT
187{
188 return ((uv_hub_info->hub_revision >= UV2_HUB_REVISION_BASE) &&
189 (uv_hub_info->hub_revision < UV3_HUB_REVISION_BASE));
190}
191
192static inline int is_uv3_hub(void)
193{
eb1e3461
MT
194 return ((uv_hub_info->hub_revision >= UV3_HUB_REVISION_BASE) &&
195 (uv_hub_info->hub_revision < UV4_HUB_REVISION_BASE));
6edbd471
MT
196}
197
eb1e3461
MT
198#ifdef UV4_HUB_IS_SUPPORTED
199static inline int is_uv4_hub(void)
200{
201 return uv_hub_info->hub_revision >= UV4_HUB_REVISION_BASE;
202}
203#else
204static inline int is_uv4_hub(void)
205{
206 return 0;
207}
208#endif
209
6edbd471
MT
210static inline int is_uv_hub(void)
211{
212 return uv_hub_info->hub_revision;
213}
214
eb1e3461 215/* code common to uv2/3/4 only */
6edbd471 216static inline int is_uvx_hub(void)
2a919596
JS
217{
218 return uv_hub_info->hub_revision >= UV2_HUB_REVISION_BASE;
219}
220
c8f730b1
RA
221union uvh_apicid {
222 unsigned long v;
223 struct uvh_apicid_s {
224 unsigned long local_apic_mask : 24;
225 unsigned long local_apic_shift : 5;
226 unsigned long unused1 : 3;
227 unsigned long pnode_mask : 24;
228 unsigned long pnode_shift : 5;
229 unsigned long unused2 : 3;
230 } s;
231};
232
952cf6d7
JS
233/*
234 * Local & Global MMR space macros.
39d30770
MT
235 * Note: macros are intended to be used ONLY by inline functions
236 * in this file - not by other kernel code.
237 * n - NASID (full 15-bit global nasid)
238 * g - GNODE (full 15-bit global nasid, right shifted 1)
239 * p - PNODE (local part of nsids, right shifted 1)
952cf6d7 240 */
9f5314fb 241#define UV_NASID_TO_PNODE(n) (((n) >> 1) & uv_hub_info->pnode_mask)
c4ed3f04
JS
242#define UV_PNODE_TO_GNODE(p) ((p) |uv_hub_info->gnode_extra)
243#define UV_PNODE_TO_NASID(p) (UV_PNODE_TO_GNODE(p) << 1)
952cf6d7 244
2a919596
JS
245#define UV1_LOCAL_MMR_BASE 0xf4000000UL
246#define UV1_GLOBAL_MMR32_BASE 0xf8000000UL
247#define UV1_LOCAL_MMR_SIZE (64UL * 1024 * 1024)
248#define UV1_GLOBAL_MMR32_SIZE (64UL * 1024 * 1024)
249
250#define UV2_LOCAL_MMR_BASE 0xfa000000UL
251#define UV2_GLOBAL_MMR32_BASE 0xfc000000UL
252#define UV2_LOCAL_MMR_SIZE (32UL * 1024 * 1024)
253#define UV2_GLOBAL_MMR32_SIZE (32UL * 1024 * 1024)
254
6edbd471
MT
255#define UV3_LOCAL_MMR_BASE 0xfa000000UL
256#define UV3_GLOBAL_MMR32_BASE 0xfc000000UL
257#define UV3_LOCAL_MMR_SIZE (32UL * 1024 * 1024)
258#define UV3_GLOBAL_MMR32_SIZE (32UL * 1024 * 1024)
259
eb1e3461
MT
260#define UV4_LOCAL_MMR_BASE 0xfa000000UL
261#define UV4_GLOBAL_MMR32_BASE 0xfc000000UL
262#define UV4_LOCAL_MMR_SIZE (32UL * 1024 * 1024)
263#define UV4_GLOBAL_MMR32_SIZE (16UL * 1024 * 1024)
264
265#define UV_LOCAL_MMR_BASE ( \
266 is_uv1_hub() ? UV1_LOCAL_MMR_BASE : \
267 is_uv2_hub() ? UV2_LOCAL_MMR_BASE : \
268 is_uv3_hub() ? UV3_LOCAL_MMR_BASE : \
269 /*is_uv4_hub*/ UV4_LOCAL_MMR_BASE)
270
271#define UV_GLOBAL_MMR32_BASE ( \
272 is_uv1_hub() ? UV1_GLOBAL_MMR32_BASE : \
273 is_uv2_hub() ? UV2_GLOBAL_MMR32_BASE : \
274 is_uv3_hub() ? UV3_GLOBAL_MMR32_BASE : \
275 /*is_uv4_hub*/ UV4_GLOBAL_MMR32_BASE)
276
277#define UV_LOCAL_MMR_SIZE ( \
278 is_uv1_hub() ? UV1_LOCAL_MMR_SIZE : \
279 is_uv2_hub() ? UV2_LOCAL_MMR_SIZE : \
280 is_uv3_hub() ? UV3_LOCAL_MMR_SIZE : \
281 /*is_uv4_hub*/ UV4_LOCAL_MMR_SIZE)
282
283#define UV_GLOBAL_MMR32_SIZE ( \
284 is_uv1_hub() ? UV1_GLOBAL_MMR32_SIZE : \
285 is_uv2_hub() ? UV2_GLOBAL_MMR32_SIZE : \
286 is_uv3_hub() ? UV3_GLOBAL_MMR32_SIZE : \
287 /*is_uv4_hub*/ UV4_GLOBAL_MMR32_SIZE)
288
952cf6d7
JS
289#define UV_GLOBAL_MMR64_BASE (uv_hub_info->global_mmr_base)
290
56abcf24
JS
291#define UV_GLOBAL_GRU_MMR_BASE 0x4000000
292
9f5314fb
JS
293#define UV_GLOBAL_MMR32_PNODE_SHIFT 15
294#define UV_GLOBAL_MMR64_PNODE_SHIFT 26
952cf6d7 295
9f5314fb 296#define UV_GLOBAL_MMR32_PNODE_BITS(p) ((p) << (UV_GLOBAL_MMR32_PNODE_SHIFT))
952cf6d7 297
9f5314fb 298#define UV_GLOBAL_MMR64_PNODE_BITS(p) \
67e83f30 299 (((unsigned long)(p)) << UV_GLOBAL_MMR64_PNODE_SHIFT)
9f5314fb 300
c8f730b1 301#define UVH_APICID 0x002D0E00L
9f5314fb
JS
302#define UV_APIC_PNODE_SHIFT 6
303
8191c9f6
DS
304#define UV_APICID_HIBIT_MASK 0xffff0000
305
7f1baa06
MT
306/* Local Bus from cpu's perspective */
307#define LOCAL_BUS_BASE 0x1c00000
308#define LOCAL_BUS_SIZE (4 * 1024 * 1024)
309
310/*
311 * System Controller Interface Reg
312 *
313 * Note there are NO leds on a UV system. This register is only
314 * used by the system controller to monitor system-wide operation.
315 * There are 64 regs per node. With Nahelem cpus (2 cores per node,
316 * 8 cpus per core, 2 threads per cpu) there are 32 cpu threads on
317 * a node.
318 *
319 * The window is located at top of ACPI MMR space
320 */
321#define SCIR_WINDOW_COUNT 64
322#define SCIR_LOCAL_MMR_BASE (LOCAL_BUS_BASE + \
323 LOCAL_BUS_SIZE - \
324 SCIR_WINDOW_COUNT)
325
326#define SCIR_CPU_HEARTBEAT 0x01 /* timer interrupt */
327#define SCIR_CPU_ACTIVITY 0x02 /* not idle */
328#define SCIR_CPU_HB_INTERVAL (HZ) /* once per second */
329
8661984f
DS
330/* Loop through all installed blades */
331#define for_each_possible_blade(bid) \
332 for ((bid) = 0; (bid) < uv_num_possible_blades(); (bid)++)
333
9f5314fb
JS
334/*
335 * Macros for converting between kernel virtual addresses, socket local physical
336 * addresses, and UV global physical addresses.
39d30770
MT
337 * Note: use the standard __pa() & __va() macros for converting
338 * between socket virtual and socket physical addresses.
9f5314fb
JS
339 */
340
341/* socket phys RAM --> UV global physical address */
342static inline unsigned long uv_soc_phys_ram_to_gpa(unsigned long paddr)
343{
344 if (paddr < uv_hub_info->lowmem_remap_top)
189f67c4 345 paddr |= uv_hub_info->lowmem_remap_base;
6a469e46
JS
346 paddr |= uv_hub_info->gnode_upper;
347 paddr = ((paddr << uv_hub_info->m_shift) >> uv_hub_info->m_shift) |
348 ((paddr >> uv_hub_info->m_val) << uv_hub_info->n_lshift);
349 return paddr;
9f5314fb
JS
350}
351
352
353/* socket virtual --> UV global physical address */
354static inline unsigned long uv_gpa(void *v)
355{
189f67c4 356 return uv_soc_phys_ram_to_gpa(__pa(v));
9f5314fb 357}
1d21e6e3 358
fae419f2
RH
359/* Top two bits indicate the requested address is in MMR space. */
360static inline int
361uv_gpa_in_mmr_space(unsigned long gpa)
362{
363 return (gpa >> 62) == 0x3UL;
364}
365
729d69e6
RH
366/* UV global physical address --> socket phys RAM */
367static inline unsigned long uv_gpa_to_soc_phys_ram(unsigned long gpa)
368{
5a51467b 369 unsigned long paddr;
729d69e6
RH
370 unsigned long remap_base = uv_hub_info->lowmem_remap_base;
371 unsigned long remap_top = uv_hub_info->lowmem_remap_top;
372
6a469e46
JS
373 gpa = ((gpa << uv_hub_info->m_shift) >> uv_hub_info->m_shift) |
374 ((gpa >> uv_hub_info->n_lshift) << uv_hub_info->m_val);
5a51467b 375 paddr = gpa & uv_hub_info->gpa_mask;
729d69e6
RH
376 if (paddr >= remap_base && paddr < remap_base + remap_top)
377 paddr -= remap_base;
378 return paddr;
379}
380
381
6a469e46 382/* gpa -> pnode */
1d21e6e3
RH
383static inline unsigned long uv_gpa_to_gnode(unsigned long gpa)
384{
6a469e46 385 return gpa >> uv_hub_info->n_lshift;
1d21e6e3
RH
386}
387
388/* gpa -> pnode */
389static inline int uv_gpa_to_pnode(unsigned long gpa)
390{
391 unsigned long n_mask = (1UL << uv_hub_info->n_val) - 1;
392
393 return uv_gpa_to_gnode(gpa) & n_mask;
394}
9f5314fb 395
6a469e46
JS
396/* gpa -> node offset*/
397static inline unsigned long uv_gpa_to_offset(unsigned long gpa)
398{
399 return (gpa << uv_hub_info->m_shift) >> uv_hub_info->m_shift;
400}
401
9f5314fb
JS
402/* pnode, offset --> socket virtual */
403static inline void *uv_pnode_offset_to_vaddr(int pnode, unsigned long offset)
404{
405 return __va(((unsigned long)pnode << uv_hub_info->m_val) | offset);
406}
952cf6d7 407
952cf6d7
JS
408
409/*
9f5314fb 410 * Extract a PNODE from an APICID (full apicid, not processor subset)
952cf6d7 411 */
9f5314fb 412static inline int uv_apicid_to_pnode(int apicid)
952cf6d7 413{
c8f730b1 414 return (apicid >> uv_hub_info->apic_pnode_shift);
952cf6d7
JS
415}
416
2a919596
JS
417/*
418 * Convert an apicid to the socket number on the blade
419 */
420static inline int uv_apicid_to_socket(int apicid)
421{
422 if (is_uv1_hub())
423 return (apicid >> (uv_hub_info->apic_pnode_shift - 1)) & 1;
424 else
425 return 0;
426}
427
952cf6d7
JS
428/*
429 * Access global MMRs using the low memory MMR32 space. This region supports
430 * faster MMR access but not all MMRs are accessible in this space.
431 */
39d30770 432static inline unsigned long *uv_global_mmr32_address(int pnode, unsigned long offset)
952cf6d7
JS
433{
434 return __va(UV_GLOBAL_MMR32_BASE |
9f5314fb 435 UV_GLOBAL_MMR32_PNODE_BITS(pnode) | offset);
952cf6d7
JS
436}
437
39d30770 438static inline void uv_write_global_mmr32(int pnode, unsigned long offset, unsigned long val)
952cf6d7 439{
8dc579e8 440 writeq(val, uv_global_mmr32_address(pnode, offset));
952cf6d7
JS
441}
442
39d30770 443static inline unsigned long uv_read_global_mmr32(int pnode, unsigned long offset)
952cf6d7 444{
8dc579e8 445 return readq(uv_global_mmr32_address(pnode, offset));
952cf6d7
JS
446}
447
448/*
449 * Access Global MMR space using the MMR space located at the top of physical
450 * memory.
451 */
a289cc7c 452static inline volatile void __iomem *uv_global_mmr64_address(int pnode, unsigned long offset)
952cf6d7
JS
453{
454 return __va(UV_GLOBAL_MMR64_BASE |
9f5314fb 455 UV_GLOBAL_MMR64_PNODE_BITS(pnode) | offset);
952cf6d7
JS
456}
457
39d30770 458static inline void uv_write_global_mmr64(int pnode, unsigned long offset, unsigned long val)
952cf6d7 459{
8dc579e8 460 writeq(val, uv_global_mmr64_address(pnode, offset));
952cf6d7
JS
461}
462
39d30770 463static inline unsigned long uv_read_global_mmr64(int pnode, unsigned long offset)
952cf6d7 464{
8dc579e8 465 return readq(uv_global_mmr64_address(pnode, offset));
952cf6d7
JS
466}
467
56abcf24
JS
468/*
469 * Global MMR space addresses when referenced by the GRU. (GRU does
470 * NOT use socket addressing).
471 */
472static inline unsigned long uv_global_gru_mmr_address(int pnode, unsigned long offset)
473{
e1e0138d
JS
474 return UV_GLOBAL_GRU_MMR_BASE | offset |
475 ((unsigned long)pnode << uv_hub_info->m_val);
56abcf24
JS
476}
477
39d30770
MT
478static inline void uv_write_global_mmr8(int pnode, unsigned long offset, unsigned char val)
479{
480 writeb(val, uv_global_mmr64_address(pnode, offset));
481}
482
483static inline unsigned char uv_read_global_mmr8(int pnode, unsigned long offset)
484{
485 return readb(uv_global_mmr64_address(pnode, offset));
486}
487
952cf6d7 488/*
9f5314fb 489 * Access hub local MMRs. Faster than using global space but only local MMRs
952cf6d7
JS
490 * are accessible.
491 */
492static inline unsigned long *uv_local_mmr_address(unsigned long offset)
493{
494 return __va(UV_LOCAL_MMR_BASE | offset);
495}
496
497static inline unsigned long uv_read_local_mmr(unsigned long offset)
498{
8dc579e8 499 return readq(uv_local_mmr_address(offset));
952cf6d7
JS
500}
501
502static inline void uv_write_local_mmr(unsigned long offset, unsigned long val)
503{
8dc579e8 504 writeq(val, uv_local_mmr_address(offset));
952cf6d7
JS
505}
506
7f1baa06
MT
507static inline unsigned char uv_read_local_mmr8(unsigned long offset)
508{
8dc579e8 509 return readb(uv_local_mmr_address(offset));
7f1baa06
MT
510}
511
512static inline void uv_write_local_mmr8(unsigned long offset, unsigned char val)
513{
8dc579e8 514 writeb(val, uv_local_mmr_address(offset));
7f1baa06
MT
515}
516
8400def8 517/*
9f5314fb 518 * Structures and definitions for converting between cpu, node, pnode, and blade
8400def8
JS
519 * numbers.
520 */
521struct uv_blade_info {
9f5314fb 522 unsigned short nr_possible_cpus;
8400def8 523 unsigned short nr_online_cpus;
9f5314fb 524 unsigned short pnode;
6c7184b7 525 short memory_nid;
0d12ef0c
MT
526 spinlock_t nmi_lock; /* obsolete, see uv_hub_nmi */
527 unsigned long nmi_count; /* obsolete, see uv_hub_nmi */
8400def8 528};
9f5314fb 529extern struct uv_blade_info *uv_blade_info;
8400def8
JS
530extern short *uv_node_to_blade;
531extern short *uv_cpu_to_blade;
532extern short uv_possible_blades;
533
534/* Blade-local cpu number of current cpu. Numbered 0 .. <# cpus on the blade> */
535static inline int uv_blade_processor_id(void)
536{
537 return uv_hub_info->blade_processor_id;
538}
539
540/* Blade number of current cpu. Numnbered 0 .. <#blades -1> */
541static inline int uv_numa_blade_id(void)
542{
543 return uv_hub_info->numa_blade_id;
544}
545
546/* Convert a cpu number to the the UV blade number */
547static inline int uv_cpu_to_blade_id(int cpu)
548{
549 return uv_cpu_to_blade[cpu];
550}
551
552/* Convert linux node number to the UV blade number */
553static inline int uv_node_to_blade_id(int nid)
554{
555 return uv_node_to_blade[nid];
556}
557
9f5314fb
JS
558/* Convert a blade id to the PNODE of the blade */
559static inline int uv_blade_to_pnode(int bid)
8400def8 560{
9f5314fb 561 return uv_blade_info[bid].pnode;
8400def8
JS
562}
563
6c7184b7
JS
564/* Nid of memory node on blade. -1 if no blade-local memory */
565static inline int uv_blade_to_memory_nid(int bid)
566{
567 return uv_blade_info[bid].memory_nid;
568}
569
8400def8
JS
570/* Determine the number of possible cpus on a blade */
571static inline int uv_blade_nr_possible_cpus(int bid)
572{
9f5314fb 573 return uv_blade_info[bid].nr_possible_cpus;
8400def8
JS
574}
575
576/* Determine the number of online cpus on a blade */
577static inline int uv_blade_nr_online_cpus(int bid)
578{
579 return uv_blade_info[bid].nr_online_cpus;
580}
581
9f5314fb
JS
582/* Convert a cpu id to the PNODE of the blade containing the cpu */
583static inline int uv_cpu_to_pnode(int cpu)
8400def8 584{
9f5314fb 585 return uv_blade_info[uv_cpu_to_blade_id(cpu)].pnode;
8400def8
JS
586}
587
9f5314fb
JS
588/* Convert a linux node number to the PNODE of the blade */
589static inline int uv_node_to_pnode(int nid)
8400def8 590{
9f5314fb 591 return uv_blade_info[uv_node_to_blade_id(nid)].pnode;
8400def8
JS
592}
593
594/* Maximum possible number of blades */
595static inline int uv_num_possible_blades(void)
596{
597 return uv_possible_blades;
598}
599
0d12ef0c
MT
600/* Per Hub NMI support */
601extern void uv_nmi_setup(void);
602
603/* BMC sets a bit this MMR non-zero before sending an NMI */
604#define UVH_NMI_MMR UVH_SCRATCH5
605#define UVH_NMI_MMR_CLEAR UVH_SCRATCH5_ALIAS
606#define UVH_NMI_MMR_SHIFT 63
607#define UVH_NMI_MMR_TYPE "SCRATCH5"
608
609/* Newer SMM NMI handler, not present in all systems */
610#define UVH_NMI_MMRX UVH_EVENT_OCCURRED0
611#define UVH_NMI_MMRX_CLEAR UVH_EVENT_OCCURRED0_ALIAS
612#define UVH_NMI_MMRX_SHIFT (is_uv1_hub() ? \
613 UV1H_EVENT_OCCURRED0_EXTIO_INT0_SHFT :\
614 UVXH_EVENT_OCCURRED0_EXTIO_INT0_SHFT)
615#define UVH_NMI_MMRX_TYPE "EXTIO_INT0"
616
617/* Non-zero indicates newer SMM NMI handler present */
618#define UVH_NMI_MMRX_SUPPORTED UVH_EXTIO_INT0_BROADCAST
619
620/* Indicates to BIOS that we want to use the newer SMM NMI handler */
621#define UVH_NMI_MMRX_REQ UVH_SCRATCH5_ALIAS_2
622#define UVH_NMI_MMRX_REQ_SHIFT 62
623
624struct uv_hub_nmi_s {
625 raw_spinlock_t nmi_lock;
626 atomic_t in_nmi; /* flag this node in UV NMI IRQ */
627 atomic_t cpu_owner; /* last locker of this struct */
628 atomic_t read_mmr_count; /* count of MMR reads */
629 atomic_t nmi_count; /* count of true UV NMIs */
630 unsigned long nmi_value; /* last value read from NMI MMR */
631};
632
633struct uv_cpu_nmi_s {
634 struct uv_hub_nmi_s *hub;
e1632170
CL
635 int state;
636 int pinging;
0d12ef0c
MT
637 int queries;
638 int pings;
639};
640
e1632170
CL
641DECLARE_PER_CPU(struct uv_cpu_nmi_s, uv_cpu_nmi);
642
7c52198b 643#define uv_hub_nmi this_cpu_read(uv_cpu_nmi.hub)
e1632170 644#define uv_cpu_nmi_per(cpu) (per_cpu(uv_cpu_nmi, cpu))
0d12ef0c
MT
645#define uv_hub_nmi_per(cpu) (uv_cpu_nmi_per(cpu).hub)
646
647/* uv_cpu_nmi_states */
648#define UV_NMI_STATE_OUT 0
649#define UV_NMI_STATE_IN 1
650#define UV_NMI_STATE_DUMP 2
651#define UV_NMI_STATE_DUMP_DONE 3
652
7f1baa06
MT
653/* Update SCIR state */
654static inline void uv_set_scir_bits(unsigned char value)
655{
656 if (uv_hub_info->scir.state != value) {
657 uv_hub_info->scir.state = value;
658 uv_write_local_mmr8(uv_hub_info->scir.offset, value);
659 }
660}
66666e50 661
39d30770
MT
662static inline unsigned long uv_scir_offset(int apicid)
663{
664 return SCIR_LOCAL_MMR_BASE | (apicid & 0x3f);
665}
666
7f1baa06
MT
667static inline void uv_set_cpu_scir_bits(int cpu, unsigned char value)
668{
669 if (uv_cpu_hub_info(cpu)->scir.state != value) {
39d30770
MT
670 uv_write_global_mmr8(uv_cpu_to_pnode(cpu),
671 uv_cpu_hub_info(cpu)->scir.offset, value);
7f1baa06 672 uv_cpu_hub_info(cpu)->scir.state = value;
7f1baa06
MT
673 }
674}
952cf6d7 675
8191c9f6 676extern unsigned int uv_apicid_hibits;
56abcf24
JS
677static unsigned long uv_hub_ipi_value(int apicid, int vector, int mode)
678{
8191c9f6 679 apicid |= uv_apicid_hibits;
56abcf24
JS
680 return (1UL << UVH_IPI_INT_SEND_SHFT) |
681 ((apicid) << UVH_IPI_INT_APIC_ID_SHFT) |
682 (mode << UVH_IPI_INT_DELIVERY_MODE_SHFT) |
683 (vector << UVH_IPI_INT_VECTOR_SHFT);
684}
685
66666e50
JS
686static inline void uv_hub_send_ipi(int pnode, int apicid, int vector)
687{
688 unsigned long val;
02dd0a06
RH
689 unsigned long dmode = dest_Fixed;
690
691 if (vector == NMI_VECTOR)
692 dmode = dest_NMI;
66666e50 693
56abcf24 694 val = uv_hub_ipi_value(apicid, vector, dmode);
66666e50
JS
695 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
696}
697
7a1110e8
JS
698/*
699 * Get the minimum revision number of the hub chips within the partition.
eb1e3461 700 * (See UVx_HUB_REVISION_BASE above for specific values.)
7a1110e8
JS
701 */
702static inline int uv_get_min_hub_revision_id(void)
703{
2a919596 704 return uv_hub_info->hub_revision;
7a1110e8
JS
705}
706
bc5d9940 707#endif /* CONFIG_X86_64 */
7f1baa06 708#endif /* _ASM_X86_UV_UV_HUB_H */