x86, 64-bit: ifdef out struct thread_struct::ip
[linux-block.git] / arch / x86 / include / asm / processor.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
c758ecf6 3
053de044
GOC
4#include <asm/processor-flags.h>
5
683e0253
GOC
6/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
2f66dcc9
GOC
10#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
2f66dcc9
GOC
13#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
c72dcf83 17#include <asm/system.h>
2f66dcc9 18#include <asm/page.h>
54321d94 19#include <asm/pgtable_types.h>
5300db88 20#include <asm/percpu.h>
2f66dcc9
GOC
21#include <asm/msr.h>
22#include <asm/desc_defs.h>
bd61643e 23#include <asm/nops.h>
93fa7636 24#include <asm/ds.h>
4d46a89e 25
2f66dcc9 26#include <linux/personality.h>
5300db88
GOC
27#include <linux/cpumask.h>
28#include <linux/cache.h>
2f66dcc9
GOC
29#include <linux/threads.h>
30#include <linux/init.h>
c72dcf83 31
0ccb8acc
GOC
32/*
33 * Default implementation of macro that returns current
34 * instruction pointer ("program counter").
35 */
36static inline void *current_text_addr(void)
37{
38 void *pc;
4d46a89e
IM
39
40 asm volatile("mov $1f, %0; 1:":"=r" (pc));
41
0ccb8acc
GOC
42 return pc;
43}
44
dbcb4660 45#ifdef CONFIG_X86_VSMP
4d46a89e
IM
46# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
47# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
dbcb4660 48#else
4d46a89e
IM
49# define ARCH_MIN_TASKALIGN 16
50# define ARCH_MIN_MMSTRUCT_ALIGN 0
dbcb4660
GOC
51#endif
52
5300db88
GOC
53/*
54 * CPU type and hardware bug flags. Kept separately for each CPU.
55 * Members of this structure are referenced in head.S, so think twice
56 * before touching them. [mj]
57 */
58
59struct cpuinfo_x86 {
4d46a89e
IM
60 __u8 x86; /* CPU family */
61 __u8 x86_vendor; /* CPU vendor */
62 __u8 x86_model;
63 __u8 x86_mask;
5300db88 64#ifdef CONFIG_X86_32
4d46a89e
IM
65 char wp_works_ok; /* It doesn't on 386's */
66
67 /* Problems on some 486Dx4's and old 386's: */
68 char hlt_works_ok;
69 char hard_math;
70 char rfu;
71 char fdiv_bug;
72 char f00f_bug;
73 char coma_bug;
74 char pad0;
5300db88 75#else
4d46a89e 76 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
b1882e68 77 int x86_tlbsize;
13c6c532 78#endif
4d46a89e
IM
79 __u8 x86_virt_bits;
80 __u8 x86_phys_bits;
81 /* CPUID returned core id bits: */
82 __u8 x86_coreid_bits;
83 /* Max extended CPUID function supported: */
84 __u32 extended_cpuid_level;
4d46a89e
IM
85 /* Maximum supported CPUID level, -1=no CPUID: */
86 int cpuid_level;
87 __u32 x86_capability[NCAPINTS];
88 char x86_vendor_id[16];
89 char x86_model_id[64];
90 /* in KB - valid for CPUS which support this call: */
91 int x86_cache_size;
92 int x86_cache_alignment; /* In bytes */
93 int x86_power;
94 unsigned long loops_per_jiffy;
5300db88 95#ifdef CONFIG_SMP
4d46a89e 96 /* cpus sharing the last level cache: */
155dd720 97 cpumask_var_t llc_shared_map;
5300db88 98#endif
4d46a89e
IM
99 /* cpuid returned max cores value: */
100 u16 x86_max_cores;
101 u16 apicid;
01aaea1a 102 u16 initial_apicid;
4d46a89e 103 u16 x86_clflush_size;
5300db88 104#ifdef CONFIG_SMP
4d46a89e
IM
105 /* number of cores as seen by the OS: */
106 u16 booted_cores;
107 /* Physical processor id: */
108 u16 phys_proc_id;
109 /* Core id: */
110 u16 cpu_core_id;
111 /* Index into per_cpu list: */
112 u16 cpu_index;
5300db88 113#endif
88b094fb 114 unsigned int x86_hyper_vendor;
5300db88
GOC
115} __attribute__((__aligned__(SMP_CACHE_BYTES)));
116
4d46a89e
IM
117#define X86_VENDOR_INTEL 0
118#define X86_VENDOR_CYRIX 1
119#define X86_VENDOR_AMD 2
120#define X86_VENDOR_UMC 3
4d46a89e
IM
121#define X86_VENDOR_CENTAUR 5
122#define X86_VENDOR_TRANSMETA 7
123#define X86_VENDOR_NSC 8
124#define X86_VENDOR_NUM 9
125
126#define X86_VENDOR_UNKNOWN 0xff
5300db88 127
88b094fb
AK
128#define X86_HYPER_VENDOR_NONE 0
129#define X86_HYPER_VENDOR_VMWARE 1
130
1a53905a
GOC
131/*
132 * capabilities of CPUs
133 */
4d46a89e
IM
134extern struct cpuinfo_x86 boot_cpu_data;
135extern struct cpuinfo_x86 new_cpu_data;
136
137extern struct tss_struct doublefault_tss;
138extern __u32 cleared_cpu_caps[NCAPINTS];
5300db88
GOC
139
140#ifdef CONFIG_SMP
9b8de747 141DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
5300db88 142#define cpu_data(cpu) per_cpu(cpu_info, cpu)
94a1e869 143#define current_cpu_data __get_cpu_var(cpu_info)
5300db88
GOC
144#else
145#define cpu_data(cpu) boot_cpu_data
146#define current_cpu_data boot_cpu_data
147#endif
148
1c6c727d
JS
149extern const struct seq_operations cpuinfo_op;
150
3d3f487c
GC
151static inline int hlt_works(int cpu)
152{
153#ifdef CONFIG_X86_32
154 return cpu_data(cpu).hlt_works_ok;
155#else
156 return 1;
157#endif
158}
159
4d46a89e
IM
160#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
161
162extern void cpu_detect(struct cpuinfo_x86 *c);
1a53905a 163
8fd329a1
JS
164extern struct pt_regs *idle_regs(struct pt_regs *);
165
f580366f 166extern void early_cpu_init(void);
1a53905a
GOC
167extern void identify_boot_cpu(void);
168extern void identify_secondary_cpu(struct cpuinfo_x86 *);
5300db88
GOC
169extern void print_cpu_info(struct cpuinfo_x86 *);
170extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
171extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
172extern unsigned short num_cache_leaves;
173
bbb65d2d 174extern void detect_extended_topology(struct cpuinfo_x86 *c);
1a53905a 175extern void detect_ht(struct cpuinfo_x86 *c);
1a53905a 176
c758ecf6 177static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
4d46a89e 178 unsigned int *ecx, unsigned int *edx)
c758ecf6
GOC
179{
180 /* ecx is often an input as well as an output. */
cca2e6f8
JP
181 asm("cpuid"
182 : "=a" (*eax),
183 "=b" (*ebx),
184 "=c" (*ecx),
185 "=d" (*edx)
186 : "0" (*eax), "2" (*ecx));
c758ecf6
GOC
187}
188
c72dcf83
GOC
189static inline void load_cr3(pgd_t *pgdir)
190{
191 write_cr3(__pa(pgdir));
192}
c758ecf6 193
ca241c75
GOC
194#ifdef CONFIG_X86_32
195/* This is the TSS defined by the hardware. */
196struct x86_hw_tss {
4d46a89e
IM
197 unsigned short back_link, __blh;
198 unsigned long sp0;
199 unsigned short ss0, __ss0h;
200 unsigned long sp1;
201 /* ss1 caches MSR_IA32_SYSENTER_CS: */
202 unsigned short ss1, __ss1h;
203 unsigned long sp2;
204 unsigned short ss2, __ss2h;
205 unsigned long __cr3;
206 unsigned long ip;
207 unsigned long flags;
208 unsigned long ax;
209 unsigned long cx;
210 unsigned long dx;
211 unsigned long bx;
212 unsigned long sp;
213 unsigned long bp;
214 unsigned long si;
215 unsigned long di;
216 unsigned short es, __esh;
217 unsigned short cs, __csh;
218 unsigned short ss, __ssh;
219 unsigned short ds, __dsh;
220 unsigned short fs, __fsh;
221 unsigned short gs, __gsh;
222 unsigned short ldt, __ldth;
223 unsigned short trace;
224 unsigned short io_bitmap_base;
225
ca241c75
GOC
226} __attribute__((packed));
227#else
228struct x86_hw_tss {
4d46a89e
IM
229 u32 reserved1;
230 u64 sp0;
231 u64 sp1;
232 u64 sp2;
233 u64 reserved2;
234 u64 ist[7];
235 u32 reserved3;
236 u32 reserved4;
237 u16 reserved5;
238 u16 io_bitmap_base;
239
ca241c75
GOC
240} __attribute__((packed)) ____cacheline_aligned;
241#endif
242
243/*
4d46a89e 244 * IO-bitmap sizes:
ca241c75 245 */
4d46a89e
IM
246#define IO_BITMAP_BITS 65536
247#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
248#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
249#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
250#define INVALID_IO_BITMAP_OFFSET 0x8000
ca241c75
GOC
251
252struct tss_struct {
4d46a89e
IM
253 /*
254 * The hardware state:
255 */
256 struct x86_hw_tss x86_tss;
ca241c75
GOC
257
258 /*
259 * The extra 1 is there because the CPU will access an
260 * additional byte beyond the end of the IO permission
261 * bitmap. The extra byte must be all 1 bits, and must
262 * be within the limit.
263 */
4d46a89e 264 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
4d46a89e 265
ca241c75 266 /*
4d46a89e 267 * .. and then another 0x100 bytes for the emergency kernel stack:
ca241c75 268 */
4d46a89e
IM
269 unsigned long stack[64];
270
84e65b0a 271} ____cacheline_aligned;
ca241c75 272
9b8de747 273DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
ca241c75 274
4d46a89e
IM
275/*
276 * Save the original ist values for checking stack pointers during debugging
277 */
1a53905a 278struct orig_ist {
4d46a89e 279 unsigned long ist[7];
1a53905a
GOC
280};
281
99f8ecdf 282#define MXCSR_DEFAULT 0x1f80
46265df0 283
99f8ecdf 284struct i387_fsave_struct {
ca9cda2f
IM
285 u32 cwd; /* FPU Control Word */
286 u32 swd; /* FPU Status Word */
287 u32 twd; /* FPU Tag Word */
288 u32 fip; /* FPU IP Offset */
289 u32 fcs; /* FPU IP Selector */
290 u32 foo; /* FPU Operand Pointer Offset */
291 u32 fos; /* FPU Operand Pointer Selector */
292
293 /* 8*10 bytes for each FP-reg = 80 bytes: */
4d46a89e 294 u32 st_space[20];
ca9cda2f
IM
295
296 /* Software status information [not touched by FSAVE ]: */
4d46a89e 297 u32 status;
46265df0
GOC
298};
299
46265df0 300struct i387_fxsave_struct {
ca9cda2f
IM
301 u16 cwd; /* Control Word */
302 u16 swd; /* Status Word */
303 u16 twd; /* Tag Word */
304 u16 fop; /* Last Instruction Opcode */
99f8ecdf
RM
305 union {
306 struct {
ca9cda2f
IM
307 u64 rip; /* Instruction Pointer */
308 u64 rdp; /* Data Pointer */
99f8ecdf
RM
309 };
310 struct {
ca9cda2f
IM
311 u32 fip; /* FPU IP Offset */
312 u32 fcs; /* FPU IP Selector */
313 u32 foo; /* FPU Operand Offset */
314 u32 fos; /* FPU Operand Selector */
99f8ecdf
RM
315 };
316 };
ca9cda2f
IM
317 u32 mxcsr; /* MXCSR Register State */
318 u32 mxcsr_mask; /* MXCSR Mask */
319
320 /* 8*16 bytes for each FP-reg = 128 bytes: */
4d46a89e 321 u32 st_space[32];
ca9cda2f
IM
322
323 /* 16*16 bytes for each XMM-reg = 256 bytes: */
4d46a89e 324 u32 xmm_space[64];
ca9cda2f 325
bdd8caba
SS
326 u32 padding[12];
327
328 union {
329 u32 padding1[12];
330 u32 sw_reserved[12];
331 };
4d46a89e 332
46265df0
GOC
333} __attribute__((aligned(16)));
334
99f8ecdf 335struct i387_soft_struct {
4d46a89e
IM
336 u32 cwd;
337 u32 swd;
338 u32 twd;
339 u32 fip;
340 u32 fcs;
341 u32 foo;
342 u32 fos;
343 /* 8*10 bytes for each FP-reg = 80 bytes: */
344 u32 st_space[20];
345 u8 ftop;
346 u8 changed;
347 u8 lookahead;
348 u8 no_update;
349 u8 rm;
350 u8 alimit;
ae6af41f 351 struct math_emu_info *info;
4d46a89e 352 u32 entry_eip;
99f8ecdf
RM
353};
354
a30469e7
SS
355struct ymmh_struct {
356 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
357 u32 ymmh_space[64];
358};
359
dc1e35c6
SS
360struct xsave_hdr_struct {
361 u64 xstate_bv;
362 u64 reserved1[2];
363 u64 reserved2[5];
364} __attribute__((packed));
365
366struct xsave_struct {
367 struct i387_fxsave_struct i387;
368 struct xsave_hdr_struct xsave_hdr;
a30469e7 369 struct ymmh_struct ymmh;
dc1e35c6
SS
370 /* new processor state extensions will go here */
371} __attribute__ ((packed, aligned (64)));
372
61c4628b 373union thread_xstate {
99f8ecdf 374 struct i387_fsave_struct fsave;
46265df0 375 struct i387_fxsave_struct fxsave;
4d46a89e 376 struct i387_soft_struct soft;
b359e8a4 377 struct xsave_struct xsave;
46265df0
GOC
378};
379
fe676203 380#ifdef CONFIG_X86_64
2f66dcc9 381DECLARE_PER_CPU(struct orig_ist, orig_ist);
26f80bd6 382
947e76cd
BG
383union irq_stack_union {
384 char irq_stack[IRQ_STACK_SIZE];
385 /*
386 * GCC hardcodes the stack canary as %gs:40. Since the
387 * irq_stack is the object at %gs:0, we reserve the bottom
388 * 48 bytes of the irq stack for the canary.
389 */
390 struct {
391 char gs_base[40];
392 unsigned long stack_canary;
393 };
394};
395
9b8de747 396DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
2add8e23
BG
397DECLARE_INIT_PER_CPU(irq_stack_union);
398
26f80bd6 399DECLARE_PER_CPU(char *, irq_stack_ptr);
9766cdbc
JSR
400DECLARE_PER_CPU(unsigned int, irq_count);
401extern unsigned long kernel_eflags;
402extern asmlinkage void ignore_sysret(void);
60a5317f
TH
403#else /* X86_64 */
404#ifdef CONFIG_CC_STACKPROTECTOR
405DECLARE_PER_CPU(unsigned long, stack_canary);
96a388de 406#endif
60a5317f 407#endif /* X86_64 */
c758ecf6 408
61c4628b 409extern unsigned int xstate_size;
aa283f49
SS
410extern void free_thread_xstate(struct task_struct *);
411extern struct kmem_cache *task_xstate_cachep;
683e0253
GOC
412extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
413extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
414extern unsigned short num_cache_leaves;
415
cb38d377 416struct thread_struct {
4d46a89e
IM
417 /* Cached TLS descriptors: */
418 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
419 unsigned long sp0;
420 unsigned long sp;
cb38d377 421#ifdef CONFIG_X86_32
4d46a89e 422 unsigned long sysenter_cs;
cb38d377 423#else
4d46a89e
IM
424 unsigned long usersp; /* Copy from PDA */
425 unsigned short es;
426 unsigned short ds;
427 unsigned short fsindex;
428 unsigned short gsindex;
cb38d377 429#endif
0c23590f 430#ifdef CONFIG_X86_32
4d46a89e 431 unsigned long ip;
0c23590f 432#endif
d756f4ad 433#ifdef CONFIG_X86_64
4d46a89e 434 unsigned long fs;
d756f4ad 435#endif
4d46a89e
IM
436 unsigned long gs;
437 /* Hardware debugging registers: */
438 unsigned long debugreg0;
439 unsigned long debugreg1;
440 unsigned long debugreg2;
441 unsigned long debugreg3;
442 unsigned long debugreg6;
443 unsigned long debugreg7;
444 /* Fault info: */
445 unsigned long cr2;
446 unsigned long trap_no;
447 unsigned long error_code;
61c4628b
SS
448 /* floating point and extended processor state */
449 union thread_xstate *xstate;
cb38d377 450#ifdef CONFIG_X86_32
4d46a89e 451 /* Virtual 86 mode info */
cb38d377
GOC
452 struct vm86_struct __user *vm86_info;
453 unsigned long screen_bitmap;
4d46a89e
IM
454 unsigned long v86flags;
455 unsigned long v86mask;
456 unsigned long saved_sp0;
457 unsigned int saved_fs;
458 unsigned int saved_gs;
cb38d377 459#endif
4d46a89e
IM
460 /* IO permissions: */
461 unsigned long *io_bitmap_ptr;
462 unsigned long iopl;
463 /* Max allowed port in the bitmap, in bytes: */
464 unsigned io_bitmap_max;
cb38d377
GOC
465/* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
466 unsigned long debugctlmsr;
93fa7636
MM
467#ifdef CONFIG_X86_DS
468/* Debug Store context; see include/asm-x86/ds.h; goes into MSR_IA32_DS_AREA */
469 struct ds_context *ds_ctx;
470#endif /* CONFIG_X86_DS */
471#ifdef CONFIG_X86_PTRACE_BTS
472/* the signal to send on a bts buffer overflow */
473 unsigned int bts_ovfl_signal;
474#endif /* CONFIG_X86_PTRACE_BTS */
cb38d377
GOC
475};
476
1b46cbe0
GOC
477static inline unsigned long native_get_debugreg(int regno)
478{
4d46a89e 479 unsigned long val = 0; /* Damn you, gcc! */
1b46cbe0
GOC
480
481 switch (regno) {
482 case 0:
cca2e6f8
JP
483 asm("mov %%db0, %0" :"=r" (val));
484 break;
1b46cbe0 485 case 1:
cca2e6f8
JP
486 asm("mov %%db1, %0" :"=r" (val));
487 break;
1b46cbe0 488 case 2:
cca2e6f8
JP
489 asm("mov %%db2, %0" :"=r" (val));
490 break;
1b46cbe0 491 case 3:
cca2e6f8
JP
492 asm("mov %%db3, %0" :"=r" (val));
493 break;
1b46cbe0 494 case 6:
cca2e6f8
JP
495 asm("mov %%db6, %0" :"=r" (val));
496 break;
1b46cbe0 497 case 7:
cca2e6f8
JP
498 asm("mov %%db7, %0" :"=r" (val));
499 break;
1b46cbe0
GOC
500 default:
501 BUG();
502 }
503 return val;
504}
505
506static inline void native_set_debugreg(int regno, unsigned long value)
507{
508 switch (regno) {
509 case 0:
4d46a89e 510 asm("mov %0, %%db0" ::"r" (value));
1b46cbe0
GOC
511 break;
512 case 1:
4d46a89e 513 asm("mov %0, %%db1" ::"r" (value));
1b46cbe0
GOC
514 break;
515 case 2:
4d46a89e 516 asm("mov %0, %%db2" ::"r" (value));
1b46cbe0
GOC
517 break;
518 case 3:
4d46a89e 519 asm("mov %0, %%db3" ::"r" (value));
1b46cbe0
GOC
520 break;
521 case 6:
4d46a89e 522 asm("mov %0, %%db6" ::"r" (value));
1b46cbe0
GOC
523 break;
524 case 7:
4d46a89e 525 asm("mov %0, %%db7" ::"r" (value));
1b46cbe0
GOC
526 break;
527 default:
528 BUG();
529 }
530}
531
62d7d7ed
GOC
532/*
533 * Set IOPL bits in EFLAGS from given mask
534 */
535static inline void native_set_iopl_mask(unsigned mask)
536{
537#ifdef CONFIG_X86_32
538 unsigned int reg;
4d46a89e 539
cca2e6f8
JP
540 asm volatile ("pushfl;"
541 "popl %0;"
542 "andl %1, %0;"
543 "orl %2, %0;"
544 "pushl %0;"
545 "popfl"
546 : "=&r" (reg)
547 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
62d7d7ed
GOC
548#endif
549}
550
4d46a89e
IM
551static inline void
552native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
7818a1e0
GOC
553{
554 tss->x86_tss.sp0 = thread->sp0;
555#ifdef CONFIG_X86_32
4d46a89e 556 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
7818a1e0
GOC
557 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
558 tss->x86_tss.ss1 = thread->sysenter_cs;
559 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
560 }
561#endif
562}
1b46cbe0 563
e801f864
GOC
564static inline void native_swapgs(void)
565{
566#ifdef CONFIG_X86_64
567 asm volatile("swapgs" ::: "memory");
568#endif
569}
570
7818a1e0
GOC
571#ifdef CONFIG_PARAVIRT
572#include <asm/paravirt.h>
573#else
4d46a89e
IM
574#define __cpuid native_cpuid
575#define paravirt_enabled() 0
1b46cbe0
GOC
576
577/*
578 * These special macros can be used to get or set a debugging register
579 */
580#define get_debugreg(var, register) \
581 (var) = native_get_debugreg(register)
582#define set_debugreg(value, register) \
583 native_set_debugreg(register, value)
584
cca2e6f8
JP
585static inline void load_sp0(struct tss_struct *tss,
586 struct thread_struct *thread)
7818a1e0
GOC
587{
588 native_load_sp0(tss, thread);
589}
590
62d7d7ed 591#define set_iopl_mask native_set_iopl_mask
1b46cbe0
GOC
592#endif /* CONFIG_PARAVIRT */
593
594/*
595 * Save the cr4 feature set we're using (ie
596 * Pentium 4MB enable and PPro Global page
597 * enable), so that any CPU's that boot up
598 * after us can get the correct flags.
599 */
4d46a89e 600extern unsigned long mmu_cr4_features;
1b46cbe0
GOC
601
602static inline void set_in_cr4(unsigned long mask)
603{
604 unsigned cr4;
4d46a89e 605
1b46cbe0
GOC
606 mmu_cr4_features |= mask;
607 cr4 = read_cr4();
608 cr4 |= mask;
609 write_cr4(cr4);
610}
611
612static inline void clear_in_cr4(unsigned long mask)
613{
614 unsigned cr4;
4d46a89e 615
1b46cbe0
GOC
616 mmu_cr4_features &= ~mask;
617 cr4 = read_cr4();
618 cr4 &= ~mask;
619 write_cr4(cr4);
620}
621
fc87e906 622typedef struct {
4d46a89e 623 unsigned long seg;
fc87e906
GOC
624} mm_segment_t;
625
626
683e0253
GOC
627/*
628 * create a kernel thread without removing it from tasklists
629 */
630extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
631
632/* Free all resources held by a thread. */
633extern void release_thread(struct task_struct *);
634
4d46a89e 635/* Prepare to copy thread state - unlazy all lazy state */
683e0253 636extern void prepare_to_copy(struct task_struct *tsk);
1b46cbe0 637
683e0253 638unsigned long get_wchan(struct task_struct *p);
c758ecf6
GOC
639
640/*
641 * Generic CPUID function
642 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
643 * resulting in stale register contents being returned.
644 */
645static inline void cpuid(unsigned int op,
646 unsigned int *eax, unsigned int *ebx,
647 unsigned int *ecx, unsigned int *edx)
648{
649 *eax = op;
650 *ecx = 0;
651 __cpuid(eax, ebx, ecx, edx);
652}
653
654/* Some CPUID calls want 'count' to be placed in ecx */
655static inline void cpuid_count(unsigned int op, int count,
656 unsigned int *eax, unsigned int *ebx,
657 unsigned int *ecx, unsigned int *edx)
658{
659 *eax = op;
660 *ecx = count;
661 __cpuid(eax, ebx, ecx, edx);
662}
663
664/*
665 * CPUID functions returning a single datum
666 */
667static inline unsigned int cpuid_eax(unsigned int op)
668{
669 unsigned int eax, ebx, ecx, edx;
670
671 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 672
c758ecf6
GOC
673 return eax;
674}
4d46a89e 675
c758ecf6
GOC
676static inline unsigned int cpuid_ebx(unsigned int op)
677{
678 unsigned int eax, ebx, ecx, edx;
679
680 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 681
c758ecf6
GOC
682 return ebx;
683}
4d46a89e 684
c758ecf6
GOC
685static inline unsigned int cpuid_ecx(unsigned int op)
686{
687 unsigned int eax, ebx, ecx, edx;
688
689 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 690
c758ecf6
GOC
691 return ecx;
692}
4d46a89e 693
c758ecf6
GOC
694static inline unsigned int cpuid_edx(unsigned int op)
695{
696 unsigned int eax, ebx, ecx, edx;
697
698 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 699
c758ecf6
GOC
700 return edx;
701}
702
683e0253
GOC
703/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
704static inline void rep_nop(void)
705{
cca2e6f8 706 asm volatile("rep; nop" ::: "memory");
683e0253
GOC
707}
708
4d46a89e
IM
709static inline void cpu_relax(void)
710{
711 rep_nop();
712}
713
714/* Stop speculative execution: */
683e0253
GOC
715static inline void sync_core(void)
716{
717 int tmp;
4d46a89e 718
683e0253 719 asm volatile("cpuid" : "=a" (tmp) : "0" (1)
cca2e6f8 720 : "ebx", "ecx", "edx", "memory");
683e0253
GOC
721}
722
cca2e6f8
JP
723static inline void __monitor(const void *eax, unsigned long ecx,
724 unsigned long edx)
683e0253 725{
4d46a89e 726 /* "monitor %eax, %ecx, %edx;" */
cca2e6f8
JP
727 asm volatile(".byte 0x0f, 0x01, 0xc8;"
728 :: "a" (eax), "c" (ecx), "d"(edx));
683e0253
GOC
729}
730
731static inline void __mwait(unsigned long eax, unsigned long ecx)
732{
4d46a89e 733 /* "mwait %eax, %ecx;" */
cca2e6f8
JP
734 asm volatile(".byte 0x0f, 0x01, 0xc9;"
735 :: "a" (eax), "c" (ecx));
683e0253
GOC
736}
737
738static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
739{
7f424a8b 740 trace_hardirqs_on();
4d46a89e 741 /* "mwait %eax, %ecx;" */
cca2e6f8
JP
742 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
743 :: "a" (eax), "c" (ecx));
683e0253
GOC
744}
745
746extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
747
683e0253 748extern void select_idle_routine(const struct cpuinfo_x86 *c);
30e1e6d1 749extern void init_c1e_mask(void);
683e0253 750
4d46a89e 751extern unsigned long boot_option_idle_override;
c1e3b377 752extern unsigned long idle_halt;
da5e09a1 753extern unsigned long idle_nomwait;
683e0253 754
394a1505
ML
755/*
756 * on systems with caches, caches must be flashed as the absolute
757 * last instruction before going into a suspended halt. Otherwise,
758 * dirty data can linger in the cache and become stale on resume,
759 * leading to strange errors.
760 *
761 * perform a variety of operations to guarantee that the compiler
762 * will not reorder instructions. wbinvd itself is serializing
763 * so the processor will not reorder.
764 *
765 * Systems without cache can just go into halt.
766 */
767static inline void wbinvd_halt(void)
768{
769 mb();
770 /* check for clflush to determine if wbinvd is legal */
771 if (cpu_has_clflush)
772 asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory");
773 else
774 while (1)
775 halt();
776}
777
1a53905a
GOC
778extern void enable_sep_cpu(void);
779extern int sysenter_setup(void);
780
781/* Defined in head.S */
4d46a89e 782extern struct desc_ptr early_gdt_descr;
1a53905a
GOC
783
784extern void cpu_set_gdt(int);
552be871 785extern void switch_to_new_gdt(int);
11e3a840 786extern void load_percpu_segment(int);
1a53905a 787extern void cpu_init(void);
1a53905a 788
c2724775
MM
789static inline unsigned long get_debugctlmsr(void)
790{
791 unsigned long debugctlmsr = 0;
792
793#ifndef CONFIG_X86_DEBUGCTLMSR
794 if (boot_cpu_data.x86 < 6)
795 return 0;
796#endif
797 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
798
799 return debugctlmsr;
800}
801
5b0e5084
JB
802static inline void update_debugctlmsr(unsigned long debugctlmsr)
803{
804#ifndef CONFIG_X86_DEBUGCTLMSR
805 if (boot_cpu_data.x86 < 6)
806 return;
807#endif
808 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
809}
810
4d46a89e
IM
811/*
812 * from system description table in BIOS. Mostly for MCA use, but
813 * others may find it useful:
814 */
815extern unsigned int machine_id;
816extern unsigned int machine_submodel_id;
817extern unsigned int BIOS_revision;
1a53905a 818
4d46a89e
IM
819/* Boot loader type from the setup header: */
820extern int bootloader_type;
1a53905a 821
4d46a89e 822extern char ignore_fpu_irq;
683e0253
GOC
823
824#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
825#define ARCH_HAS_PREFETCHW
826#define ARCH_HAS_SPINLOCK_PREFETCH
827
ae2e15eb 828#ifdef CONFIG_X86_32
4d46a89e
IM
829# define BASE_PREFETCH ASM_NOP4
830# define ARCH_HAS_PREFETCH
ae2e15eb 831#else
4d46a89e 832# define BASE_PREFETCH "prefetcht0 (%1)"
ae2e15eb
GOC
833#endif
834
4d46a89e
IM
835/*
836 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
837 *
838 * It's not worth to care about 3dnow prefetches for the K6
839 * because they are microcoded there and very slow.
840 */
ae2e15eb
GOC
841static inline void prefetch(const void *x)
842{
843 alternative_input(BASE_PREFETCH,
844 "prefetchnta (%1)",
845 X86_FEATURE_XMM,
846 "r" (x));
847}
848
4d46a89e
IM
849/*
850 * 3dnow prefetch to get an exclusive cache line.
851 * Useful for spinlocks to avoid one state transition in the
852 * cache coherency protocol:
853 */
ae2e15eb
GOC
854static inline void prefetchw(const void *x)
855{
856 alternative_input(BASE_PREFETCH,
857 "prefetchw (%1)",
858 X86_FEATURE_3DNOW,
859 "r" (x));
860}
861
4d46a89e
IM
862static inline void spin_lock_prefetch(const void *x)
863{
864 prefetchw(x);
865}
866
2f66dcc9
GOC
867#ifdef CONFIG_X86_32
868/*
869 * User space process size: 3GB (default).
870 */
4d46a89e 871#define TASK_SIZE PAGE_OFFSET
d9517346 872#define TASK_SIZE_MAX TASK_SIZE
4d46a89e
IM
873#define STACK_TOP TASK_SIZE
874#define STACK_TOP_MAX STACK_TOP
875
876#define INIT_THREAD { \
877 .sp0 = sizeof(init_stack) + (long)&init_stack, \
878 .vm86_info = NULL, \
879 .sysenter_cs = __KERNEL_CS, \
880 .io_bitmap_ptr = NULL, \
2f66dcc9
GOC
881}
882
883/*
884 * Note that the .io_bitmap member must be extra-big. This is because
885 * the CPU will access an additional byte beyond the end of the IO
886 * permission bitmap. The extra byte must be all 1 bits, and must
887 * be within the limit.
888 */
4d46a89e
IM
889#define INIT_TSS { \
890 .x86_tss = { \
2f66dcc9 891 .sp0 = sizeof(init_stack) + (long)&init_stack, \
4d46a89e
IM
892 .ss0 = __KERNEL_DS, \
893 .ss1 = __KERNEL_CS, \
894 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
895 }, \
896 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
2f66dcc9
GOC
897}
898
2f66dcc9
GOC
899extern unsigned long thread_saved_pc(struct task_struct *tsk);
900
901#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
902#define KSTK_TOP(info) \
903({ \
904 unsigned long *__ptr = (unsigned long *)(info); \
905 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
906})
907
908/*
909 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
910 * This is necessary to guarantee that the entire "struct pt_regs"
911 * is accessable even if the CPU haven't stored the SS/ESP registers
912 * on the stack (interrupt gate does not save these registers
913 * when switching to the same priv ring).
914 * Therefore beware: accessing the ss/esp fields of the
915 * "struct pt_regs" is possible, but they may contain the
916 * completely wrong values.
917 */
918#define task_pt_regs(task) \
919({ \
920 struct pt_regs *__regs__; \
921 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
922 __regs__ - 1; \
923})
924
4d46a89e 925#define KSTK_ESP(task) (task_pt_regs(task)->sp)
2f66dcc9
GOC
926
927#else
928/*
929 * User space process size. 47bits minus one guard page.
930 */
d9517346 931#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
2f66dcc9
GOC
932
933/* This decides where the kernel will search for a free chunk of vm
934 * space during mmap's.
935 */
4d46a89e
IM
936#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
937 0xc0000000 : 0xFFFFe000)
2f66dcc9 938
4d46a89e 939#define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
d9517346 940 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
4d46a89e 941#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
d9517346 942 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
2f66dcc9 943
922a70d3 944#define STACK_TOP TASK_SIZE
d9517346 945#define STACK_TOP_MAX TASK_SIZE_MAX
922a70d3 946
2f66dcc9
GOC
947#define INIT_THREAD { \
948 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
949}
950
951#define INIT_TSS { \
952 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
953}
954
2f66dcc9
GOC
955/*
956 * Return saved PC of a blocked thread.
957 * What is this good for? it will be always the scheduler or ret_from_fork.
958 */
4d46a89e 959#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
2f66dcc9 960
4d46a89e
IM
961#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
962#define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
2f66dcc9
GOC
963#endif /* CONFIG_X86_64 */
964
513ad84b
IM
965extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
966 unsigned long new_sp);
967
4d46a89e
IM
968/*
969 * This decides where the kernel will search for a free chunk of vm
683e0253
GOC
970 * space during mmap's.
971 */
972#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
973
4d46a89e 974#define KSTK_EIP(task) (task_pt_regs(task)->ip)
683e0253 975
529e25f6
EB
976/* Get/set a process' ability to use the timestamp counter instruction */
977#define GET_TSC_CTL(adr) get_tsc_mode((adr))
978#define SET_TSC_CTL(val) set_tsc_mode((val))
979
980extern int get_tsc_mode(unsigned long adr);
981extern int set_tsc_mode(unsigned int val);
982
1965aae3 983#endif /* _ASM_X86_PROCESSOR_H */