Merge tag 'char-misc-4.6-rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/gregkh...
[linux-2.6-block.git] / arch / x86 / entry / entry_64.S
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/x86_64/entry.S
3 *
4 * Copyright (C) 1991, 1992 Linus Torvalds
5 * Copyright (C) 2000, 2001, 2002 Andi Kleen SuSE Labs
6 * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
4d732138 7 *
1da177e4
LT
8 * entry.S contains the system-call and fault low-level handling routines.
9 *
8b4777a4
AL
10 * Some of this is documented in Documentation/x86/entry_64.txt
11 *
0bd7b798 12 * A note on terminology:
4d732138
IM
13 * - iret frame: Architecture defined interrupt frame from SS to RIP
14 * at the top of the kernel process stack.
2e91a17b
AK
15 *
16 * Some macro usage:
4d732138
IM
17 * - ENTRY/END: Define functions in the symbol table.
18 * - TRACE_IRQ_*: Trace hardirq state for lock debugging.
19 * - idtentry: Define exception entry points.
1da177e4 20 */
1da177e4
LT
21#include <linux/linkage.h>
22#include <asm/segment.h>
1da177e4
LT
23#include <asm/cache.h>
24#include <asm/errno.h>
d36f9479 25#include "calling.h"
e2d5df93 26#include <asm/asm-offsets.h>
1da177e4
LT
27#include <asm/msr.h>
28#include <asm/unistd.h>
29#include <asm/thread_info.h>
30#include <asm/hw_irq.h>
0341c14d 31#include <asm/page_types.h>
2601e64d 32#include <asm/irqflags.h>
72fe4858 33#include <asm/paravirt.h>
9939ddaf 34#include <asm/percpu.h>
d7abc0fa 35#include <asm/asm.h>
63bcff2a 36#include <asm/smap.h>
3891a04a 37#include <asm/pgtable_types.h>
d7e7528b 38#include <linux/err.h>
1da177e4 39
86a1c34a
RM
40/* Avoid __ASSEMBLER__'ifying <linux/audit.h> just for this. */
41#include <linux/elf-em.h>
4d732138
IM
42#define AUDIT_ARCH_X86_64 (EM_X86_64|__AUDIT_ARCH_64BIT|__AUDIT_ARCH_LE)
43#define __AUDIT_ARCH_64BIT 0x80000000
44#define __AUDIT_ARCH_LE 0x40000000
ea714547 45
4d732138
IM
46.code64
47.section .entry.text, "ax"
16444a8a 48
72fe4858 49#ifdef CONFIG_PARAVIRT
2be29982 50ENTRY(native_usergs_sysret64)
72fe4858
GOC
51 swapgs
52 sysretq
b3baaa13 53ENDPROC(native_usergs_sysret64)
72fe4858
GOC
54#endif /* CONFIG_PARAVIRT */
55
f2db9382 56.macro TRACE_IRQS_IRETQ
2601e64d 57#ifdef CONFIG_TRACE_IRQFLAGS
4d732138
IM
58 bt $9, EFLAGS(%rsp) /* interrupts off? */
59 jnc 1f
2601e64d
IM
60 TRACE_IRQS_ON
611:
62#endif
63.endm
64
5963e317
SR
65/*
66 * When dynamic function tracer is enabled it will add a breakpoint
67 * to all locations that it is about to modify, sync CPUs, update
68 * all the code, sync CPUs, then remove the breakpoints. In this time
69 * if lockdep is enabled, it might jump back into the debug handler
70 * outside the updating of the IST protection. (TRACE_IRQS_ON/OFF).
71 *
72 * We need to change the IDT table before calling TRACE_IRQS_ON/OFF to
73 * make sure the stack pointer does not get reset back to the top
74 * of the debug stack, and instead just reuses the current stack.
75 */
76#if defined(CONFIG_DYNAMIC_FTRACE) && defined(CONFIG_TRACE_IRQFLAGS)
77
78.macro TRACE_IRQS_OFF_DEBUG
4d732138 79 call debug_stack_set_zero
5963e317 80 TRACE_IRQS_OFF
4d732138 81 call debug_stack_reset
5963e317
SR
82.endm
83
84.macro TRACE_IRQS_ON_DEBUG
4d732138 85 call debug_stack_set_zero
5963e317 86 TRACE_IRQS_ON
4d732138 87 call debug_stack_reset
5963e317
SR
88.endm
89
f2db9382 90.macro TRACE_IRQS_IRETQ_DEBUG
4d732138
IM
91 bt $9, EFLAGS(%rsp) /* interrupts off? */
92 jnc 1f
5963e317
SR
93 TRACE_IRQS_ON_DEBUG
941:
95.endm
96
97#else
4d732138
IM
98# define TRACE_IRQS_OFF_DEBUG TRACE_IRQS_OFF
99# define TRACE_IRQS_ON_DEBUG TRACE_IRQS_ON
100# define TRACE_IRQS_IRETQ_DEBUG TRACE_IRQS_IRETQ
5963e317
SR
101#endif
102
1da177e4 103/*
4d732138 104 * 64-bit SYSCALL instruction entry. Up to 6 arguments in registers.
1da177e4 105 *
fda57b22
AL
106 * This is the only entry point used for 64-bit system calls. The
107 * hardware interface is reasonably well designed and the register to
108 * argument mapping Linux uses fits well with the registers that are
109 * available when SYSCALL is used.
110 *
111 * SYSCALL instructions can be found inlined in libc implementations as
112 * well as some other programs and libraries. There are also a handful
113 * of SYSCALL instructions in the vDSO used, for example, as a
114 * clock_gettimeofday fallback.
115 *
4d732138 116 * 64-bit SYSCALL saves rip to rcx, clears rflags.RF, then saves rflags to r11,
b87cf63e
DV
117 * then loads new ss, cs, and rip from previously programmed MSRs.
118 * rflags gets masked by a value from another MSR (so CLD and CLAC
119 * are not needed). SYSCALL does not save anything on the stack
120 * and does not change rsp.
121 *
122 * Registers on entry:
1da177e4 123 * rax system call number
b87cf63e
DV
124 * rcx return address
125 * r11 saved rflags (note: r11 is callee-clobbered register in C ABI)
1da177e4 126 * rdi arg0
1da177e4 127 * rsi arg1
0bd7b798 128 * rdx arg2
b87cf63e 129 * r10 arg3 (needs to be moved to rcx to conform to C ABI)
1da177e4
LT
130 * r8 arg4
131 * r9 arg5
4d732138 132 * (note: r12-r15, rbp, rbx are callee-preserved in C ABI)
0bd7b798 133 *
1da177e4
LT
134 * Only called from user space.
135 *
7fcb3bc3 136 * When user can change pt_regs->foo always force IRET. That is because
7bf36bbc
AK
137 * it deals with uncanonical addresses better. SYSRET has trouble
138 * with them due to bugs in both AMD and Intel CPUs.
0bd7b798 139 */
1da177e4 140
b2502b41 141ENTRY(entry_SYSCALL_64)
9ed8e7d8
DV
142 /*
143 * Interrupts are off on entry.
144 * We do not frame this tiny irq-off block with TRACE_IRQS_OFF/ON,
145 * it is too small to ever cause noticeable irq latency.
146 */
72fe4858
GOC
147 SWAPGS_UNSAFE_STACK
148 /*
149 * A hypervisor implementation might want to use a label
150 * after the swapgs, so that it can do the swapgs
151 * for the guest and jump here on syscall.
152 */
b2502b41 153GLOBAL(entry_SYSCALL_64_after_swapgs)
72fe4858 154
4d732138
IM
155 movq %rsp, PER_CPU_VAR(rsp_scratch)
156 movq PER_CPU_VAR(cpu_current_top_of_stack), %rsp
9ed8e7d8 157
1e423bff
AL
158 TRACE_IRQS_OFF
159
9ed8e7d8 160 /* Construct struct pt_regs on stack */
4d732138
IM
161 pushq $__USER_DS /* pt_regs->ss */
162 pushq PER_CPU_VAR(rsp_scratch) /* pt_regs->sp */
4d732138
IM
163 pushq %r11 /* pt_regs->flags */
164 pushq $__USER_CS /* pt_regs->cs */
165 pushq %rcx /* pt_regs->ip */
166 pushq %rax /* pt_regs->orig_ax */
167 pushq %rdi /* pt_regs->di */
168 pushq %rsi /* pt_regs->si */
169 pushq %rdx /* pt_regs->dx */
170 pushq %rcx /* pt_regs->cx */
171 pushq $-ENOSYS /* pt_regs->ax */
172 pushq %r8 /* pt_regs->r8 */
173 pushq %r9 /* pt_regs->r9 */
174 pushq %r10 /* pt_regs->r10 */
175 pushq %r11 /* pt_regs->r11 */
176 sub $(6*8), %rsp /* pt_regs->bp, bx, r12-15 not saved */
177
1e423bff
AL
178 /*
179 * If we need to do entry work or if we guess we'll need to do
180 * exit work, go straight to the slow path.
181 */
182 testl $_TIF_WORK_SYSCALL_ENTRY|_TIF_ALLWORK_MASK, ASM_THREAD_INFO(TI_flags, %rsp, SIZEOF_PTREGS)
183 jnz entry_SYSCALL64_slow_path
184
b2502b41 185entry_SYSCALL_64_fastpath:
1e423bff
AL
186 /*
187 * Easy case: enable interrupts and issue the syscall. If the syscall
188 * needs pt_regs, we'll call a stub that disables interrupts again
189 * and jumps to the slow path.
190 */
191 TRACE_IRQS_ON
192 ENABLE_INTERRUPTS(CLBR_NONE)
fca460f9 193#if __SYSCALL_MASK == ~0
4d732138 194 cmpq $__NR_syscall_max, %rax
fca460f9 195#else
4d732138
IM
196 andl $__SYSCALL_MASK, %eax
197 cmpl $__NR_syscall_max, %eax
fca460f9 198#endif
4d732138
IM
199 ja 1f /* return -ENOSYS (already in pt_regs->ax) */
200 movq %r10, %rcx
302f5b26
AL
201
202 /*
203 * This call instruction is handled specially in stub_ptregs_64.
b7765086
AL
204 * It might end up jumping to the slow path. If it jumps, RAX
205 * and all argument registers are clobbered.
302f5b26 206 */
4d732138 207 call *sys_call_table(, %rax, 8)
302f5b26
AL
208.Lentry_SYSCALL_64_after_fastpath_call:
209
4d732138 210 movq %rax, RAX(%rsp)
146b2b09 2111:
b3494a4a
AL
212
213 /*
1e423bff
AL
214 * If we get here, then we know that pt_regs is clean for SYSRET64.
215 * If we see that no exit work is required (which we are required
216 * to check with IRQs off), then we can go straight to SYSRET64.
b3494a4a 217 */
1e423bff
AL
218 DISABLE_INTERRUPTS(CLBR_NONE)
219 TRACE_IRQS_OFF
4d732138 220 testl $_TIF_ALLWORK_MASK, ASM_THREAD_INFO(TI_flags, %rsp, SIZEOF_PTREGS)
1e423bff 221 jnz 1f
b3494a4a 222
1e423bff
AL
223 LOCKDEP_SYS_EXIT
224 TRACE_IRQS_ON /* user mode is traced as IRQs on */
eb2a54c3
AL
225 movq RIP(%rsp), %rcx
226 movq EFLAGS(%rsp), %r11
227 RESTORE_C_REGS_EXCEPT_RCX_R11
4d732138 228 movq RSP(%rsp), %rsp
2be29982 229 USERGS_SYSRET64
1da177e4 230
1e423bff
AL
2311:
232 /*
233 * The fast path looked good when we started, but something changed
234 * along the way and we need to switch to the slow path. Calling
235 * raise(3) will trigger this, for example. IRQs are off.
236 */
29ea1b25
AL
237 TRACE_IRQS_ON
238 ENABLE_INTERRUPTS(CLBR_NONE)
76f5df43 239 SAVE_EXTRA_REGS
4d732138 240 movq %rsp, %rdi
1e423bff
AL
241 call syscall_return_slowpath /* returns with IRQs disabled */
242 jmp return_from_SYSCALL_64
0bd7b798 243
1e423bff
AL
244entry_SYSCALL64_slow_path:
245 /* IRQs are off. */
76f5df43 246 SAVE_EXTRA_REGS
29ea1b25 247 movq %rsp, %rdi
1e423bff
AL
248 call do_syscall_64 /* returns with IRQs disabled */
249
250return_from_SYSCALL_64:
76f5df43 251 RESTORE_EXTRA_REGS
29ea1b25 252 TRACE_IRQS_IRETQ /* we're about to change IF */
fffbb5dc
DV
253
254 /*
255 * Try to use SYSRET instead of IRET if we're returning to
256 * a completely clean 64-bit userspace context.
257 */
4d732138
IM
258 movq RCX(%rsp), %rcx
259 movq RIP(%rsp), %r11
260 cmpq %rcx, %r11 /* RCX == RIP */
261 jne opportunistic_sysret_failed
fffbb5dc
DV
262
263 /*
264 * On Intel CPUs, SYSRET with non-canonical RCX/RIP will #GP
265 * in kernel space. This essentially lets the user take over
17be0aec 266 * the kernel, since userspace controls RSP.
fffbb5dc 267 *
17be0aec 268 * If width of "canonical tail" ever becomes variable, this will need
fffbb5dc
DV
269 * to be updated to remain correct on both old and new CPUs.
270 */
271 .ifne __VIRTUAL_MASK_SHIFT - 47
272 .error "virtual address width changed -- SYSRET checks need update"
273 .endif
4d732138 274
17be0aec
DV
275 /* Change top 16 bits to be the sign-extension of 47th bit */
276 shl $(64 - (__VIRTUAL_MASK_SHIFT+1)), %rcx
277 sar $(64 - (__VIRTUAL_MASK_SHIFT+1)), %rcx
4d732138 278
17be0aec
DV
279 /* If this changed %rcx, it was not canonical */
280 cmpq %rcx, %r11
281 jne opportunistic_sysret_failed
fffbb5dc 282
4d732138
IM
283 cmpq $__USER_CS, CS(%rsp) /* CS must match SYSRET */
284 jne opportunistic_sysret_failed
fffbb5dc 285
4d732138
IM
286 movq R11(%rsp), %r11
287 cmpq %r11, EFLAGS(%rsp) /* R11 == RFLAGS */
288 jne opportunistic_sysret_failed
fffbb5dc
DV
289
290 /*
291 * SYSRET can't restore RF. SYSRET can restore TF, but unlike IRET,
292 * restoring TF results in a trap from userspace immediately after
293 * SYSRET. This would cause an infinite loop whenever #DB happens
294 * with register state that satisfies the opportunistic SYSRET
295 * conditions. For example, single-stepping this user code:
296 *
4d732138 297 * movq $stuck_here, %rcx
fffbb5dc
DV
298 * pushfq
299 * popq %r11
300 * stuck_here:
301 *
302 * would never get past 'stuck_here'.
303 */
4d732138
IM
304 testq $(X86_EFLAGS_RF|X86_EFLAGS_TF), %r11
305 jnz opportunistic_sysret_failed
fffbb5dc
DV
306
307 /* nothing to check for RSP */
308
4d732138
IM
309 cmpq $__USER_DS, SS(%rsp) /* SS must match SYSRET */
310 jne opportunistic_sysret_failed
fffbb5dc
DV
311
312 /*
4d732138
IM
313 * We win! This label is here just for ease of understanding
314 * perf profiles. Nothing jumps here.
fffbb5dc
DV
315 */
316syscall_return_via_sysret:
17be0aec
DV
317 /* rcx and r11 are already restored (see code above) */
318 RESTORE_C_REGS_EXCEPT_RCX_R11
4d732138 319 movq RSP(%rsp), %rsp
fffbb5dc 320 USERGS_SYSRET64
fffbb5dc
DV
321
322opportunistic_sysret_failed:
323 SWAPGS
324 jmp restore_c_regs_and_iret
b2502b41 325END(entry_SYSCALL_64)
0bd7b798 326
302f5b26
AL
327ENTRY(stub_ptregs_64)
328 /*
329 * Syscalls marked as needing ptregs land here.
b7765086
AL
330 * If we are on the fast path, we need to save the extra regs,
331 * which we achieve by trying again on the slow path. If we are on
332 * the slow path, the extra regs are already saved.
302f5b26
AL
333 *
334 * RAX stores a pointer to the C function implementing the syscall.
b7765086 335 * IRQs are on.
302f5b26
AL
336 */
337 cmpq $.Lentry_SYSCALL_64_after_fastpath_call, (%rsp)
338 jne 1f
339
b7765086
AL
340 /*
341 * Called from fast path -- disable IRQs again, pop return address
342 * and jump to slow path
343 */
344 DISABLE_INTERRUPTS(CLBR_NONE)
345 TRACE_IRQS_OFF
302f5b26 346 popq %rax
b7765086 347 jmp entry_SYSCALL64_slow_path
302f5b26
AL
348
3491:
350 /* Called from C */
351 jmp *%rax /* called from C */
352END(stub_ptregs_64)
353
354.macro ptregs_stub func
355ENTRY(ptregs_\func)
356 leaq \func(%rip), %rax
357 jmp stub_ptregs_64
358END(ptregs_\func)
359.endm
360
361/* Instantiate ptregs_stub for each ptregs-using syscall */
362#define __SYSCALL_64_QUAL_(sym)
363#define __SYSCALL_64_QUAL_ptregs(sym) ptregs_stub sym
364#define __SYSCALL_64(nr, sym, qual) __SYSCALL_64_QUAL_##qual(sym)
365#include <asm/syscalls_64.h>
fffbb5dc 366
1eeb207f
DV
367/*
368 * A newly forked process directly context switches into this address.
369 *
370 * rdi: prev task we switched from
371 */
372ENTRY(ret_from_fork)
4d732138 373 LOCK ; btr $TIF_FORK, TI_flags(%r8)
1eeb207f 374
4d732138
IM
375 pushq $0x0002
376 popfq /* reset kernel eflags */
1eeb207f 377
4d732138 378 call schedule_tail /* rdi: 'prev' task parameter */
1eeb207f 379
4d732138 380 testb $3, CS(%rsp) /* from kernel_thread? */
24d978b7 381 jnz 1f
1eeb207f 382
1e3fbb8a 383 /*
24d978b7
AL
384 * We came from kernel_thread. This code path is quite twisted, and
385 * someone should clean it up.
386 *
387 * copy_thread_tls stashes the function pointer in RBX and the
388 * parameter to be passed in RBP. The called function is permitted
389 * to call do_execve and thereby jump to user mode.
1e3fbb8a 390 */
24d978b7
AL
391 movq RBP(%rsp), %rdi
392 call *RBX(%rsp)
393 movl $0, RAX(%rsp)
1eeb207f 394
4d732138 395 /*
24d978b7
AL
396 * Fall through as though we're exiting a syscall. This makes a
397 * twisted sort of sense if we just called do_execve.
4d732138 398 */
24d978b7
AL
399
4001:
401 movq %rsp, %rdi
402 call syscall_return_slowpath /* returns with IRQs disabled */
403 TRACE_IRQS_ON /* user mode is traced as IRQS on */
404 SWAPGS
405 jmp restore_regs_and_iret
1eeb207f
DV
406END(ret_from_fork)
407
939b7871 408/*
3304c9c3
DV
409 * Build the entry stubs with some assembler magic.
410 * We pack 1 stub into every 8-byte block.
939b7871 411 */
3304c9c3 412 .align 8
939b7871 413ENTRY(irq_entries_start)
3304c9c3
DV
414 vector=FIRST_EXTERNAL_VECTOR
415 .rept (FIRST_SYSTEM_VECTOR - FIRST_EXTERNAL_VECTOR)
4d732138 416 pushq $(~vector+0x80) /* Note: always in signed byte range */
3304c9c3
DV
417 vector=vector+1
418 jmp common_interrupt
3304c9c3
DV
419 .align 8
420 .endr
939b7871
PA
421END(irq_entries_start)
422
d99015b1 423/*
1da177e4
LT
424 * Interrupt entry/exit.
425 *
426 * Interrupt entry points save only callee clobbered registers in fast path.
d99015b1
AH
427 *
428 * Entry runs with interrupts off.
429 */
1da177e4 430
722024db 431/* 0(%rsp): ~(interrupt number) */
1da177e4 432 .macro interrupt func
f6f64681 433 cld
ff467594
AL
434 ALLOC_PT_GPREGS_ON_STACK
435 SAVE_C_REGS
436 SAVE_EXTRA_REGS
76f5df43 437
ff467594 438 testb $3, CS(%rsp)
dde74f2e 439 jz 1f
02bc7768
AL
440
441 /*
442 * IRQ from user mode. Switch to kernel gsbase and inform context
443 * tracking that we're in kernel mode.
444 */
f6f64681 445 SWAPGS
f1075053
AL
446
447 /*
448 * We need to tell lockdep that IRQs are off. We can't do this until
449 * we fix gsbase, and we should do it before enter_from_user_mode
450 * (which can take locks). Since TRACE_IRQS_OFF idempotent,
451 * the simplest way to handle it is to just call it twice if
452 * we enter from user mode. There's no reason to optimize this since
453 * TRACE_IRQS_OFF is a no-op if lockdep is off.
454 */
455 TRACE_IRQS_OFF
456
478dc89c 457 CALL_enter_from_user_mode
02bc7768 458
76f5df43 4591:
f6f64681 460 /*
e90e147c 461 * Save previous stack pointer, optionally switch to interrupt stack.
f6f64681
DV
462 * irq_count is used to check if a CPU is already on an interrupt stack
463 * or not. While this is essentially redundant with preempt_count it is
464 * a little cheaper to use a separate counter in the PDA (short of
465 * moving irq_enter into assembly, which would be too much work)
466 */
a586f98e 467 movq %rsp, %rdi
4d732138
IM
468 incl PER_CPU_VAR(irq_count)
469 cmovzq PER_CPU_VAR(irq_stack_ptr), %rsp
a586f98e 470 pushq %rdi
f6f64681
DV
471 /* We entered an interrupt context - irqs are off: */
472 TRACE_IRQS_OFF
473
a586f98e 474 call \func /* rdi points to pt_regs */
1da177e4
LT
475 .endm
476
722024db
AH
477 /*
478 * The interrupt stubs push (~vector+0x80) onto the stack and
479 * then jump to common_interrupt.
480 */
939b7871
PA
481 .p2align CONFIG_X86_L1_CACHE_SHIFT
482common_interrupt:
ee4eb87b 483 ASM_CLAC
4d732138 484 addq $-0x80, (%rsp) /* Adjust vector to [-256, -1] range */
1da177e4 485 interrupt do_IRQ
34061f13 486 /* 0(%rsp): old RSP */
7effaa88 487ret_from_intr:
72fe4858 488 DISABLE_INTERRUPTS(CLBR_NONE)
2601e64d 489 TRACE_IRQS_OFF
4d732138 490 decl PER_CPU_VAR(irq_count)
625dbc3b 491
a2bbe750 492 /* Restore saved previous stack */
ff467594 493 popq %rsp
625dbc3b 494
03335e95 495 testb $3, CS(%rsp)
dde74f2e 496 jz retint_kernel
4d732138 497
02bc7768 498 /* Interrupt came from user space */
02bc7768
AL
499GLOBAL(retint_user)
500 mov %rsp,%rdi
501 call prepare_exit_to_usermode
2601e64d 502 TRACE_IRQS_IRETQ
72fe4858 503 SWAPGS
ff467594 504 jmp restore_regs_and_iret
2601e64d 505
627276cb 506/* Returning to kernel space */
6ba71b76 507retint_kernel:
627276cb
DV
508#ifdef CONFIG_PREEMPT
509 /* Interrupts are off */
510 /* Check if we need preemption */
4d732138 511 bt $9, EFLAGS(%rsp) /* were interrupts off? */
6ba71b76 512 jnc 1f
4d732138 5130: cmpl $0, PER_CPU_VAR(__preempt_count)
36acef25 514 jnz 1f
627276cb 515 call preempt_schedule_irq
36acef25 516 jmp 0b
6ba71b76 5171:
627276cb 518#endif
2601e64d
IM
519 /*
520 * The iretq could re-enable interrupts:
521 */
522 TRACE_IRQS_IRETQ
fffbb5dc
DV
523
524/*
525 * At this label, code paths which return to kernel and to user,
526 * which come from interrupts/exception and from syscalls, merge.
527 */
ee08c6bd 528GLOBAL(restore_regs_and_iret)
ff467594 529 RESTORE_EXTRA_REGS
fffbb5dc 530restore_c_regs_and_iret:
76f5df43
DV
531 RESTORE_C_REGS
532 REMOVE_PT_GPREGS_FROM_STACK 8
7209a75d
AL
533 INTERRUPT_RETURN
534
535ENTRY(native_iret)
3891a04a
PA
536 /*
537 * Are we returning to a stack segment from the LDT? Note: in
538 * 64-bit mode SS:RSP on the exception stack is always valid.
539 */
34273f41 540#ifdef CONFIG_X86_ESPFIX64
4d732138
IM
541 testb $4, (SS-RIP)(%rsp)
542 jnz native_irq_return_ldt
34273f41 543#endif
3891a04a 544
af726f21 545.global native_irq_return_iret
7209a75d 546native_irq_return_iret:
b645af2d
AL
547 /*
548 * This may fault. Non-paranoid faults on return to userspace are
549 * handled by fixup_bad_iret. These include #SS, #GP, and #NP.
550 * Double-faults due to espfix64 are handled in do_double_fault.
551 * Other faults here are fatal.
552 */
1da177e4 553 iretq
3701d863 554
34273f41 555#ifdef CONFIG_X86_ESPFIX64
7209a75d 556native_irq_return_ldt:
4d732138
IM
557 pushq %rax
558 pushq %rdi
3891a04a 559 SWAPGS
4d732138
IM
560 movq PER_CPU_VAR(espfix_waddr), %rdi
561 movq %rax, (0*8)(%rdi) /* RAX */
562 movq (2*8)(%rsp), %rax /* RIP */
563 movq %rax, (1*8)(%rdi)
564 movq (3*8)(%rsp), %rax /* CS */
565 movq %rax, (2*8)(%rdi)
566 movq (4*8)(%rsp), %rax /* RFLAGS */
567 movq %rax, (3*8)(%rdi)
568 movq (6*8)(%rsp), %rax /* SS */
569 movq %rax, (5*8)(%rdi)
570 movq (5*8)(%rsp), %rax /* RSP */
571 movq %rax, (4*8)(%rdi)
572 andl $0xffff0000, %eax
573 popq %rdi
574 orq PER_CPU_VAR(espfix_stack), %rax
3891a04a 575 SWAPGS
4d732138
IM
576 movq %rax, %rsp
577 popq %rax
578 jmp native_irq_return_iret
34273f41 579#endif
4b787e0b 580END(common_interrupt)
3891a04a 581
1da177e4
LT
582/*
583 * APIC interrupts.
0bd7b798 584 */
cf910e83 585.macro apicinterrupt3 num sym do_sym
322648d1 586ENTRY(\sym)
ee4eb87b 587 ASM_CLAC
4d732138 588 pushq $~(\num)
39e95433 589.Lcommon_\sym:
322648d1 590 interrupt \do_sym
4d732138 591 jmp ret_from_intr
322648d1
AH
592END(\sym)
593.endm
1da177e4 594
cf910e83
SA
595#ifdef CONFIG_TRACING
596#define trace(sym) trace_##sym
597#define smp_trace(sym) smp_trace_##sym
598
599.macro trace_apicinterrupt num sym
600apicinterrupt3 \num trace(\sym) smp_trace(\sym)
601.endm
602#else
603.macro trace_apicinterrupt num sym do_sym
604.endm
605#endif
606
607.macro apicinterrupt num sym do_sym
608apicinterrupt3 \num \sym \do_sym
609trace_apicinterrupt \num \sym
610.endm
611
322648d1 612#ifdef CONFIG_SMP
4d732138
IM
613apicinterrupt3 IRQ_MOVE_CLEANUP_VECTOR irq_move_cleanup_interrupt smp_irq_move_cleanup_interrupt
614apicinterrupt3 REBOOT_VECTOR reboot_interrupt smp_reboot_interrupt
322648d1 615#endif
1da177e4 616
03b48632 617#ifdef CONFIG_X86_UV
4d732138 618apicinterrupt3 UV_BAU_MESSAGE uv_bau_message_intr1 uv_bau_message_interrupt
03b48632 619#endif
4d732138
IM
620
621apicinterrupt LOCAL_TIMER_VECTOR apic_timer_interrupt smp_apic_timer_interrupt
622apicinterrupt X86_PLATFORM_IPI_VECTOR x86_platform_ipi smp_x86_platform_ipi
89b831ef 623
d78f2664 624#ifdef CONFIG_HAVE_KVM
4d732138
IM
625apicinterrupt3 POSTED_INTR_VECTOR kvm_posted_intr_ipi smp_kvm_posted_intr_ipi
626apicinterrupt3 POSTED_INTR_WAKEUP_VECTOR kvm_posted_intr_wakeup_ipi smp_kvm_posted_intr_wakeup_ipi
d78f2664
YZ
627#endif
628
33e5ff63 629#ifdef CONFIG_X86_MCE_THRESHOLD
4d732138 630apicinterrupt THRESHOLD_APIC_VECTOR threshold_interrupt smp_threshold_interrupt
33e5ff63
SA
631#endif
632
24fd78a8 633#ifdef CONFIG_X86_MCE_AMD
4d732138 634apicinterrupt DEFERRED_ERROR_VECTOR deferred_error_interrupt smp_deferred_error_interrupt
24fd78a8
AG
635#endif
636
33e5ff63 637#ifdef CONFIG_X86_THERMAL_VECTOR
4d732138 638apicinterrupt THERMAL_APIC_VECTOR thermal_interrupt smp_thermal_interrupt
33e5ff63 639#endif
1812924b 640
322648d1 641#ifdef CONFIG_SMP
4d732138
IM
642apicinterrupt CALL_FUNCTION_SINGLE_VECTOR call_function_single_interrupt smp_call_function_single_interrupt
643apicinterrupt CALL_FUNCTION_VECTOR call_function_interrupt smp_call_function_interrupt
644apicinterrupt RESCHEDULE_VECTOR reschedule_interrupt smp_reschedule_interrupt
322648d1 645#endif
1da177e4 646
4d732138
IM
647apicinterrupt ERROR_APIC_VECTOR error_interrupt smp_error_interrupt
648apicinterrupt SPURIOUS_APIC_VECTOR spurious_interrupt smp_spurious_interrupt
0bd7b798 649
e360adbe 650#ifdef CONFIG_IRQ_WORK
4d732138 651apicinterrupt IRQ_WORK_VECTOR irq_work_interrupt smp_irq_work_interrupt
241771ef
IM
652#endif
653
1da177e4
LT
654/*
655 * Exception entry points.
0bd7b798 656 */
9b476688 657#define CPU_TSS_IST(x) PER_CPU_VAR(cpu_tss) + (TSS_ist + ((x) - 1) * 8)
577ed45e
AL
658
659.macro idtentry sym do_sym has_error_code:req paranoid=0 shift_ist=-1
322648d1 660ENTRY(\sym)
577ed45e
AL
661 /* Sanity check */
662 .if \shift_ist != -1 && \paranoid == 0
663 .error "using shift_ist requires paranoid=1"
664 .endif
665
ee4eb87b 666 ASM_CLAC
b8b1d08b 667 PARAVIRT_ADJUST_EXCEPTION_FRAME
cb5dd2c5
AL
668
669 .ifeq \has_error_code
4d732138 670 pushq $-1 /* ORIG_RAX: no syscall to restart */
cb5dd2c5
AL
671 .endif
672
76f5df43 673 ALLOC_PT_GPREGS_ON_STACK
cb5dd2c5
AL
674
675 .if \paranoid
48e08d0f 676 .if \paranoid == 1
4d732138
IM
677 testb $3, CS(%rsp) /* If coming from userspace, switch stacks */
678 jnz 1f
48e08d0f 679 .endif
4d732138 680 call paranoid_entry
cb5dd2c5 681 .else
4d732138 682 call error_entry
cb5dd2c5 683 .endif
ebfc453e 684 /* returned flag: ebx=0: need swapgs on exit, ebx=1: don't need it */
cb5dd2c5 685
cb5dd2c5 686 .if \paranoid
577ed45e 687 .if \shift_ist != -1
4d732138 688 TRACE_IRQS_OFF_DEBUG /* reload IDT in case of recursion */
577ed45e 689 .else
b8b1d08b 690 TRACE_IRQS_OFF
cb5dd2c5 691 .endif
577ed45e 692 .endif
cb5dd2c5 693
4d732138 694 movq %rsp, %rdi /* pt_regs pointer */
cb5dd2c5
AL
695
696 .if \has_error_code
4d732138
IM
697 movq ORIG_RAX(%rsp), %rsi /* get error code */
698 movq $-1, ORIG_RAX(%rsp) /* no syscall to restart */
cb5dd2c5 699 .else
4d732138 700 xorl %esi, %esi /* no error code */
cb5dd2c5
AL
701 .endif
702
577ed45e 703 .if \shift_ist != -1
4d732138 704 subq $EXCEPTION_STKSZ, CPU_TSS_IST(\shift_ist)
577ed45e
AL
705 .endif
706
4d732138 707 call \do_sym
cb5dd2c5 708
577ed45e 709 .if \shift_ist != -1
4d732138 710 addq $EXCEPTION_STKSZ, CPU_TSS_IST(\shift_ist)
577ed45e
AL
711 .endif
712
ebfc453e 713 /* these procedures expect "no swapgs" flag in ebx */
cb5dd2c5 714 .if \paranoid
4d732138 715 jmp paranoid_exit
cb5dd2c5 716 .else
4d732138 717 jmp error_exit
cb5dd2c5
AL
718 .endif
719
48e08d0f 720 .if \paranoid == 1
48e08d0f
AL
721 /*
722 * Paranoid entry from userspace. Switch stacks and treat it
723 * as a normal entry. This means that paranoid handlers
724 * run in real process context if user_mode(regs).
725 */
7261:
4d732138 727 call error_entry
48e08d0f 728
48e08d0f 729
4d732138
IM
730 movq %rsp, %rdi /* pt_regs pointer */
731 call sync_regs
732 movq %rax, %rsp /* switch stack */
48e08d0f 733
4d732138 734 movq %rsp, %rdi /* pt_regs pointer */
48e08d0f
AL
735
736 .if \has_error_code
4d732138
IM
737 movq ORIG_RAX(%rsp), %rsi /* get error code */
738 movq $-1, ORIG_RAX(%rsp) /* no syscall to restart */
48e08d0f 739 .else
4d732138 740 xorl %esi, %esi /* no error code */
48e08d0f
AL
741 .endif
742
4d732138 743 call \do_sym
48e08d0f 744
4d732138 745 jmp error_exit /* %ebx: no swapgs flag */
48e08d0f 746 .endif
ddeb8f21 747END(\sym)
322648d1 748.endm
b8b1d08b 749
25c74b10 750#ifdef CONFIG_TRACING
cb5dd2c5
AL
751.macro trace_idtentry sym do_sym has_error_code:req
752idtentry trace(\sym) trace(\do_sym) has_error_code=\has_error_code
753idtentry \sym \do_sym has_error_code=\has_error_code
25c74b10
SA
754.endm
755#else
cb5dd2c5
AL
756.macro trace_idtentry sym do_sym has_error_code:req
757idtentry \sym \do_sym has_error_code=\has_error_code
25c74b10
SA
758.endm
759#endif
760
4d732138
IM
761idtentry divide_error do_divide_error has_error_code=0
762idtentry overflow do_overflow has_error_code=0
763idtentry bounds do_bounds has_error_code=0
764idtentry invalid_op do_invalid_op has_error_code=0
765idtentry device_not_available do_device_not_available has_error_code=0
766idtentry double_fault do_double_fault has_error_code=1 paranoid=2
767idtentry coprocessor_segment_overrun do_coprocessor_segment_overrun has_error_code=0
768idtentry invalid_TSS do_invalid_TSS has_error_code=1
769idtentry segment_not_present do_segment_not_present has_error_code=1
770idtentry spurious_interrupt_bug do_spurious_interrupt_bug has_error_code=0
771idtentry coprocessor_error do_coprocessor_error has_error_code=0
772idtentry alignment_check do_alignment_check has_error_code=1
773idtentry simd_coprocessor_error do_simd_coprocessor_error has_error_code=0
774
775
776 /*
777 * Reload gs selector with exception handling
778 * edi: new selector
779 */
9f9d489a 780ENTRY(native_load_gs_index)
131484c8 781 pushfq
b8aa287f 782 DISABLE_INTERRUPTS(CLBR_ANY & ~CLBR_RDI)
9f1e87ea 783 SWAPGS
0bd7b798 784gs_change:
4d732138
IM
785 movl %edi, %gs
7862: mfence /* workaround */
72fe4858 787 SWAPGS
131484c8 788 popfq
9f1e87ea 789 ret
6efdcfaf 790END(native_load_gs_index)
0bd7b798 791
4d732138
IM
792 _ASM_EXTABLE(gs_change, bad_gs)
793 .section .fixup, "ax"
1da177e4 794 /* running with kernelgs */
0bd7b798 795bad_gs:
4d732138
IM
796 SWAPGS /* switch back to user gs */
797 xorl %eax, %eax
798 movl %eax, %gs
799 jmp 2b
9f1e87ea 800 .previous
0bd7b798 801
2699500b 802/* Call softirq on interrupt stack. Interrupts are off. */
7d65f4a6 803ENTRY(do_softirq_own_stack)
4d732138
IM
804 pushq %rbp
805 mov %rsp, %rbp
806 incl PER_CPU_VAR(irq_count)
807 cmove PER_CPU_VAR(irq_stack_ptr), %rsp
808 push %rbp /* frame pointer backlink */
809 call __do_softirq
2699500b 810 leaveq
4d732138 811 decl PER_CPU_VAR(irq_count)
ed6b676c 812 ret
7d65f4a6 813END(do_softirq_own_stack)
75154f40 814
3d75e1b8 815#ifdef CONFIG_XEN
cb5dd2c5 816idtentry xen_hypervisor_callback xen_do_hypervisor_callback has_error_code=0
3d75e1b8
JF
817
818/*
9f1e87ea
CG
819 * A note on the "critical region" in our callback handler.
820 * We want to avoid stacking callback handlers due to events occurring
821 * during handling of the last event. To do this, we keep events disabled
822 * until we've done all processing. HOWEVER, we must enable events before
823 * popping the stack frame (can't be done atomically) and so it would still
824 * be possible to get enough handler activations to overflow the stack.
825 * Although unlikely, bugs of that kind are hard to track down, so we'd
826 * like to avoid the possibility.
827 * So, on entry to the handler we detect whether we interrupted an
828 * existing activation in its critical region -- if so, we pop the current
829 * activation and restart the handler using the previous one.
830 */
4d732138
IM
831ENTRY(xen_do_hypervisor_callback) /* do_hypervisor_callback(struct *pt_regs) */
832
9f1e87ea
CG
833/*
834 * Since we don't modify %rdi, evtchn_do_upall(struct *pt_regs) will
835 * see the correct pointer to the pt_regs
836 */
4d732138
IM
837 movq %rdi, %rsp /* we don't return, adjust the stack frame */
83811: incl PER_CPU_VAR(irq_count)
839 movq %rsp, %rbp
840 cmovzq PER_CPU_VAR(irq_stack_ptr), %rsp
841 pushq %rbp /* frame pointer backlink */
842 call xen_evtchn_do_upcall
843 popq %rsp
844 decl PER_CPU_VAR(irq_count)
fdfd811d 845#ifndef CONFIG_PREEMPT
4d732138 846 call xen_maybe_preempt_hcall
fdfd811d 847#endif
4d732138 848 jmp error_exit
371c394a 849END(xen_do_hypervisor_callback)
3d75e1b8
JF
850
851/*
9f1e87ea
CG
852 * Hypervisor uses this for application faults while it executes.
853 * We get here for two reasons:
854 * 1. Fault while reloading DS, ES, FS or GS
855 * 2. Fault while executing IRET
856 * Category 1 we do not need to fix up as Xen has already reloaded all segment
857 * registers that could be reloaded and zeroed the others.
858 * Category 2 we fix up by killing the current process. We cannot use the
859 * normal Linux return path in this case because if we use the IRET hypercall
860 * to pop the stack frame we end up in an infinite loop of failsafe callbacks.
861 * We distinguish between categories by comparing each saved segment register
862 * with its current contents: any discrepancy means we in category 1.
863 */
3d75e1b8 864ENTRY(xen_failsafe_callback)
4d732138
IM
865 movl %ds, %ecx
866 cmpw %cx, 0x10(%rsp)
867 jne 1f
868 movl %es, %ecx
869 cmpw %cx, 0x18(%rsp)
870 jne 1f
871 movl %fs, %ecx
872 cmpw %cx, 0x20(%rsp)
873 jne 1f
874 movl %gs, %ecx
875 cmpw %cx, 0x28(%rsp)
876 jne 1f
3d75e1b8 877 /* All segments match their saved values => Category 2 (Bad IRET). */
4d732138
IM
878 movq (%rsp), %rcx
879 movq 8(%rsp), %r11
880 addq $0x30, %rsp
881 pushq $0 /* RIP */
882 pushq %r11
883 pushq %rcx
884 jmp general_protection
3d75e1b8 8851: /* Segment mismatch => Category 1 (Bad segment). Retry the IRET. */
4d732138
IM
886 movq (%rsp), %rcx
887 movq 8(%rsp), %r11
888 addq $0x30, %rsp
889 pushq $-1 /* orig_ax = -1 => not a system call */
76f5df43
DV
890 ALLOC_PT_GPREGS_ON_STACK
891 SAVE_C_REGS
892 SAVE_EXTRA_REGS
4d732138 893 jmp error_exit
3d75e1b8
JF
894END(xen_failsafe_callback)
895
cf910e83 896apicinterrupt3 HYPERVISOR_CALLBACK_VECTOR \
38e20b07
SY
897 xen_hvm_callback_vector xen_evtchn_do_upcall
898
3d75e1b8 899#endif /* CONFIG_XEN */
ddeb8f21 900
bc2b0331 901#if IS_ENABLED(CONFIG_HYPERV)
cf910e83 902apicinterrupt3 HYPERVISOR_CALLBACK_VECTOR \
bc2b0331
S
903 hyperv_callback_vector hyperv_vector_handler
904#endif /* CONFIG_HYPERV */
905
4d732138
IM
906idtentry debug do_debug has_error_code=0 paranoid=1 shift_ist=DEBUG_STACK
907idtentry int3 do_int3 has_error_code=0 paranoid=1 shift_ist=DEBUG_STACK
908idtentry stack_segment do_stack_segment has_error_code=1
909
6cac5a92 910#ifdef CONFIG_XEN
4d732138
IM
911idtentry xen_debug do_debug has_error_code=0
912idtentry xen_int3 do_int3 has_error_code=0
913idtentry xen_stack_segment do_stack_segment has_error_code=1
6cac5a92 914#endif
4d732138
IM
915
916idtentry general_protection do_general_protection has_error_code=1
917trace_idtentry page_fault do_page_fault has_error_code=1
918
631bc487 919#ifdef CONFIG_KVM_GUEST
4d732138 920idtentry async_page_fault do_async_page_fault has_error_code=1
631bc487 921#endif
4d732138 922
ddeb8f21 923#ifdef CONFIG_X86_MCE
4d732138 924idtentry machine_check has_error_code=0 paranoid=1 do_sym=*machine_check_vector(%rip)
ddeb8f21
AH
925#endif
926
ebfc453e
DV
927/*
928 * Save all registers in pt_regs, and switch gs if needed.
929 * Use slow, but surefire "are we in kernel?" check.
930 * Return: ebx=0: need swapgs on exit, ebx=1: otherwise
931 */
932ENTRY(paranoid_entry)
1eeb207f
DV
933 cld
934 SAVE_C_REGS 8
935 SAVE_EXTRA_REGS 8
4d732138
IM
936 movl $1, %ebx
937 movl $MSR_GS_BASE, %ecx
1eeb207f 938 rdmsr
4d732138
IM
939 testl %edx, %edx
940 js 1f /* negative -> in kernel */
1eeb207f 941 SWAPGS
4d732138 942 xorl %ebx, %ebx
1eeb207f 9431: ret
ebfc453e 944END(paranoid_entry)
ddeb8f21 945
ebfc453e
DV
946/*
947 * "Paranoid" exit path from exception stack. This is invoked
948 * only on return from non-NMI IST interrupts that came
949 * from kernel space.
950 *
951 * We may be returning to very strange contexts (e.g. very early
952 * in syscall entry), so checking for preemption here would
953 * be complicated. Fortunately, we there's no good reason
954 * to try to handle preemption here.
4d732138
IM
955 *
956 * On entry, ebx is "no swapgs" flag (1: don't need swapgs, 0: need it)
ebfc453e 957 */
ddeb8f21 958ENTRY(paranoid_exit)
ddeb8f21 959 DISABLE_INTERRUPTS(CLBR_NONE)
5963e317 960 TRACE_IRQS_OFF_DEBUG
4d732138
IM
961 testl %ebx, %ebx /* swapgs needed? */
962 jnz paranoid_exit_no_swapgs
f2db9382 963 TRACE_IRQS_IRETQ
ddeb8f21 964 SWAPGS_UNSAFE_STACK
4d732138 965 jmp paranoid_exit_restore
0d550836 966paranoid_exit_no_swapgs:
f2db9382 967 TRACE_IRQS_IRETQ_DEBUG
0d550836 968paranoid_exit_restore:
76f5df43
DV
969 RESTORE_EXTRA_REGS
970 RESTORE_C_REGS
971 REMOVE_PT_GPREGS_FROM_STACK 8
48e08d0f 972 INTERRUPT_RETURN
ddeb8f21
AH
973END(paranoid_exit)
974
975/*
ebfc453e 976 * Save all registers in pt_regs, and switch gs if needed.
539f5113 977 * Return: EBX=0: came from user mode; EBX=1: otherwise
ddeb8f21
AH
978 */
979ENTRY(error_entry)
ddeb8f21 980 cld
76f5df43
DV
981 SAVE_C_REGS 8
982 SAVE_EXTRA_REGS 8
4d732138 983 xorl %ebx, %ebx
03335e95 984 testb $3, CS+8(%rsp)
cb6f64ed 985 jz .Lerror_kernelspace
539f5113 986
cb6f64ed
AL
987.Lerror_entry_from_usermode_swapgs:
988 /*
989 * We entered from user mode or we're pretending to have entered
990 * from user mode due to an IRET fault.
991 */
ddeb8f21 992 SWAPGS
539f5113 993
cb6f64ed 994.Lerror_entry_from_usermode_after_swapgs:
f1075053
AL
995 /*
996 * We need to tell lockdep that IRQs are off. We can't do this until
997 * we fix gsbase, and we should do it before enter_from_user_mode
998 * (which can take locks).
999 */
1000 TRACE_IRQS_OFF
478dc89c 1001 CALL_enter_from_user_mode
f1075053 1002 ret
02bc7768 1003
cb6f64ed 1004.Lerror_entry_done:
ddeb8f21
AH
1005 TRACE_IRQS_OFF
1006 ret
ddeb8f21 1007
ebfc453e
DV
1008 /*
1009 * There are two places in the kernel that can potentially fault with
1010 * usergs. Handle them here. B stepping K8s sometimes report a
1011 * truncated RIP for IRET exceptions returning to compat mode. Check
1012 * for these here too.
1013 */
cb6f64ed 1014.Lerror_kernelspace:
4d732138
IM
1015 incl %ebx
1016 leaq native_irq_return_iret(%rip), %rcx
1017 cmpq %rcx, RIP+8(%rsp)
cb6f64ed 1018 je .Lerror_bad_iret
4d732138
IM
1019 movl %ecx, %eax /* zero extend */
1020 cmpq %rax, RIP+8(%rsp)
cb6f64ed 1021 je .Lbstep_iret
4d732138 1022 cmpq $gs_change, RIP+8(%rsp)
cb6f64ed 1023 jne .Lerror_entry_done
539f5113
AL
1024
1025 /*
1026 * hack: gs_change can fail with user gsbase. If this happens, fix up
1027 * gsbase and proceed. We'll fix up the exception and land in
1028 * gs_change's error handler with kernel gsbase.
1029 */
cb6f64ed 1030 jmp .Lerror_entry_from_usermode_swapgs
ae24ffe5 1031
cb6f64ed 1032.Lbstep_iret:
ae24ffe5 1033 /* Fix truncated RIP */
4d732138 1034 movq %rcx, RIP+8(%rsp)
b645af2d
AL
1035 /* fall through */
1036
cb6f64ed 1037.Lerror_bad_iret:
539f5113
AL
1038 /*
1039 * We came from an IRET to user mode, so we have user gsbase.
1040 * Switch to kernel gsbase:
1041 */
b645af2d 1042 SWAPGS
539f5113
AL
1043
1044 /*
1045 * Pretend that the exception came from user mode: set up pt_regs
1046 * as if we faulted immediately after IRET and clear EBX so that
1047 * error_exit knows that we will be returning to user mode.
1048 */
4d732138
IM
1049 mov %rsp, %rdi
1050 call fixup_bad_iret
1051 mov %rax, %rsp
539f5113 1052 decl %ebx
cb6f64ed 1053 jmp .Lerror_entry_from_usermode_after_swapgs
ddeb8f21
AH
1054END(error_entry)
1055
1056
539f5113
AL
1057/*
1058 * On entry, EBS is a "return to kernel mode" flag:
1059 * 1: already in kernel mode, don't need SWAPGS
1060 * 0: user gsbase is loaded, we need SWAPGS and standard preparation for return to usermode
1061 */
ddeb8f21 1062ENTRY(error_exit)
4d732138 1063 movl %ebx, %eax
ddeb8f21
AH
1064 DISABLE_INTERRUPTS(CLBR_NONE)
1065 TRACE_IRQS_OFF
4d732138
IM
1066 testl %eax, %eax
1067 jnz retint_kernel
1068 jmp retint_user
ddeb8f21
AH
1069END(error_exit)
1070
0784b364 1071/* Runs on exception stack */
ddeb8f21 1072ENTRY(nmi)
fc57a7c6
AL
1073 /*
1074 * Fix up the exception frame if we're on Xen.
1075 * PARAVIRT_ADJUST_EXCEPTION_FRAME is guaranteed to push at most
1076 * one value to the stack on native, so it may clobber the rdx
1077 * scratch slot, but it won't clobber any of the important
1078 * slots past it.
1079 *
1080 * Xen is a different story, because the Xen frame itself overlaps
1081 * the "NMI executing" variable.
1082 */
ddeb8f21 1083 PARAVIRT_ADJUST_EXCEPTION_FRAME
fc57a7c6 1084
3f3c8b8c
SR
1085 /*
1086 * We allow breakpoints in NMIs. If a breakpoint occurs, then
1087 * the iretq it performs will take us out of NMI context.
1088 * This means that we can have nested NMIs where the next
1089 * NMI is using the top of the stack of the previous NMI. We
1090 * can't let it execute because the nested NMI will corrupt the
1091 * stack of the previous NMI. NMI handlers are not re-entrant
1092 * anyway.
1093 *
1094 * To handle this case we do the following:
1095 * Check the a special location on the stack that contains
1096 * a variable that is set when NMIs are executing.
1097 * The interrupted task's stack is also checked to see if it
1098 * is an NMI stack.
1099 * If the variable is not set and the stack is not the NMI
1100 * stack then:
1101 * o Set the special variable on the stack
0b22930e
AL
1102 * o Copy the interrupt frame into an "outermost" location on the
1103 * stack
1104 * o Copy the interrupt frame into an "iret" location on the stack
3f3c8b8c
SR
1105 * o Continue processing the NMI
1106 * If the variable is set or the previous stack is the NMI stack:
0b22930e 1107 * o Modify the "iret" location to jump to the repeat_nmi
3f3c8b8c
SR
1108 * o return back to the first NMI
1109 *
1110 * Now on exit of the first NMI, we first clear the stack variable
1111 * The NMI stack will tell any nested NMIs at that point that it is
1112 * nested. Then we pop the stack normally with iret, and if there was
1113 * a nested NMI that updated the copy interrupt stack frame, a
1114 * jump will be made to the repeat_nmi code that will handle the second
1115 * NMI.
9b6e6a83
AL
1116 *
1117 * However, espfix prevents us from directly returning to userspace
1118 * with a single IRET instruction. Similarly, IRET to user mode
1119 * can fault. We therefore handle NMIs from user space like
1120 * other IST entries.
3f3c8b8c
SR
1121 */
1122
146b2b09 1123 /* Use %rdx as our temp variable throughout */
4d732138 1124 pushq %rdx
3f3c8b8c 1125
9b6e6a83
AL
1126 testb $3, CS-RIP+8(%rsp)
1127 jz .Lnmi_from_kernel
1128
1129 /*
1130 * NMI from user mode. We need to run on the thread stack, but we
1131 * can't go through the normal entry paths: NMIs are masked, and
1132 * we don't want to enable interrupts, because then we'll end
1133 * up in an awkward situation in which IRQs are on but NMIs
1134 * are off.
83c133cf
AL
1135 *
1136 * We also must not push anything to the stack before switching
1137 * stacks lest we corrupt the "NMI executing" variable.
9b6e6a83
AL
1138 */
1139
83c133cf 1140 SWAPGS_UNSAFE_STACK
9b6e6a83
AL
1141 cld
1142 movq %rsp, %rdx
1143 movq PER_CPU_VAR(cpu_current_top_of_stack), %rsp
1144 pushq 5*8(%rdx) /* pt_regs->ss */
1145 pushq 4*8(%rdx) /* pt_regs->rsp */
1146 pushq 3*8(%rdx) /* pt_regs->flags */
1147 pushq 2*8(%rdx) /* pt_regs->cs */
1148 pushq 1*8(%rdx) /* pt_regs->rip */
1149 pushq $-1 /* pt_regs->orig_ax */
1150 pushq %rdi /* pt_regs->di */
1151 pushq %rsi /* pt_regs->si */
1152 pushq (%rdx) /* pt_regs->dx */
1153 pushq %rcx /* pt_regs->cx */
1154 pushq %rax /* pt_regs->ax */
1155 pushq %r8 /* pt_regs->r8 */
1156 pushq %r9 /* pt_regs->r9 */
1157 pushq %r10 /* pt_regs->r10 */
1158 pushq %r11 /* pt_regs->r11 */
1159 pushq %rbx /* pt_regs->rbx */
1160 pushq %rbp /* pt_regs->rbp */
1161 pushq %r12 /* pt_regs->r12 */
1162 pushq %r13 /* pt_regs->r13 */
1163 pushq %r14 /* pt_regs->r14 */
1164 pushq %r15 /* pt_regs->r15 */
1165
1166 /*
1167 * At this point we no longer need to worry about stack damage
1168 * due to nesting -- we're on the normal thread stack and we're
1169 * done with the NMI stack.
1170 */
1171
1172 movq %rsp, %rdi
1173 movq $-1, %rsi
1174 call do_nmi
1175
45d5a168 1176 /*
9b6e6a83
AL
1177 * Return back to user mode. We must *not* do the normal exit
1178 * work, because we don't want to enable interrupts. Fortunately,
1179 * do_nmi doesn't modify pt_regs.
45d5a168 1180 */
9b6e6a83
AL
1181 SWAPGS
1182 jmp restore_c_regs_and_iret
45d5a168 1183
9b6e6a83 1184.Lnmi_from_kernel:
3f3c8b8c 1185 /*
0b22930e
AL
1186 * Here's what our stack frame will look like:
1187 * +---------------------------------------------------------+
1188 * | original SS |
1189 * | original Return RSP |
1190 * | original RFLAGS |
1191 * | original CS |
1192 * | original RIP |
1193 * +---------------------------------------------------------+
1194 * | temp storage for rdx |
1195 * +---------------------------------------------------------+
1196 * | "NMI executing" variable |
1197 * +---------------------------------------------------------+
1198 * | iret SS } Copied from "outermost" frame |
1199 * | iret Return RSP } on each loop iteration; overwritten |
1200 * | iret RFLAGS } by a nested NMI to force another |
1201 * | iret CS } iteration if needed. |
1202 * | iret RIP } |
1203 * +---------------------------------------------------------+
1204 * | outermost SS } initialized in first_nmi; |
1205 * | outermost Return RSP } will not be changed before |
1206 * | outermost RFLAGS } NMI processing is done. |
1207 * | outermost CS } Copied to "iret" frame on each |
1208 * | outermost RIP } iteration. |
1209 * +---------------------------------------------------------+
1210 * | pt_regs |
1211 * +---------------------------------------------------------+
1212 *
1213 * The "original" frame is used by hardware. Before re-enabling
1214 * NMIs, we need to be done with it, and we need to leave enough
1215 * space for the asm code here.
1216 *
1217 * We return by executing IRET while RSP points to the "iret" frame.
1218 * That will either return for real or it will loop back into NMI
1219 * processing.
1220 *
1221 * The "outermost" frame is copied to the "iret" frame on each
1222 * iteration of the loop, so each iteration starts with the "iret"
1223 * frame pointing to the final return target.
1224 */
1225
45d5a168 1226 /*
0b22930e
AL
1227 * Determine whether we're a nested NMI.
1228 *
a27507ca
AL
1229 * If we interrupted kernel code between repeat_nmi and
1230 * end_repeat_nmi, then we are a nested NMI. We must not
1231 * modify the "iret" frame because it's being written by
1232 * the outer NMI. That's okay; the outer NMI handler is
1233 * about to about to call do_nmi anyway, so we can just
1234 * resume the outer NMI.
45d5a168 1235 */
a27507ca
AL
1236
1237 movq $repeat_nmi, %rdx
1238 cmpq 8(%rsp), %rdx
1239 ja 1f
1240 movq $end_repeat_nmi, %rdx
1241 cmpq 8(%rsp), %rdx
1242 ja nested_nmi_out
12431:
45d5a168 1244
3f3c8b8c 1245 /*
a27507ca 1246 * Now check "NMI executing". If it's set, then we're nested.
0b22930e
AL
1247 * This will not detect if we interrupted an outer NMI just
1248 * before IRET.
3f3c8b8c 1249 */
4d732138
IM
1250 cmpl $1, -8(%rsp)
1251 je nested_nmi
3f3c8b8c
SR
1252
1253 /*
0b22930e
AL
1254 * Now test if the previous stack was an NMI stack. This covers
1255 * the case where we interrupt an outer NMI after it clears
810bc075
AL
1256 * "NMI executing" but before IRET. We need to be careful, though:
1257 * there is one case in which RSP could point to the NMI stack
1258 * despite there being no NMI active: naughty userspace controls
1259 * RSP at the very beginning of the SYSCALL targets. We can
1260 * pull a fast one on naughty userspace, though: we program
1261 * SYSCALL to mask DF, so userspace cannot cause DF to be set
1262 * if it controls the kernel's RSP. We set DF before we clear
1263 * "NMI executing".
3f3c8b8c 1264 */
0784b364
DV
1265 lea 6*8(%rsp), %rdx
1266 /* Compare the NMI stack (rdx) with the stack we came from (4*8(%rsp)) */
1267 cmpq %rdx, 4*8(%rsp)
1268 /* If the stack pointer is above the NMI stack, this is a normal NMI */
1269 ja first_nmi
4d732138 1270
0784b364
DV
1271 subq $EXCEPTION_STKSZ, %rdx
1272 cmpq %rdx, 4*8(%rsp)
1273 /* If it is below the NMI stack, it is a normal NMI */
1274 jb first_nmi
810bc075
AL
1275
1276 /* Ah, it is within the NMI stack. */
1277
1278 testb $(X86_EFLAGS_DF >> 8), (3*8 + 1)(%rsp)
1279 jz first_nmi /* RSP was user controlled. */
1280
1281 /* This is a nested NMI. */
0784b364 1282
3f3c8b8c
SR
1283nested_nmi:
1284 /*
0b22930e
AL
1285 * Modify the "iret" frame to point to repeat_nmi, forcing another
1286 * iteration of NMI handling.
3f3c8b8c 1287 */
23a781e9 1288 subq $8, %rsp
4d732138
IM
1289 leaq -10*8(%rsp), %rdx
1290 pushq $__KERNEL_DS
1291 pushq %rdx
131484c8 1292 pushfq
4d732138
IM
1293 pushq $__KERNEL_CS
1294 pushq $repeat_nmi
3f3c8b8c
SR
1295
1296 /* Put stack back */
4d732138 1297 addq $(6*8), %rsp
3f3c8b8c
SR
1298
1299nested_nmi_out:
4d732138 1300 popq %rdx
3f3c8b8c 1301
0b22930e 1302 /* We are returning to kernel mode, so this cannot result in a fault. */
3f3c8b8c
SR
1303 INTERRUPT_RETURN
1304
1305first_nmi:
0b22930e 1306 /* Restore rdx. */
4d732138 1307 movq (%rsp), %rdx
62610913 1308
36f1a77b
AL
1309 /* Make room for "NMI executing". */
1310 pushq $0
3f3c8b8c 1311
0b22930e 1312 /* Leave room for the "iret" frame */
4d732138 1313 subq $(5*8), %rsp
28696f43 1314
0b22930e 1315 /* Copy the "original" frame to the "outermost" frame */
3f3c8b8c 1316 .rept 5
4d732138 1317 pushq 11*8(%rsp)
3f3c8b8c 1318 .endr
62610913 1319
79fb4ad6
SR
1320 /* Everything up to here is safe from nested NMIs */
1321
a97439aa
AL
1322#ifdef CONFIG_DEBUG_ENTRY
1323 /*
1324 * For ease of testing, unmask NMIs right away. Disabled by
1325 * default because IRET is very expensive.
1326 */
1327 pushq $0 /* SS */
1328 pushq %rsp /* RSP (minus 8 because of the previous push) */
1329 addq $8, (%rsp) /* Fix up RSP */
1330 pushfq /* RFLAGS */
1331 pushq $__KERNEL_CS /* CS */
1332 pushq $1f /* RIP */
1333 INTERRUPT_RETURN /* continues at repeat_nmi below */
13341:
1335#endif
1336
0b22930e 1337repeat_nmi:
62610913
JB
1338 /*
1339 * If there was a nested NMI, the first NMI's iret will return
1340 * here. But NMIs are still enabled and we can take another
1341 * nested NMI. The nested NMI checks the interrupted RIP to see
1342 * if it is between repeat_nmi and end_repeat_nmi, and if so
1343 * it will just return, as we are about to repeat an NMI anyway.
1344 * This makes it safe to copy to the stack frame that a nested
1345 * NMI will update.
0b22930e
AL
1346 *
1347 * RSP is pointing to "outermost RIP". gsbase is unknown, but, if
1348 * we're repeating an NMI, gsbase has the same value that it had on
1349 * the first iteration. paranoid_entry will load the kernel
36f1a77b
AL
1350 * gsbase if needed before we call do_nmi. "NMI executing"
1351 * is zero.
62610913 1352 */
36f1a77b 1353 movq $1, 10*8(%rsp) /* Set "NMI executing". */
3f3c8b8c 1354
62610913 1355 /*
0b22930e
AL
1356 * Copy the "outermost" frame to the "iret" frame. NMIs that nest
1357 * here must not modify the "iret" frame while we're writing to
1358 * it or it will end up containing garbage.
62610913 1359 */
4d732138 1360 addq $(10*8), %rsp
3f3c8b8c 1361 .rept 5
4d732138 1362 pushq -6*8(%rsp)
3f3c8b8c 1363 .endr
4d732138 1364 subq $(5*8), %rsp
62610913 1365end_repeat_nmi:
3f3c8b8c
SR
1366
1367 /*
0b22930e
AL
1368 * Everything below this point can be preempted by a nested NMI.
1369 * If this happens, then the inner NMI will change the "iret"
1370 * frame to point back to repeat_nmi.
3f3c8b8c 1371 */
4d732138 1372 pushq $-1 /* ORIG_RAX: no syscall to restart */
76f5df43
DV
1373 ALLOC_PT_GPREGS_ON_STACK
1374
1fd466ef 1375 /*
ebfc453e 1376 * Use paranoid_entry to handle SWAPGS, but no need to use paranoid_exit
1fd466ef
SR
1377 * as we should not be calling schedule in NMI context.
1378 * Even with normal interrupts enabled. An NMI should not be
1379 * setting NEED_RESCHED or anything that normal interrupts and
1380 * exceptions might do.
1381 */
4d732138 1382 call paranoid_entry
7fbb98c5 1383
ddeb8f21 1384 /* paranoidentry do_nmi, 0; without TRACE_IRQS_OFF */
4d732138
IM
1385 movq %rsp, %rdi
1386 movq $-1, %rsi
1387 call do_nmi
7fbb98c5 1388
4d732138
IM
1389 testl %ebx, %ebx /* swapgs needed? */
1390 jnz nmi_restore
ddeb8f21
AH
1391nmi_swapgs:
1392 SWAPGS_UNSAFE_STACK
1393nmi_restore:
76f5df43
DV
1394 RESTORE_EXTRA_REGS
1395 RESTORE_C_REGS
0b22930e
AL
1396
1397 /* Point RSP at the "iret" frame. */
76f5df43 1398 REMOVE_PT_GPREGS_FROM_STACK 6*8
28696f43 1399
810bc075
AL
1400 /*
1401 * Clear "NMI executing". Set DF first so that we can easily
1402 * distinguish the remaining code between here and IRET from
1403 * the SYSCALL entry and exit paths. On a native kernel, we
1404 * could just inspect RIP, but, on paravirt kernels,
1405 * INTERRUPT_RETURN can translate into a jump into a
1406 * hypercall page.
1407 */
1408 std
1409 movq $0, 5*8(%rsp) /* clear "NMI executing" */
0b22930e
AL
1410
1411 /*
1412 * INTERRUPT_RETURN reads the "iret" frame and exits the NMI
1413 * stack in a single instruction. We are returning to kernel
1414 * mode, so this cannot result in a fault.
1415 */
5ca6f70f 1416 INTERRUPT_RETURN
ddeb8f21
AH
1417END(nmi)
1418
1419ENTRY(ignore_sysret)
4d732138 1420 mov $-ENOSYS, %eax
ddeb8f21 1421 sysret
ddeb8f21 1422END(ignore_sysret)