x86/entry: Fix some comments
[linux-2.6-block.git] / arch / x86 / entry / entry_32.S
CommitLineData
1da177e4 1/*
a49976d1 2 * Copyright (C) 1991,1992 Linus Torvalds
1da177e4 3 *
a49976d1 4 * entry_32.S contains the system-call and low-level fault and trap handling routines.
1da177e4 5 *
39e8701f 6 * Stack layout while running C code:
a49976d1
IM
7 * ptrace needs to have all registers on the stack.
8 * If the order here is changed, it needs to be
9 * updated in fork.c:copy_process(), signal.c:do_signal(),
1da177e4
LT
10 * ptrace.c and ptrace.h
11 *
12 * 0(%esp) - %ebx
13 * 4(%esp) - %ecx
14 * 8(%esp) - %edx
9b47feb7 15 * C(%esp) - %esi
1da177e4
LT
16 * 10(%esp) - %edi
17 * 14(%esp) - %ebp
18 * 18(%esp) - %eax
19 * 1C(%esp) - %ds
20 * 20(%esp) - %es
464d1a78 21 * 24(%esp) - %fs
ccbeed3a
TH
22 * 28(%esp) - %gs saved iff !CONFIG_X86_32_LAZY_GS
23 * 2C(%esp) - orig_eax
24 * 30(%esp) - %eip
25 * 34(%esp) - %cs
26 * 38(%esp) - %eflags
27 * 3C(%esp) - %oldesp
28 * 40(%esp) - %oldss
1da177e4
LT
29 */
30
1da177e4 31#include <linux/linkage.h>
d7e7528b 32#include <linux/err.h>
1da177e4 33#include <asm/thread_info.h>
55f327fa 34#include <asm/irqflags.h>
1da177e4
LT
35#include <asm/errno.h>
36#include <asm/segment.h>
37#include <asm/smp.h>
0341c14d 38#include <asm/page_types.h>
be44d2aa 39#include <asm/percpu.h>
ab68ed98 40#include <asm/processor-flags.h>
395a59d0 41#include <asm/ftrace.h>
9b7dc567 42#include <asm/irq_vectors.h>
40d2e763 43#include <asm/cpufeature.h>
b4ca46e4 44#include <asm/alternative-asm.h>
6837a54d 45#include <asm/asm.h>
e59d1b0a 46#include <asm/smap.h>
1da177e4 47
ea714547
JO
48 .section .entry.text, "ax"
49
139ec7c4
RR
50/*
51 * We use macros for low-level operations which need to be overridden
52 * for paravirtualization. The following will never clobber any registers:
53 * INTERRUPT_RETURN (aka. "iret")
54 * GET_CR0_INTO_EAX (aka. "movl %cr0, %eax")
d75cd22f 55 * ENABLE_INTERRUPTS_SYSEXIT (aka "sti; sysexit").
139ec7c4
RR
56 *
57 * For DISABLE_INTERRUPTS/ENABLE_INTERRUPTS (aka "cli"/"sti"), you must
58 * specify what registers can be overwritten (CLBR_NONE, CLBR_EAX/EDX/ECX/ANY).
59 * Allowing a register to be clobbered can shrink the paravirt replacement
60 * enough to patch inline, increasing performance.
61 */
62
1da177e4 63#ifdef CONFIG_PREEMPT
a49976d1 64# define preempt_stop(clobbers) DISABLE_INTERRUPTS(clobbers); TRACE_IRQS_OFF
1da177e4 65#else
a49976d1
IM
66# define preempt_stop(clobbers)
67# define resume_kernel restore_all
1da177e4
LT
68#endif
69
55f327fa
IM
70.macro TRACE_IRQS_IRET
71#ifdef CONFIG_TRACE_IRQFLAGS
a49976d1
IM
72 testl $X86_EFLAGS_IF, PT_EFLAGS(%esp) # interrupts off?
73 jz 1f
55f327fa
IM
74 TRACE_IRQS_ON
751:
76#endif
77.endm
78
ccbeed3a
TH
79/*
80 * User gs save/restore
81 *
82 * %gs is used for userland TLS and kernel only uses it for stack
83 * canary which is required to be at %gs:20 by gcc. Read the comment
84 * at the top of stackprotector.h for more info.
85 *
86 * Local labels 98 and 99 are used.
87 */
88#ifdef CONFIG_X86_32_LAZY_GS
89
90 /* unfortunately push/pop can't be no-op */
91.macro PUSH_GS
a49976d1 92 pushl $0
ccbeed3a
TH
93.endm
94.macro POP_GS pop=0
a49976d1 95 addl $(4 + \pop), %esp
ccbeed3a
TH
96.endm
97.macro POP_GS_EX
98.endm
99
100 /* all the rest are no-op */
101.macro PTGS_TO_GS
102.endm
103.macro PTGS_TO_GS_EX
104.endm
105.macro GS_TO_REG reg
106.endm
107.macro REG_TO_PTGS reg
108.endm
109.macro SET_KERNEL_GS reg
110.endm
111
112#else /* CONFIG_X86_32_LAZY_GS */
113
114.macro PUSH_GS
a49976d1 115 pushl %gs
ccbeed3a
TH
116.endm
117
118.macro POP_GS pop=0
a49976d1 11998: popl %gs
ccbeed3a 120 .if \pop <> 0
9b47feb7 121 add $\pop, %esp
ccbeed3a
TH
122 .endif
123.endm
124.macro POP_GS_EX
125.pushsection .fixup, "ax"
a49976d1
IM
12699: movl $0, (%esp)
127 jmp 98b
ccbeed3a 128.popsection
a49976d1 129 _ASM_EXTABLE(98b, 99b)
ccbeed3a
TH
130.endm
131
132.macro PTGS_TO_GS
a49976d1 13398: mov PT_GS(%esp), %gs
ccbeed3a
TH
134.endm
135.macro PTGS_TO_GS_EX
136.pushsection .fixup, "ax"
a49976d1
IM
13799: movl $0, PT_GS(%esp)
138 jmp 98b
ccbeed3a 139.popsection
a49976d1 140 _ASM_EXTABLE(98b, 99b)
ccbeed3a
TH
141.endm
142
143.macro GS_TO_REG reg
a49976d1 144 movl %gs, \reg
ccbeed3a
TH
145.endm
146.macro REG_TO_PTGS reg
a49976d1 147 movl \reg, PT_GS(%esp)
ccbeed3a
TH
148.endm
149.macro SET_KERNEL_GS reg
a49976d1
IM
150 movl $(__KERNEL_STACK_CANARY), \reg
151 movl \reg, %gs
ccbeed3a
TH
152.endm
153
a49976d1 154#endif /* CONFIG_X86_32_LAZY_GS */
ccbeed3a 155
150ac78d 156.macro SAVE_ALL pt_regs_ax=%eax
f0d96110 157 cld
ccbeed3a 158 PUSH_GS
a49976d1
IM
159 pushl %fs
160 pushl %es
161 pushl %ds
150ac78d 162 pushl \pt_regs_ax
a49976d1
IM
163 pushl %ebp
164 pushl %edi
165 pushl %esi
166 pushl %edx
167 pushl %ecx
168 pushl %ebx
169 movl $(__USER_DS), %edx
170 movl %edx, %ds
171 movl %edx, %es
172 movl $(__KERNEL_PERCPU), %edx
173 movl %edx, %fs
ccbeed3a 174 SET_KERNEL_GS %edx
f0d96110 175.endm
1da177e4 176
f0d96110 177.macro RESTORE_INT_REGS
a49976d1
IM
178 popl %ebx
179 popl %ecx
180 popl %edx
181 popl %esi
182 popl %edi
183 popl %ebp
184 popl %eax
f0d96110 185.endm
1da177e4 186
ccbeed3a 187.macro RESTORE_REGS pop=0
f0d96110 188 RESTORE_INT_REGS
a49976d1
IM
1891: popl %ds
1902: popl %es
1913: popl %fs
ccbeed3a 192 POP_GS \pop
f0d96110 193.pushsection .fixup, "ax"
a49976d1
IM
1944: movl $0, (%esp)
195 jmp 1b
1965: movl $0, (%esp)
197 jmp 2b
1986: movl $0, (%esp)
199 jmp 3b
f95d47ca 200.popsection
a49976d1
IM
201 _ASM_EXTABLE(1b, 4b)
202 _ASM_EXTABLE(2b, 5b)
203 _ASM_EXTABLE(3b, 6b)
ccbeed3a 204 POP_GS_EX
f0d96110 205.endm
1da177e4 206
1da177e4 207ENTRY(ret_from_fork)
a49976d1
IM
208 pushl %eax
209 call schedule_tail
1da177e4 210 GET_THREAD_INFO(%ebp)
a49976d1
IM
211 popl %eax
212 pushl $0x0202 # Reset kernel eflags
131484c8 213 popfl
39e8701f
AL
214
215 /* When we fork, we trace the syscall return in the child, too. */
216 movl %esp, %eax
217 call syscall_return_slowpath
218 jmp restore_all
47a55cd7 219END(ret_from_fork)
1da177e4 220
22e2430d 221ENTRY(ret_from_kernel_thread)
a49976d1
IM
222 pushl %eax
223 call schedule_tail
6783eaa2 224 GET_THREAD_INFO(%ebp)
a49976d1
IM
225 popl %eax
226 pushl $0x0202 # Reset kernel eflags
131484c8 227 popfl
a49976d1
IM
228 movl PT_EBP(%esp), %eax
229 call *PT_EBX(%esp)
230 movl $0, PT_EAX(%esp)
39e8701f
AL
231
232 /*
233 * Kernel threads return to userspace as if returning from a syscall.
234 * We should check whether anything actually uses this path and, if so,
235 * consider switching it over to ret_from_fork.
236 */
237 movl %esp, %eax
238 call syscall_return_slowpath
239 jmp restore_all
22e2430d 240ENDPROC(ret_from_kernel_thread)
6783eaa2 241
1da177e4
LT
242/*
243 * Return to user mode is not as complex as all this looks,
244 * but we want the default path for a system call return to
245 * go as quickly as possible which is why some of this is
246 * less clear than it otherwise should be.
247 */
248
249 # userspace resumption stub bypassing syscall exit tracing
250 ALIGN
251ret_from_exception:
139ec7c4 252 preempt_stop(CLBR_ANY)
1da177e4
LT
253ret_from_intr:
254 GET_THREAD_INFO(%ebp)
29a2e283 255#ifdef CONFIG_VM86
a49976d1
IM
256 movl PT_EFLAGS(%esp), %eax # mix EFLAGS and CS
257 movb PT_CS(%esp), %al
258 andl $(X86_EFLAGS_VM | SEGMENT_RPL_MASK), %eax
29a2e283
DA
259#else
260 /*
6783eaa2 261 * We can be coming here from child spawned by kernel_thread().
29a2e283 262 */
a49976d1
IM
263 movl PT_CS(%esp), %eax
264 andl $SEGMENT_RPL_MASK, %eax
29a2e283 265#endif
a49976d1
IM
266 cmpl $USER_RPL, %eax
267 jb resume_kernel # not returning to v8086 or userspace
f95d47ca 268
1da177e4 269ENTRY(resume_userspace)
5d73fc70 270 DISABLE_INTERRUPTS(CLBR_ANY)
e32e58a9 271 TRACE_IRQS_OFF
5d73fc70
AL
272 movl %esp, %eax
273 call prepare_exit_to_usermode
a49976d1 274 jmp restore_all
47a55cd7 275END(ret_from_exception)
1da177e4
LT
276
277#ifdef CONFIG_PREEMPT
278ENTRY(resume_kernel)
139ec7c4 279 DISABLE_INTERRUPTS(CLBR_ANY)
1da177e4 280need_resched:
a49976d1
IM
281 cmpl $0, PER_CPU_VAR(__preempt_count)
282 jnz restore_all
283 testl $X86_EFLAGS_IF, PT_EFLAGS(%esp) # interrupts off (exception path) ?
284 jz restore_all
285 call preempt_schedule_irq
286 jmp need_resched
47a55cd7 287END(resume_kernel)
1da177e4
LT
288#endif
289
a49976d1 290 # SYSENTER call handler stub
4c8cd0c5 291ENTRY(entry_SYSENTER_32)
a49976d1 292 movl TSS_sysenter_sp0(%esp), %esp
1da177e4 293sysenter_past_esp:
5f310f73 294 pushl $__USER_DS /* pt_regs->ss */
6a613ac6 295 pushl %ecx /* pt_regs->sp (stashed in cx) */
5f310f73
AL
296 pushfl /* pt_regs->flags (except IF = 0) */
297 orl $X86_EFLAGS_IF, (%esp) /* Fix IF */
298 pushl $__USER_CS /* pt_regs->cs */
299 pushl $0 /* pt_regs->ip = 0 (placeholder) */
300 pushl %eax /* pt_regs->orig_ax */
301 SAVE_ALL pt_regs_ax=$-ENOSYS /* save rest */
302
55f327fa 303 /*
5f310f73
AL
304 * User mode is traced as though IRQs are on, and SYSENTER
305 * turned them off.
e6e5494c 306 */
55f327fa 307 TRACE_IRQS_OFF
5f310f73
AL
308
309 movl %esp, %eax
310 call do_fast_syscall_32
91e2eea9
BO
311 /* XEN PV guests always use IRET path */
312 ALTERNATIVE "testl %eax, %eax; jz .Lsyscall_32_done", \
313 "jmp .Lsyscall_32_done", X86_FEATURE_XENPV
5f310f73
AL
314
315/* Opportunistic SYSEXIT */
316 TRACE_IRQS_ON /* User mode traces as IRQs on. */
317 movl PT_EIP(%esp), %edx /* pt_regs->ip */
318 movl PT_OLDESP(%esp), %ecx /* pt_regs->sp */
3bd29515
AL
3191: mov PT_FS(%esp), %fs
320 PTGS_TO_GS
5f310f73
AL
321 popl %ebx /* pt_regs->bx */
322 addl $2*4, %esp /* skip pt_regs->cx and pt_regs->dx */
323 popl %esi /* pt_regs->si */
324 popl %edi /* pt_regs->di */
325 popl %ebp /* pt_regs->bp */
326 popl %eax /* pt_regs->ax */
5f310f73
AL
327
328 /*
329 * Return back to the vDSO, which will pop ecx and edx.
330 * Don't bother with DS and ES (they already contain __USER_DS).
331 */
d75cd22f 332 ENABLE_INTERRUPTS_SYSEXIT
af0575bb 333
a49976d1
IM
334.pushsection .fixup, "ax"
3352: movl $0, PT_FS(%esp)
336 jmp 1b
f95d47ca 337.popsection
a49976d1 338 _ASM_EXTABLE(1b, 2b)
ccbeed3a 339 PTGS_TO_GS_EX
4c8cd0c5 340ENDPROC(entry_SYSENTER_32)
1da177e4
LT
341
342 # system call handler stub
b2502b41 343ENTRY(entry_INT80_32)
e59d1b0a 344 ASM_CLAC
150ac78d 345 pushl %eax /* pt_regs->orig_ax */
5f310f73 346 SAVE_ALL pt_regs_ax=$-ENOSYS /* save rest */
150ac78d
AL
347
348 /*
657c1eea
AL
349 * User mode is traced as though IRQs are on. Unlike the 64-bit
350 * case, INT80 is a trap gate on 32-bit kernels, so interrupts
351 * are already on (unless user code is messing around with iopl).
150ac78d 352 */
150ac78d
AL
353
354 movl %esp, %eax
657c1eea 355 call do_syscall_32_irqs_on
5f310f73 356.Lsyscall_32_done:
1da177e4
LT
357
358restore_all:
2e04bc76
AH
359 TRACE_IRQS_IRET
360restore_all_notrace:
34273f41 361#ifdef CONFIG_X86_ESPFIX32
a49976d1
IM
362 movl PT_EFLAGS(%esp), %eax # mix EFLAGS, SS and CS
363 /*
364 * Warning: PT_OLDSS(%esp) contains the wrong/random values if we
365 * are returning to the kernel.
366 * See comments in process.c:copy_thread() for details.
367 */
368 movb PT_OLDSS(%esp), %ah
369 movb PT_CS(%esp), %al
370 andl $(X86_EFLAGS_VM | (SEGMENT_TI_MASK << 8) | SEGMENT_RPL_MASK), %eax
371 cmpl $((SEGMENT_LDT << 8) | USER_RPL), %eax
372 je ldt_ss # returning to user-space with LDT SS
34273f41 373#endif
1da177e4 374restore_nocheck:
a49976d1 375 RESTORE_REGS 4 # skip orig_eax/error_code
f7f3d791 376irq_return:
3701d863 377 INTERRUPT_RETURN
a49976d1
IM
378.section .fixup, "ax"
379ENTRY(iret_exc )
380 pushl $0 # no error code
381 pushl $do_iret_error
382 jmp error_code
1da177e4 383.previous
a49976d1 384 _ASM_EXTABLE(irq_return, iret_exc)
1da177e4 385
34273f41 386#ifdef CONFIG_X86_ESPFIX32
1da177e4 387ldt_ss:
d3561b7f
RR
388#ifdef CONFIG_PARAVIRT
389 /*
390 * The kernel can't run on a non-flat stack if paravirt mode
391 * is active. Rather than try to fixup the high bits of
392 * ESP, bypass this code entirely. This may break DOSemu
393 * and/or Wine support in a paravirt VM, although the option
394 * is still available to implement the setting of the high
395 * 16-bits in the INTERRUPT_RETURN paravirt-op.
396 */
a49976d1
IM
397 cmpl $0, pv_info+PARAVIRT_enabled
398 jne restore_nocheck
d3561b7f
RR
399#endif
400
dc4c2a0a
AH
401/*
402 * Setup and switch to ESPFIX stack
403 *
404 * We're returning to userspace with a 16 bit stack. The CPU will not
405 * restore the high word of ESP for us on executing iret... This is an
406 * "official" bug of all the x86-compatible CPUs, which we can work
407 * around to make dosemu and wine happy. We do this by preloading the
408 * high word of ESP with the high word of the userspace ESP while
409 * compensating for the offset by changing to the ESPFIX segment with
410 * a base address that matches for the difference.
411 */
72c511dd 412#define GDT_ESPFIX_SS PER_CPU_VAR(gdt_page) + (GDT_ENTRY_ESPFIX_SS * 8)
a49976d1
IM
413 mov %esp, %edx /* load kernel esp */
414 mov PT_OLDESP(%esp), %eax /* load userspace esp */
415 mov %dx, %ax /* eax: new kernel esp */
9b47feb7
DV
416 sub %eax, %edx /* offset (low word is 0) */
417 shr $16, %edx
a49976d1
IM
418 mov %dl, GDT_ESPFIX_SS + 4 /* bits 16..23 */
419 mov %dh, GDT_ESPFIX_SS + 7 /* bits 24..31 */
420 pushl $__ESPFIX_SS
421 pushl %eax /* new kernel esp */
422 /*
423 * Disable interrupts, but do not irqtrace this section: we
2e04bc76 424 * will soon execute iret and the tracer was already set to
a49976d1
IM
425 * the irqstate after the IRET:
426 */
139ec7c4 427 DISABLE_INTERRUPTS(CLBR_EAX)
a49976d1
IM
428 lss (%esp), %esp /* switch to espfix segment */
429 jmp restore_nocheck
34273f41 430#endif
b2502b41 431ENDPROC(entry_INT80_32)
1da177e4 432
f0d96110 433.macro FIXUP_ESPFIX_STACK
dc4c2a0a
AH
434/*
435 * Switch back for ESPFIX stack to the normal zerobased stack
436 *
437 * We can't call C functions using the ESPFIX stack. This code reads
438 * the high word of the segment base from the GDT and swiches to the
439 * normal stack and adjusts ESP with the matching offset.
440 */
34273f41 441#ifdef CONFIG_X86_ESPFIX32
dc4c2a0a 442 /* fixup the stack */
a49976d1
IM
443 mov GDT_ESPFIX_SS + 4, %al /* bits 16..23 */
444 mov GDT_ESPFIX_SS + 7, %ah /* bits 24..31 */
9b47feb7 445 shl $16, %eax
a49976d1
IM
446 addl %esp, %eax /* the adjusted stack pointer */
447 pushl $__KERNEL_DS
448 pushl %eax
449 lss (%esp), %esp /* switch to the normal stack segment */
34273f41 450#endif
f0d96110
TH
451.endm
452.macro UNWIND_ESPFIX_STACK
34273f41 453#ifdef CONFIG_X86_ESPFIX32
a49976d1 454 movl %ss, %eax
f0d96110 455 /* see if on espfix stack */
a49976d1
IM
456 cmpw $__ESPFIX_SS, %ax
457 jne 27f
458 movl $__KERNEL_DS, %eax
459 movl %eax, %ds
460 movl %eax, %es
f0d96110
TH
461 /* switch to normal stack */
462 FIXUP_ESPFIX_STACK
46327:
34273f41 464#endif
f0d96110 465.endm
1da177e4
LT
466
467/*
3304c9c3
DV
468 * Build the entry stubs with some assembler magic.
469 * We pack 1 stub into every 8-byte block.
1da177e4 470 */
3304c9c3 471 .align 8
1da177e4 472ENTRY(irq_entries_start)
3304c9c3
DV
473 vector=FIRST_EXTERNAL_VECTOR
474 .rept (FIRST_SYSTEM_VECTOR - FIRST_EXTERNAL_VECTOR)
a49976d1 475 pushl $(~vector+0x80) /* Note: always in signed byte range */
3304c9c3
DV
476 vector=vector+1
477 jmp common_interrupt
3304c9c3
DV
478 .align 8
479 .endr
47a55cd7
JB
480END(irq_entries_start)
481
55f327fa
IM
482/*
483 * the CPU automatically disables interrupts when executing an IRQ vector,
484 * so IRQ-flags tracing has to follow that:
485 */
b7c6244f 486 .p2align CONFIG_X86_L1_CACHE_SHIFT
1da177e4 487common_interrupt:
e59d1b0a 488 ASM_CLAC
a49976d1 489 addl $-0x80, (%esp) /* Adjust vector into the [-256, -1] range */
1da177e4 490 SAVE_ALL
55f327fa 491 TRACE_IRQS_OFF
a49976d1
IM
492 movl %esp, %eax
493 call do_IRQ
494 jmp ret_from_intr
47a55cd7 495ENDPROC(common_interrupt)
1da177e4 496
02cf94c3 497#define BUILD_INTERRUPT3(name, nr, fn) \
1da177e4 498ENTRY(name) \
e59d1b0a 499 ASM_CLAC; \
a49976d1 500 pushl $~(nr); \
fe7cacc1 501 SAVE_ALL; \
55f327fa 502 TRACE_IRQS_OFF \
a49976d1
IM
503 movl %esp, %eax; \
504 call fn; \
505 jmp ret_from_intr; \
47a55cd7 506ENDPROC(name)
1da177e4 507
cf910e83
SA
508
509#ifdef CONFIG_TRACING
a49976d1 510# define TRACE_BUILD_INTERRUPT(name, nr) BUILD_INTERRUPT3(trace_##name, nr, smp_trace_##name)
cf910e83 511#else
a49976d1 512# define TRACE_BUILD_INTERRUPT(name, nr)
cf910e83
SA
513#endif
514
a49976d1
IM
515#define BUILD_INTERRUPT(name, nr) \
516 BUILD_INTERRUPT3(name, nr, smp_##name); \
cf910e83 517 TRACE_BUILD_INTERRUPT(name, nr)
02cf94c3 518
1da177e4 519/* The include is where all of the SMP etc. interrupts come from */
1164dd00 520#include <asm/entry_arch.h>
1da177e4 521
1da177e4 522ENTRY(coprocessor_error)
e59d1b0a 523 ASM_CLAC
a49976d1
IM
524 pushl $0
525 pushl $do_coprocessor_error
526 jmp error_code
47a55cd7 527END(coprocessor_error)
1da177e4
LT
528
529ENTRY(simd_coprocessor_error)
e59d1b0a 530 ASM_CLAC
a49976d1 531 pushl $0
40d2e763
BG
532#ifdef CONFIG_X86_INVD_BUG
533 /* AMD 486 bug: invd from userspace calls exception 19 instead of #GP */
a49976d1
IM
534 ALTERNATIVE "pushl $do_general_protection", \
535 "pushl $do_simd_coprocessor_error", \
8e65f6e0 536 X86_FEATURE_XMM
40d2e763 537#else
a49976d1 538 pushl $do_simd_coprocessor_error
40d2e763 539#endif
a49976d1 540 jmp error_code
47a55cd7 541END(simd_coprocessor_error)
1da177e4
LT
542
543ENTRY(device_not_available)
e59d1b0a 544 ASM_CLAC
a49976d1
IM
545 pushl $-1 # mark this as an int
546 pushl $do_device_not_available
547 jmp error_code
47a55cd7 548END(device_not_available)
1da177e4 549
d3561b7f
RR
550#ifdef CONFIG_PARAVIRT
551ENTRY(native_iret)
3701d863 552 iret
6837a54d 553 _ASM_EXTABLE(native_iret, iret_exc)
47a55cd7 554END(native_iret)
d3561b7f 555
d75cd22f 556ENTRY(native_irq_enable_sysexit)
d3561b7f
RR
557 sti
558 sysexit
d75cd22f 559END(native_irq_enable_sysexit)
d3561b7f
RR
560#endif
561
1da177e4 562ENTRY(overflow)
e59d1b0a 563 ASM_CLAC
a49976d1
IM
564 pushl $0
565 pushl $do_overflow
566 jmp error_code
47a55cd7 567END(overflow)
1da177e4
LT
568
569ENTRY(bounds)
e59d1b0a 570 ASM_CLAC
a49976d1
IM
571 pushl $0
572 pushl $do_bounds
573 jmp error_code
47a55cd7 574END(bounds)
1da177e4
LT
575
576ENTRY(invalid_op)
e59d1b0a 577 ASM_CLAC
a49976d1
IM
578 pushl $0
579 pushl $do_invalid_op
580 jmp error_code
47a55cd7 581END(invalid_op)
1da177e4
LT
582
583ENTRY(coprocessor_segment_overrun)
e59d1b0a 584 ASM_CLAC
a49976d1
IM
585 pushl $0
586 pushl $do_coprocessor_segment_overrun
587 jmp error_code
47a55cd7 588END(coprocessor_segment_overrun)
1da177e4
LT
589
590ENTRY(invalid_TSS)
e59d1b0a 591 ASM_CLAC
a49976d1
IM
592 pushl $do_invalid_TSS
593 jmp error_code
47a55cd7 594END(invalid_TSS)
1da177e4
LT
595
596ENTRY(segment_not_present)
e59d1b0a 597 ASM_CLAC
a49976d1
IM
598 pushl $do_segment_not_present
599 jmp error_code
47a55cd7 600END(segment_not_present)
1da177e4
LT
601
602ENTRY(stack_segment)
e59d1b0a 603 ASM_CLAC
a49976d1
IM
604 pushl $do_stack_segment
605 jmp error_code
47a55cd7 606END(stack_segment)
1da177e4 607
1da177e4 608ENTRY(alignment_check)
e59d1b0a 609 ASM_CLAC
a49976d1
IM
610 pushl $do_alignment_check
611 jmp error_code
47a55cd7 612END(alignment_check)
1da177e4 613
d28c4393 614ENTRY(divide_error)
e59d1b0a 615 ASM_CLAC
a49976d1
IM
616 pushl $0 # no error code
617 pushl $do_divide_error
618 jmp error_code
47a55cd7 619END(divide_error)
1da177e4
LT
620
621#ifdef CONFIG_X86_MCE
622ENTRY(machine_check)
e59d1b0a 623 ASM_CLAC
a49976d1
IM
624 pushl $0
625 pushl machine_check_vector
626 jmp error_code
47a55cd7 627END(machine_check)
1da177e4
LT
628#endif
629
630ENTRY(spurious_interrupt_bug)
e59d1b0a 631 ASM_CLAC
a49976d1
IM
632 pushl $0
633 pushl $do_spurious_interrupt_bug
634 jmp error_code
47a55cd7 635END(spurious_interrupt_bug)
1da177e4 636
5ead97c8 637#ifdef CONFIG_XEN
a49976d1
IM
638/*
639 * Xen doesn't set %esp to be precisely what the normal SYSENTER
640 * entry point expects, so fix it up before using the normal path.
641 */
e2a81baf 642ENTRY(xen_sysenter_target)
a49976d1
IM
643 addl $5*4, %esp /* remove xen-provided frame */
644 jmp sysenter_past_esp
e2a81baf 645
5ead97c8 646ENTRY(xen_hypervisor_callback)
a49976d1 647 pushl $-1 /* orig_ax = -1 => not a system call */
5ead97c8
JF
648 SAVE_ALL
649 TRACE_IRQS_OFF
9ec2b804 650
a49976d1
IM
651 /*
652 * Check to see if we got the event in the critical
653 * region in xen_iret_direct, after we've reenabled
654 * events and checked for pending events. This simulates
655 * iret instruction's behaviour where it delivers a
656 * pending interrupt when enabling interrupts:
657 */
658 movl PT_EIP(%esp), %eax
659 cmpl $xen_iret_start_crit, %eax
660 jb 1f
661 cmpl $xen_iret_end_crit, %eax
662 jae 1f
9ec2b804 663
a49976d1 664 jmp xen_iret_crit_fixup
e2a81baf 665
e2a81baf 666ENTRY(xen_do_upcall)
a49976d1
IM
6671: mov %esp, %eax
668 call xen_evtchn_do_upcall
fdfd811d 669#ifndef CONFIG_PREEMPT
a49976d1 670 call xen_maybe_preempt_hcall
fdfd811d 671#endif
a49976d1 672 jmp ret_from_intr
5ead97c8
JF
673ENDPROC(xen_hypervisor_callback)
674
a49976d1
IM
675/*
676 * Hypervisor uses this for application faults while it executes.
677 * We get here for two reasons:
678 * 1. Fault while reloading DS, ES, FS or GS
679 * 2. Fault while executing IRET
680 * Category 1 we fix up by reattempting the load, and zeroing the segment
681 * register if the load fails.
682 * Category 2 we fix up by jumping to do_iret_error. We cannot use the
683 * normal Linux return path in this case because if we use the IRET hypercall
684 * to pop the stack frame we end up in an infinite loop of failsafe callbacks.
685 * We distinguish between categories by maintaining a status value in EAX.
686 */
5ead97c8 687ENTRY(xen_failsafe_callback)
a49976d1
IM
688 pushl %eax
689 movl $1, %eax
6901: mov 4(%esp), %ds
6912: mov 8(%esp), %es
6923: mov 12(%esp), %fs
6934: mov 16(%esp), %gs
a349e23d
DV
694 /* EAX == 0 => Category 1 (Bad segment)
695 EAX != 0 => Category 2 (Bad IRET) */
a49976d1
IM
696 testl %eax, %eax
697 popl %eax
698 lea 16(%esp), %esp
699 jz 5f
700 jmp iret_exc
7015: pushl $-1 /* orig_ax = -1 => not a system call */
5ead97c8 702 SAVE_ALL
a49976d1
IM
703 jmp ret_from_exception
704
705.section .fixup, "ax"
7066: xorl %eax, %eax
707 movl %eax, 4(%esp)
708 jmp 1b
7097: xorl %eax, %eax
710 movl %eax, 8(%esp)
711 jmp 2b
7128: xorl %eax, %eax
713 movl %eax, 12(%esp)
714 jmp 3b
7159: xorl %eax, %eax
716 movl %eax, 16(%esp)
717 jmp 4b
5ead97c8 718.previous
a49976d1
IM
719 _ASM_EXTABLE(1b, 6b)
720 _ASM_EXTABLE(2b, 7b)
721 _ASM_EXTABLE(3b, 8b)
722 _ASM_EXTABLE(4b, 9b)
5ead97c8
JF
723ENDPROC(xen_failsafe_callback)
724
bc2b0331 725BUILD_INTERRUPT3(xen_hvm_callback_vector, HYPERVISOR_CALLBACK_VECTOR,
38e20b07
SY
726 xen_evtchn_do_upcall)
727
a49976d1 728#endif /* CONFIG_XEN */
bc2b0331
S
729
730#if IS_ENABLED(CONFIG_HYPERV)
731
732BUILD_INTERRUPT3(hyperv_callback_vector, HYPERVISOR_CALLBACK_VECTOR,
733 hyperv_vector_handler)
734
735#endif /* CONFIG_HYPERV */
5ead97c8 736
606576ce 737#ifdef CONFIG_FUNCTION_TRACER
d61f82d0
SR
738#ifdef CONFIG_DYNAMIC_FTRACE
739
740ENTRY(mcount)
d61f82d0
SR
741 ret
742END(mcount)
743
744ENTRY(ftrace_caller)
a49976d1
IM
745 pushl %eax
746 pushl %ecx
747 pushl %edx
748 pushl $0 /* Pass NULL as regs pointer */
749 movl 4*4(%esp), %eax
750 movl 0x4(%ebp), %edx
751 movl function_trace_op, %ecx
752 subl $MCOUNT_INSN_SIZE, %eax
d61f82d0
SR
753
754.globl ftrace_call
755ftrace_call:
a49976d1 756 call ftrace_stub
d61f82d0 757
a49976d1
IM
758 addl $4, %esp /* skip NULL pointer */
759 popl %edx
760 popl %ecx
761 popl %eax
4de72395 762ftrace_ret:
5a45cfe1
SR
763#ifdef CONFIG_FUNCTION_GRAPH_TRACER
764.globl ftrace_graph_call
765ftrace_graph_call:
a49976d1 766 jmp ftrace_stub
5a45cfe1 767#endif
d61f82d0
SR
768
769.globl ftrace_stub
770ftrace_stub:
771 ret
772END(ftrace_caller)
773
4de72395
SR
774ENTRY(ftrace_regs_caller)
775 pushf /* push flags before compare (in cs location) */
4de72395
SR
776
777 /*
778 * i386 does not save SS and ESP when coming from kernel.
779 * Instead, to get sp, &regs->sp is used (see ptrace.h).
780 * Unfortunately, that means eflags must be at the same location
781 * as the current return ip is. We move the return ip into the
782 * ip location, and move flags into the return ip location.
783 */
a49976d1
IM
784 pushl 4(%esp) /* save return ip into ip slot */
785
786 pushl $0 /* Load 0 into orig_ax */
787 pushl %gs
788 pushl %fs
789 pushl %es
790 pushl %ds
791 pushl %eax
792 pushl %ebp
793 pushl %edi
794 pushl %esi
795 pushl %edx
796 pushl %ecx
797 pushl %ebx
798
799 movl 13*4(%esp), %eax /* Get the saved flags */
800 movl %eax, 14*4(%esp) /* Move saved flags into regs->flags location */
801 /* clobbering return ip */
802 movl $__KERNEL_CS, 13*4(%esp)
803
804 movl 12*4(%esp), %eax /* Load ip (1st parameter) */
805 subl $MCOUNT_INSN_SIZE, %eax /* Adjust ip */
806 movl 0x4(%ebp), %edx /* Load parent ip (2nd parameter) */
807 movl function_trace_op, %ecx /* Save ftrace_pos in 3rd parameter */
808 pushl %esp /* Save pt_regs as 4th parameter */
4de72395
SR
809
810GLOBAL(ftrace_regs_call)
a49976d1
IM
811 call ftrace_stub
812
813 addl $4, %esp /* Skip pt_regs */
814 movl 14*4(%esp), %eax /* Move flags back into cs */
815 movl %eax, 13*4(%esp) /* Needed to keep addl from modifying flags */
816 movl 12*4(%esp), %eax /* Get return ip from regs->ip */
817 movl %eax, 14*4(%esp) /* Put return ip back for ret */
818
819 popl %ebx
820 popl %ecx
821 popl %edx
822 popl %esi
823 popl %edi
824 popl %ebp
825 popl %eax
826 popl %ds
827 popl %es
828 popl %fs
829 popl %gs
830 addl $8, %esp /* Skip orig_ax and ip */
831 popf /* Pop flags at end (no addl to corrupt flags) */
832 jmp ftrace_ret
4de72395 833
4de72395 834 popf
a49976d1 835 jmp ftrace_stub
d61f82d0
SR
836#else /* ! CONFIG_DYNAMIC_FTRACE */
837
16444a8a 838ENTRY(mcount)
a49976d1
IM
839 cmpl $__PAGE_OFFSET, %esp
840 jb ftrace_stub /* Paging not enabled yet? */
af058ab0 841
a49976d1
IM
842 cmpl $ftrace_stub, ftrace_trace_function
843 jnz trace
fb52607a 844#ifdef CONFIG_FUNCTION_GRAPH_TRACER
a49976d1
IM
845 cmpl $ftrace_stub, ftrace_graph_return
846 jnz ftrace_graph_caller
e49dc19c 847
a49976d1
IM
848 cmpl $ftrace_graph_entry_stub, ftrace_graph_entry
849 jnz ftrace_graph_caller
caf4b323 850#endif
16444a8a
ACM
851.globl ftrace_stub
852ftrace_stub:
853 ret
854
855 /* taken from glibc */
856trace:
a49976d1
IM
857 pushl %eax
858 pushl %ecx
859 pushl %edx
860 movl 0xc(%esp), %eax
861 movl 0x4(%ebp), %edx
862 subl $MCOUNT_INSN_SIZE, %eax
863
864 call *ftrace_trace_function
865
866 popl %edx
867 popl %ecx
868 popl %eax
869 jmp ftrace_stub
16444a8a 870END(mcount)
d61f82d0 871#endif /* CONFIG_DYNAMIC_FTRACE */
606576ce 872#endif /* CONFIG_FUNCTION_TRACER */
16444a8a 873
fb52607a
FW
874#ifdef CONFIG_FUNCTION_GRAPH_TRACER
875ENTRY(ftrace_graph_caller)
a49976d1
IM
876 pushl %eax
877 pushl %ecx
878 pushl %edx
879 movl 0xc(%esp), %eax
880 lea 0x4(%ebp), %edx
881 movl (%ebp), %ecx
882 subl $MCOUNT_INSN_SIZE, %eax
883 call prepare_ftrace_return
884 popl %edx
885 popl %ecx
886 popl %eax
e7d3737e 887 ret
fb52607a 888END(ftrace_graph_caller)
caf4b323
FW
889
890.globl return_to_handler
891return_to_handler:
a49976d1
IM
892 pushl %eax
893 pushl %edx
894 movl %ebp, %eax
895 call ftrace_return_to_handler
896 movl %eax, %ecx
897 popl %edx
898 popl %eax
899 jmp *%ecx
e7d3737e 900#endif
16444a8a 901
25c74b10
SA
902#ifdef CONFIG_TRACING
903ENTRY(trace_page_fault)
25c74b10 904 ASM_CLAC
a49976d1
IM
905 pushl $trace_do_page_fault
906 jmp error_code
25c74b10
SA
907END(trace_page_fault)
908#endif
909
d211af05 910ENTRY(page_fault)
e59d1b0a 911 ASM_CLAC
a49976d1 912 pushl $do_page_fault
d211af05
AH
913 ALIGN
914error_code:
ccbeed3a 915 /* the function address is in %gs's slot on the stack */
a49976d1
IM
916 pushl %fs
917 pushl %es
918 pushl %ds
919 pushl %eax
920 pushl %ebp
921 pushl %edi
922 pushl %esi
923 pushl %edx
924 pushl %ecx
925 pushl %ebx
d211af05 926 cld
a49976d1
IM
927 movl $(__KERNEL_PERCPU), %ecx
928 movl %ecx, %fs
d211af05 929 UNWIND_ESPFIX_STACK
ccbeed3a 930 GS_TO_REG %ecx
a49976d1
IM
931 movl PT_GS(%esp), %edi # get the function address
932 movl PT_ORIG_EAX(%esp), %edx # get the error code
933 movl $-1, PT_ORIG_EAX(%esp) # no syscall to restart
ccbeed3a
TH
934 REG_TO_PTGS %ecx
935 SET_KERNEL_GS %ecx
a49976d1
IM
936 movl $(__USER_DS), %ecx
937 movl %ecx, %ds
938 movl %ecx, %es
d211af05 939 TRACE_IRQS_OFF
a49976d1
IM
940 movl %esp, %eax # pt_regs pointer
941 call *%edi
942 jmp ret_from_exception
d211af05
AH
943END(page_fault)
944
945/*
946 * Debug traps and NMI can happen at the one SYSENTER instruction
947 * that sets up the real kernel stack. Check here, since we can't
948 * allow the wrong stack to be used.
949 *
950 * "TSS_sysenter_sp0+12" is because the NMI/debug handler will have
951 * already pushed 3 words if it hits on the sysenter instruction:
952 * eflags, cs and eip.
953 *
954 * We just load the right stack, and push the three (known) values
955 * by hand onto the new stack - while updating the return eip past
956 * the instruction that would have done it for sysenter.
957 */
f0d96110 958.macro FIX_STACK offset ok label
a49976d1
IM
959 cmpw $__KERNEL_CS, 4(%esp)
960 jne \ok
f0d96110 961\label:
a49976d1 962 movl TSS_sysenter_sp0 + \offset(%esp), %esp
131484c8 963 pushfl
a49976d1
IM
964 pushl $__KERNEL_CS
965 pushl $sysenter_past_esp
f0d96110 966.endm
d211af05
AH
967
968ENTRY(debug)
e59d1b0a 969 ASM_CLAC
a49976d1
IM
970 cmpl $entry_SYSENTER_32, (%esp)
971 jne debug_stack_correct
f0d96110 972 FIX_STACK 12, debug_stack_correct, debug_esp_fix_insn
d211af05 973debug_stack_correct:
a49976d1 974 pushl $-1 # mark this as an int
d211af05
AH
975 SAVE_ALL
976 TRACE_IRQS_OFF
a49976d1
IM
977 xorl %edx, %edx # error code 0
978 movl %esp, %eax # pt_regs pointer
979 call do_debug
980 jmp ret_from_exception
d211af05
AH
981END(debug)
982
983/*
984 * NMI is doubly nasty. It can happen _while_ we're handling
985 * a debug fault, and the debug fault hasn't yet been able to
986 * clear up the stack. So we first check whether we got an
987 * NMI on the sysenter entry path, but after that we need to
988 * check whether we got an NMI on the debug path where the debug
989 * fault happened on the sysenter path.
990 */
991ENTRY(nmi)
e59d1b0a 992 ASM_CLAC
34273f41 993#ifdef CONFIG_X86_ESPFIX32
a49976d1
IM
994 pushl %eax
995 movl %ss, %eax
996 cmpw $__ESPFIX_SS, %ax
997 popl %eax
998 je nmi_espfix_stack
34273f41 999#endif
a49976d1
IM
1000 cmpl $entry_SYSENTER_32, (%esp)
1001 je nmi_stack_fixup
1002 pushl %eax
1003 movl %esp, %eax
1004 /*
1005 * Do not access memory above the end of our stack page,
d211af05
AH
1006 * it might not exist.
1007 */
a49976d1
IM
1008 andl $(THREAD_SIZE-1), %eax
1009 cmpl $(THREAD_SIZE-20), %eax
1010 popl %eax
1011 jae nmi_stack_correct
1012 cmpl $entry_SYSENTER_32, 12(%esp)
1013 je nmi_debug_stack_check
d211af05 1014nmi_stack_correct:
a49976d1 1015 pushl %eax
d211af05 1016 SAVE_ALL
a49976d1
IM
1017 xorl %edx, %edx # zero error code
1018 movl %esp, %eax # pt_regs pointer
1019 call do_nmi
1020 jmp restore_all_notrace
d211af05
AH
1021
1022nmi_stack_fixup:
f0d96110 1023 FIX_STACK 12, nmi_stack_correct, 1
a49976d1 1024 jmp nmi_stack_correct
d211af05
AH
1025
1026nmi_debug_stack_check:
a49976d1
IM
1027 cmpw $__KERNEL_CS, 16(%esp)
1028 jne nmi_stack_correct
1029 cmpl $debug, (%esp)
1030 jb nmi_stack_correct
1031 cmpl $debug_esp_fix_insn, (%esp)
1032 ja nmi_stack_correct
f0d96110 1033 FIX_STACK 24, nmi_stack_correct, 1
a49976d1 1034 jmp nmi_stack_correct
d211af05 1035
34273f41 1036#ifdef CONFIG_X86_ESPFIX32
d211af05 1037nmi_espfix_stack:
131484c8 1038 /*
d211af05
AH
1039 * create the pointer to lss back
1040 */
a49976d1
IM
1041 pushl %ss
1042 pushl %esp
1043 addl $4, (%esp)
d211af05
AH
1044 /* copy the iret frame of 12 bytes */
1045 .rept 3
a49976d1 1046 pushl 16(%esp)
d211af05 1047 .endr
a49976d1 1048 pushl %eax
d211af05 1049 SAVE_ALL
a49976d1
IM
1050 FIXUP_ESPFIX_STACK # %eax == %esp
1051 xorl %edx, %edx # zero error code
1052 call do_nmi
d211af05 1053 RESTORE_REGS
a49976d1
IM
1054 lss 12+4(%esp), %esp # back to espfix stack
1055 jmp irq_return
34273f41 1056#endif
d211af05
AH
1057END(nmi)
1058
1059ENTRY(int3)
e59d1b0a 1060 ASM_CLAC
a49976d1 1061 pushl $-1 # mark this as an int
d211af05
AH
1062 SAVE_ALL
1063 TRACE_IRQS_OFF
a49976d1
IM
1064 xorl %edx, %edx # zero error code
1065 movl %esp, %eax # pt_regs pointer
1066 call do_int3
1067 jmp ret_from_exception
d211af05
AH
1068END(int3)
1069
1070ENTRY(general_protection)
a49976d1
IM
1071 pushl $do_general_protection
1072 jmp error_code
d211af05
AH
1073END(general_protection)
1074
631bc487
GN
1075#ifdef CONFIG_KVM_GUEST
1076ENTRY(async_page_fault)
e59d1b0a 1077 ASM_CLAC
a49976d1
IM
1078 pushl $do_async_page_fault
1079 jmp error_code
2ae9d293 1080END(async_page_fault)
631bc487 1081#endif