powerpc: add barrier after writing kernel PTE
[linux-2.6-block.git] / arch / powerpc / kernel / setup_64.c
CommitLineData
40ef8cbc
PM
1/*
2 *
3 * Common boot and setup code.
4 *
5 * Copyright (C) 2001 PPC64 Team, IBM Corp
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
12
7191b615 13#define DEBUG
40ef8cbc 14
4b16f8e2 15#include <linux/export.h>
40ef8cbc
PM
16#include <linux/string.h>
17#include <linux/sched.h>
18#include <linux/init.h>
19#include <linux/kernel.h>
20#include <linux/reboot.h>
21#include <linux/delay.h>
22#include <linux/initrd.h>
40ef8cbc
PM
23#include <linux/seq_file.h>
24#include <linux/ioport.h>
25#include <linux/console.h>
26#include <linux/utsname.h>
27#include <linux/tty.h>
28#include <linux/root_dev.h>
29#include <linux/notifier.h>
30#include <linux/cpu.h>
31#include <linux/unistd.h>
32#include <linux/serial.h>
33#include <linux/serial_8250.h>
7a0268fa 34#include <linux/bootmem.h>
12d04eef 35#include <linux/pci.h>
945feb17 36#include <linux/lockdep.h>
95f72d1e 37#include <linux/memblock.h>
a6146888
BB
38#include <linux/hugetlb.h>
39
40ef8cbc 40#include <asm/io.h>
0cc4746c 41#include <asm/kdump.h>
40ef8cbc
PM
42#include <asm/prom.h>
43#include <asm/processor.h>
44#include <asm/pgtable.h>
40ef8cbc
PM
45#include <asm/smp.h>
46#include <asm/elf.h>
47#include <asm/machdep.h>
48#include <asm/paca.h>
40ef8cbc
PM
49#include <asm/time.h>
50#include <asm/cputable.h>
51#include <asm/sections.h>
52#include <asm/btext.h>
53#include <asm/nvram.h>
54#include <asm/setup.h>
40ef8cbc
PM
55#include <asm/rtas.h>
56#include <asm/iommu.h>
57#include <asm/serial.h>
58#include <asm/cache.h>
59#include <asm/page.h>
60#include <asm/mmu.h>
40ef8cbc 61#include <asm/firmware.h>
f78541dc 62#include <asm/xmon.h>
dcad47fc 63#include <asm/udbg.h>
593e537b 64#include <asm/kexec.h>
25d21ad6 65#include <asm/mmu_context.h>
d36b4c4f 66#include <asm/code-patching.h>
aa04b4cc 67#include <asm/kvm_ppc.h>
a6146888 68#include <asm/hugetlb.h>
4e21b94c 69#include <asm/epapr_hcalls.h>
40ef8cbc
PM
70
71#ifdef DEBUG
72#define DBG(fmt...) udbg_printf(fmt)
73#else
74#define DBG(fmt...)
75#endif
76
40ef8cbc 77int boot_cpuid = 0;
8246aca7 78int spinning_secondaries;
40ef8cbc
PM
79u64 ppc64_pft_size;
80
dabcafd3
OJ
81/* Pick defaults since we might want to patch instructions
82 * before we've read this from the device tree.
83 */
84struct ppc64_caches ppc64_caches = {
5a2fe38d
OJ
85 .dline_size = 0x40,
86 .log_dline_size = 6,
87 .iline_size = 0x40,
88 .log_iline_size = 6
dabcafd3 89};
40ef8cbc
PM
90EXPORT_SYMBOL_GPL(ppc64_caches);
91
92/*
93 * These are used in binfmt_elf.c to put aux entries on the stack
94 * for each elf executable being started.
95 */
96int dcache_bsize;
97int icache_bsize;
98int ucache_bsize;
99
40ef8cbc
PM
100#ifdef CONFIG_SMP
101
954e6da5 102static char *smt_enabled_cmdline;
40ef8cbc
PM
103
104/* Look for ibm,smt-enabled OF option */
105static void check_smt_enabled(void)
106{
107 struct device_node *dn;
a7f67bdf 108 const char *smt_option;
40ef8cbc 109
954e6da5
NF
110 /* Default to enabling all threads */
111 smt_enabled_at_boot = threads_per_core;
40ef8cbc 112
954e6da5
NF
113 /* Allow the command line to overrule the OF option */
114 if (smt_enabled_cmdline) {
115 if (!strcmp(smt_enabled_cmdline, "on"))
116 smt_enabled_at_boot = threads_per_core;
117 else if (!strcmp(smt_enabled_cmdline, "off"))
118 smt_enabled_at_boot = 0;
119 else {
120 long smt;
121 int rc;
122
123 rc = strict_strtol(smt_enabled_cmdline, 10, &smt);
124 if (!rc)
125 smt_enabled_at_boot =
126 min(threads_per_core, (int)smt);
127 }
128 } else {
129 dn = of_find_node_by_path("/options");
130 if (dn) {
131 smt_option = of_get_property(dn, "ibm,smt-enabled",
132 NULL);
133
134 if (smt_option) {
135 if (!strcmp(smt_option, "on"))
136 smt_enabled_at_boot = threads_per_core;
137 else if (!strcmp(smt_option, "off"))
138 smt_enabled_at_boot = 0;
139 }
140
141 of_node_put(dn);
142 }
143 }
40ef8cbc
PM
144}
145
146/* Look for smt-enabled= cmdline option */
147static int __init early_smt_enabled(char *p)
148{
954e6da5 149 smt_enabled_cmdline = p;
40ef8cbc
PM
150 return 0;
151}
152early_param("smt-enabled", early_smt_enabled);
153
5ad57078
PM
154#else
155#define check_smt_enabled()
40ef8cbc
PM
156#endif /* CONFIG_SMP */
157
25e13814
ME
158/** Fix up paca fields required for the boot cpu */
159static void fixup_boot_paca(void)
160{
161 /* The boot cpu is started */
162 get_paca()->cpu_start = 1;
163 /* Allow percpu accesses to work until we setup percpu data */
164 get_paca()->data_offset = 0;
165}
166
40ef8cbc
PM
167/*
168 * Early initialization entry point. This is called by head.S
169 * with MMU translation disabled. We rely on the "feature" of
170 * the CPU that ignores the top 2 bits of the address in real
171 * mode so we can access kernel globals normally provided we
172 * only toy with things in the RMO region. From here, we do
95f72d1e 173 * some early parsing of the device-tree to setup out MEMBLOCK
40ef8cbc
PM
174 * data structures, and allocate & initialize the hash table
175 * and segment tables so we can start running with translation
176 * enabled.
177 *
178 * It is this function which will call the probe() callback of
179 * the various platform types and copy the matching one to the
180 * global ppc_md structure. Your platform can eventually do
181 * some very early initializations from the probe() routine, but
182 * this is not recommended, be very careful as, for example, the
183 * device-tree is not accessible via normal means at this point.
184 */
185
186void __init early_setup(unsigned long dt_ptr)
187{
6a7e4064
GL
188 static __initdata struct paca_struct boot_paca;
189
24d96495
BH
190 /* -------- printk is _NOT_ safe to use here ! ------- */
191
42c4aaad 192 /* Identify CPU type */
974a76f5 193 identify_cpu(0, mfspr(SPRN_PVR));
42c4aaad 194
33dbcf72 195 /* Assume we're on cpu 0 for now. Don't write to the paca yet! */
1426d5a3
ME
196 initialise_paca(&boot_paca, 0);
197 setup_paca(&boot_paca);
25e13814 198 fixup_boot_paca();
33dbcf72 199
945feb17
BH
200 /* Initialize lockdep early or else spinlocks will blow */
201 lockdep_init();
202
24d96495
BH
203 /* -------- printk is now safe to use ------- */
204
f2fd2513
BH
205 /* Enable early debugging if any specified (see udbg.h) */
206 udbg_early_init();
207
e8222502 208 DBG(" -> early_setup(), dt_ptr: 0x%lx\n", dt_ptr);
40ef8cbc 209
40ef8cbc 210 /*
3c607ce2
LV
211 * Do early initialization using the flattened device
212 * tree, such as retrieving the physical memory map or
213 * calculating/retrieving the hash table size.
40ef8cbc
PM
214 */
215 early_init_devtree(__va(dt_ptr));
216
4e21b94c
LT
217 epapr_paravirt_early_init();
218
4df20460 219 /* Now we know the logical id of our boot cpu, setup the paca. */
1426d5a3 220 setup_paca(&paca[boot_cpuid]);
25e13814 221 fixup_boot_paca();
4df20460 222
e8222502
BH
223 /* Probe the machine type */
224 probe_machine();
40ef8cbc 225
47310413 226 setup_kdump_trampoline();
0cc4746c 227
40ef8cbc
PM
228 DBG("Found, Initializing memory management...\n");
229
757c74d2
BH
230 /* Initialize the hash table or TLB handling */
231 early_init_mmu();
40ef8cbc 232
fa61a4e3
AK
233 kvm_cma_reserve();
234
a6146888
BB
235 /*
236 * Reserve any gigantic pages requested on the command line.
237 * memblock needs to have been initialized by the time this is
238 * called since this will reserve memory.
239 */
240 reserve_hugetlb_gpages();
241
40ef8cbc 242 DBG(" <- early_setup()\n");
7191b615
BH
243
244#ifdef CONFIG_PPC_EARLY_DEBUG_BOOTX
245 /*
246 * This needs to be done *last* (after the above DBG() even)
247 *
248 * Right after we return from this function, we turn on the MMU
249 * which means the real-mode access trick that btext does will
250 * no longer work, it needs to switch to using a real MMU
251 * mapping. This call will ensure that it does
252 */
253 btext_map();
254#endif /* CONFIG_PPC_EARLY_DEBUG_BOOTX */
40ef8cbc
PM
255}
256
799d6046
PM
257#ifdef CONFIG_SMP
258void early_setup_secondary(void)
259{
d04c56f7 260 /* Mark interrupts enabled in PACA */
757c74d2 261 get_paca()->soft_enabled = 0;
799d6046 262
757c74d2
BH
263 /* Initialize the hash table or TLB handling */
264 early_init_mmu_secondary();
799d6046
PM
265}
266
267#endif /* CONFIG_SMP */
40ef8cbc 268
b8f51021
ME
269#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC)
270void smp_release_cpus(void)
271{
758438a7 272 unsigned long *ptr;
9d07bc84 273 int i;
b8f51021
ME
274
275 DBG(" -> smp_release_cpus()\n");
276
277 /* All secondary cpus are spinning on a common spinloop, release them
278 * all now so they can start to spin on their individual paca
279 * spinloops. For non SMP kernels, the secondary cpus never get out
280 * of the common spinloop.
1f6a93e4 281 */
b8f51021 282
758438a7
ME
283 ptr = (unsigned long *)((unsigned long)&__secondary_hold_spinloop
284 - PHYSICAL_START);
1f6a93e4 285 *ptr = __pa(generic_secondary_smp_init);
9d07bc84
BH
286
287 /* And wait a bit for them to catch up */
288 for (i = 0; i < 100000; i++) {
289 mb();
290 HMT_low();
7ac87abb 291 if (spinning_secondaries == 0)
9d07bc84
BH
292 break;
293 udelay(1);
294 }
7ac87abb 295 DBG("spinning_secondaries = %d\n", spinning_secondaries);
b8f51021
ME
296
297 DBG(" <- smp_release_cpus()\n");
298}
299#endif /* CONFIG_SMP || CONFIG_KEXEC */
300
40ef8cbc 301/*
799d6046
PM
302 * Initialize some remaining members of the ppc64_caches and systemcfg
303 * structures
40ef8cbc
PM
304 * (at least until we get rid of them completely). This is mostly some
305 * cache informations about the CPU that will be used by cache flush
306 * routines and/or provided to userland
307 */
308static void __init initialize_cache_info(void)
309{
310 struct device_node *np;
311 unsigned long num_cpus = 0;
312
313 DBG(" -> initialize_cache_info()\n");
314
94db7c5e 315 for_each_node_by_type(np, "cpu") {
40ef8cbc
PM
316 num_cpus += 1;
317
dfbe93a2
AB
318 /*
319 * We're assuming *all* of the CPUs have the same
40ef8cbc
PM
320 * d-cache and i-cache sizes... -Peter
321 */
dfbe93a2 322 if (num_cpus == 1) {
7946d5a5 323 const __be32 *sizep, *lsizep;
40ef8cbc 324 u32 size, lsize;
40ef8cbc
PM
325
326 size = 0;
327 lsize = cur_cpu_spec->dcache_bsize;
e2eb6392 328 sizep = of_get_property(np, "d-cache-size", NULL);
40ef8cbc 329 if (sizep != NULL)
7946d5a5 330 size = be32_to_cpu(*sizep);
dfbe93a2
AB
331 lsizep = of_get_property(np, "d-cache-block-size",
332 NULL);
20474abd
BH
333 /* fallback if block size missing */
334 if (lsizep == NULL)
dfbe93a2
AB
335 lsizep = of_get_property(np,
336 "d-cache-line-size",
337 NULL);
40ef8cbc 338 if (lsizep != NULL)
7946d5a5 339 lsize = be32_to_cpu(*lsizep);
b0d436c7 340 if (sizep == NULL || lsizep == NULL)
40ef8cbc
PM
341 DBG("Argh, can't find dcache properties ! "
342 "sizep: %p, lsizep: %p\n", sizep, lsizep);
343
a7f290da
BH
344 ppc64_caches.dsize = size;
345 ppc64_caches.dline_size = lsize;
40ef8cbc
PM
346 ppc64_caches.log_dline_size = __ilog2(lsize);
347 ppc64_caches.dlines_per_page = PAGE_SIZE / lsize;
348
349 size = 0;
350 lsize = cur_cpu_spec->icache_bsize;
e2eb6392 351 sizep = of_get_property(np, "i-cache-size", NULL);
40ef8cbc 352 if (sizep != NULL)
7946d5a5 353 size = be32_to_cpu(*sizep);
dfbe93a2
AB
354 lsizep = of_get_property(np, "i-cache-block-size",
355 NULL);
20474abd 356 if (lsizep == NULL)
dfbe93a2
AB
357 lsizep = of_get_property(np,
358 "i-cache-line-size",
359 NULL);
40ef8cbc 360 if (lsizep != NULL)
7946d5a5 361 lsize = be32_to_cpu(*lsizep);
b0d436c7 362 if (sizep == NULL || lsizep == NULL)
40ef8cbc
PM
363 DBG("Argh, can't find icache properties ! "
364 "sizep: %p, lsizep: %p\n", sizep, lsizep);
365
a7f290da
BH
366 ppc64_caches.isize = size;
367 ppc64_caches.iline_size = lsize;
40ef8cbc
PM
368 ppc64_caches.log_iline_size = __ilog2(lsize);
369 ppc64_caches.ilines_per_page = PAGE_SIZE / lsize;
370 }
371 }
372
40ef8cbc
PM
373 DBG(" <- initialize_cache_info()\n");
374}
375
40ef8cbc
PM
376
377/*
378 * Do some initial setup of the system. The parameters are those which
379 * were passed in from the bootloader.
380 */
381void __init setup_system(void)
382{
383 DBG(" -> setup_system()\n");
384
826ea8f2
TB
385 /* Apply the CPUs-specific and firmware specific fixups to kernel
386 * text (nop out sections not relevant to this CPU or this firmware)
42c4aaad 387 */
0909c8c2 388 do_feature_fixups(cur_cpu_spec->cpu_features,
42c4aaad 389 &__start___ftr_fixup, &__stop___ftr_fixup);
7c03d653
BH
390 do_feature_fixups(cur_cpu_spec->mmu_features,
391 &__start___mmu_ftr_fixup, &__stop___mmu_ftr_fixup);
826ea8f2
TB
392 do_feature_fixups(powerpc_firmware_features,
393 &__start___fw_ftr_fixup, &__stop___fw_ftr_fixup);
2d1b2027
KG
394 do_lwsync_fixups(cur_cpu_spec->cpu_features,
395 &__start___lwsync_fixup, &__stop___lwsync_fixup);
d715e433 396 do_final_fixups();
42c4aaad 397
40ef8cbc
PM
398 /*
399 * Unflatten the device-tree passed by prom_init or kexec
400 */
401 unflatten_device_tree();
402
403 /*
404 * Fill the ppc64_caches & systemcfg structures with informations
0ebfff14 405 * retrieved from the device-tree.
40ef8cbc
PM
406 */
407 initialize_cache_info();
408
409#ifdef CONFIG_PPC_RTAS
410 /*
411 * Initialize RTAS if available
412 */
413 rtas_initialize();
414#endif /* CONFIG_PPC_RTAS */
40ef8cbc
PM
415
416 /*
417 * Check if we have an initrd provided via the device-tree
418 */
419 check_for_initrd();
40ef8cbc
PM
420
421 /*
422 * Do some platform specific early initializations, that includes
423 * setting up the hash table pointers. It also sets up some interrupt-mapping
424 * related options that will be used by finish_device_tree()
425 */
57744ea9
GL
426 if (ppc_md.init_early)
427 ppc_md.init_early();
40ef8cbc 428
463ce0e1
BH
429 /*
430 * We can discover serial ports now since the above did setup the
431 * hash table management for us, thus ioremap works. We do that early
432 * so that further code can be debugged
433 */
463ce0e1 434 find_legacy_serial_ports();
463ce0e1 435
40ef8cbc
PM
436 /*
437 * Register early console
438 */
439 register_early_udbg_console();
40ef8cbc 440
47679283
ME
441 /*
442 * Initialize xmon
443 */
444 xmon_setup();
480f6f35 445
5ad57078 446 smp_setup_cpu_maps();
954e6da5 447 check_smt_enabled();
40ef8cbc 448
f018b36f 449#ifdef CONFIG_SMP
40ef8cbc
PM
450 /* Release secondary cpus out of their spinloops at 0x60 now that
451 * we can map physical -> logical CPU ids
452 */
453 smp_release_cpus();
f018b36f 454#endif
40ef8cbc 455
96b644bd 456 printk("Starting Linux PPC64 %s\n", init_utsname()->version);
40ef8cbc
PM
457
458 printk("-----------------------------------------------------\n");
fe333321 459 printk("ppc64_pft_size = 0x%llx\n", ppc64_pft_size);
95f72d1e 460 printk("physicalMemorySize = 0x%llx\n", memblock_phys_mem_size());
9697add0
AB
461 if (ppc64_caches.dline_size != 0x80)
462 printk("ppc64_caches.dcache_line_size = 0x%x\n",
463 ppc64_caches.dline_size);
464 if (ppc64_caches.iline_size != 0x80)
465 printk("ppc64_caches.icache_line_size = 0x%x\n",
466 ppc64_caches.iline_size);
94491685 467#ifdef CONFIG_PPC_STD_MMU_64
9697add0
AB
468 if (htab_address)
469 printk("htab_address = 0x%p\n", htab_address);
40ef8cbc 470 printk("htab_hash_mask = 0x%lx\n", htab_hash_mask);
94491685 471#endif /* CONFIG_PPC_STD_MMU_64 */
b160544c 472 if (PHYSICAL_START > 0)
e468455e
ME
473 printk("physical_start = 0x%llx\n",
474 (unsigned long long)PHYSICAL_START);
40ef8cbc 475 printk("-----------------------------------------------------\n");
40ef8cbc 476
40ef8cbc
PM
477 DBG(" <- setup_system()\n");
478}
479
40bd587a
BH
480/* This returns the limit below which memory accesses to the linear
481 * mapping are guarnateed not to cause a TLB or SLB miss. This is
482 * used to allocate interrupt or emergency stacks for which our
483 * exception entry path doesn't deal with being interrupted.
484 */
485static u64 safe_stack_limit(void)
095c7965 486{
40bd587a
BH
487#ifdef CONFIG_PPC_BOOK3E
488 /* Freescale BookE bolts the entire linear mapping */
489 if (mmu_has_feature(MMU_FTR_TYPE_FSL_E))
490 return linear_map_top;
491 /* Other BookE, we assume the first GB is bolted */
492 return 1ul << 30;
493#else
494 /* BookS, the first segment is bolted */
495 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
095c7965 496 return 1UL << SID_SHIFT_1T;
095c7965 497 return 1UL << SID_SHIFT;
40bd587a 498#endif
095c7965
AB
499}
500
40ef8cbc
PM
501static void __init irqstack_early_init(void)
502{
40bd587a 503 u64 limit = safe_stack_limit();
40ef8cbc
PM
504 unsigned int i;
505
506 /*
8f4da26e
AB
507 * Interrupt stacks must be in the first segment since we
508 * cannot afford to take SLB misses on them.
40ef8cbc 509 */
0e551954 510 for_each_possible_cpu(i) {
3c726f8d 511 softirq_ctx[i] = (struct thread_info *)
95f72d1e 512 __va(memblock_alloc_base(THREAD_SIZE,
095c7965 513 THREAD_SIZE, limit));
3c726f8d 514 hardirq_ctx[i] = (struct thread_info *)
95f72d1e 515 __va(memblock_alloc_base(THREAD_SIZE,
095c7965 516 THREAD_SIZE, limit));
40ef8cbc
PM
517 }
518}
40ef8cbc 519
2d27cfd3
BH
520#ifdef CONFIG_PPC_BOOK3E
521static void __init exc_lvl_early_init(void)
522{
523 unsigned int i;
524
525 for_each_possible_cpu(i) {
526 critirq_ctx[i] = (struct thread_info *)
95f72d1e 527 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
2d27cfd3 528 dbgirq_ctx[i] = (struct thread_info *)
95f72d1e 529 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
2d27cfd3 530 mcheckirq_ctx[i] = (struct thread_info *)
95f72d1e 531 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
2d27cfd3 532 }
d36b4c4f
KG
533
534 if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
565c2f24 535 patch_exception(0x040, exc_debug_debug_book3e);
2d27cfd3
BH
536}
537#else
538#define exc_lvl_early_init()
539#endif
540
40ef8cbc
PM
541/*
542 * Stack space used when we detect a bad kernel stack pointer, and
729b0f71
MS
543 * early in SMP boots before relocation is enabled. Exclusive emergency
544 * stack for machine checks.
40ef8cbc
PM
545 */
546static void __init emergency_stack_init(void)
547{
095c7965 548 u64 limit;
40ef8cbc
PM
549 unsigned int i;
550
551 /*
552 * Emergency stacks must be under 256MB, we cannot afford to take
553 * SLB misses on them. The ABI also requires them to be 128-byte
554 * aligned.
555 *
556 * Since we use these as temporary stacks during secondary CPU
557 * bringup, we need to get at them in real mode. This means they
558 * must also be within the RMO region.
559 */
40bd587a 560 limit = min(safe_stack_limit(), ppc64_rma_size);
40ef8cbc 561
3243d874
ME
562 for_each_possible_cpu(i) {
563 unsigned long sp;
95f72d1e 564 sp = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit);
3243d874
ME
565 sp += THREAD_SIZE;
566 paca[i].emergency_sp = __va(sp);
729b0f71
MS
567
568#ifdef CONFIG_PPC_BOOK3S_64
569 /* emergency stack for machine check exception handling. */
570 sp = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit);
571 sp += THREAD_SIZE;
572 paca[i].mc_emergency_sp = __va(sp);
573#endif
3243d874 574 }
40ef8cbc
PM
575}
576
40ef8cbc 577/*
0f6b77ca
AIB
578 * Called into from start_kernel this initializes bootmem, which is used
579 * to manage page allocation until mem_init is called.
40ef8cbc
PM
580 */
581void __init setup_arch(char **cmdline_p)
582{
40ef8cbc
PM
583 ppc64_boot_msg(0x12, "Setup Arch");
584
585 *cmdline_p = cmd_line;
586
587 /*
588 * Set cache line size based on type of cpu as a default.
589 * Systems with OF can look in the properties on the cpu node(s)
590 * for a possibly more accurate value.
591 */
592 dcache_bsize = ppc64_caches.dline_size;
593 icache_bsize = ppc64_caches.iline_size;
594
595 /* reboot on panic */
596 panic_timeout = 180;
40ef8cbc
PM
597
598 if (ppc_md.panic)
7e990266 599 setup_panic();
40ef8cbc 600
4846c5de 601 init_mm.start_code = (unsigned long)_stext;
40ef8cbc
PM
602 init_mm.end_code = (unsigned long) _etext;
603 init_mm.end_data = (unsigned long) _edata;
604 init_mm.brk = klimit;
5c1f6ee9
AK
605#ifdef CONFIG_PPC_64K_PAGES
606 init_mm.context.pte_frag = NULL;
607#endif
40ef8cbc 608 irqstack_early_init();
2d27cfd3 609 exc_lvl_early_init();
40ef8cbc
PM
610 emergency_stack_init();
611
94491685 612#ifdef CONFIG_PPC_STD_MMU_64
40ef8cbc 613 stabs_alloc();
94491685 614#endif
40ef8cbc
PM
615 /* set up the bootmem stuff with available memory */
616 do_init_bootmem();
617 sparse_init();
618
0458060c
PM
619#ifdef CONFIG_DUMMY_CONSOLE
620 conswitchp = &dummy_con;
621#endif
622
38db7e74
GL
623 if (ppc_md.setup_arch)
624 ppc_md.setup_arch();
40ef8cbc 625
40ef8cbc 626 paging_init();
6f0ef0f5
BH
627
628 /* Initialize the MMU context management stuff */
629 mmu_context_init();
630
61e2390e
MN
631 /* Interrupt code needs to be 64K-aligned */
632 if ((unsigned long)_stext & 0xffff)
633 panic("Kernelbase not 64K-aligned (0x%lx)!\n",
634 (unsigned long)_stext);
635
40ef8cbc
PM
636 ppc64_boot_msg(0x15, "Setup Done");
637}
638
639
640/* ToDo: do something useful if ppc_md is not yet setup. */
641#define PPC64_LINUX_FUNCTION 0x0f000000
642#define PPC64_IPL_MESSAGE 0xc0000000
643#define PPC64_TERM_MESSAGE 0xb0000000
644
645static void ppc64_do_msg(unsigned int src, const char *msg)
646{
647 if (ppc_md.progress) {
648 char buf[128];
649
650 sprintf(buf, "%08X\n", src);
651 ppc_md.progress(buf, 0);
652 snprintf(buf, 128, "%s", msg);
653 ppc_md.progress(buf, 0);
654 }
655}
656
657/* Print a boot progress message. */
658void ppc64_boot_msg(unsigned int src, const char *msg)
659{
660 ppc64_do_msg(PPC64_LINUX_FUNCTION|PPC64_IPL_MESSAGE|src, msg);
661 printk("[boot]%04x %s\n", src, msg);
662}
663
7a0268fa 664#ifdef CONFIG_SMP
c2a7e818
TH
665#define PCPU_DYN_SIZE ()
666
667static void * __init pcpu_fc_alloc(unsigned int cpu, size_t size, size_t align)
7a0268fa 668{
c2a7e818
TH
669 return __alloc_bootmem_node(NODE_DATA(cpu_to_node(cpu)), size, align,
670 __pa(MAX_DMA_ADDRESS));
671}
7a0268fa 672
c2a7e818
TH
673static void __init pcpu_fc_free(void *ptr, size_t size)
674{
675 free_bootmem(__pa(ptr), size);
676}
7a0268fa 677
c2a7e818
TH
678static int pcpu_cpu_distance(unsigned int from, unsigned int to)
679{
680 if (cpu_to_node(from) == cpu_to_node(to))
681 return LOCAL_DISTANCE;
682 else
683 return REMOTE_DISTANCE;
684}
685
ae01f84b
AB
686unsigned long __per_cpu_offset[NR_CPUS] __read_mostly;
687EXPORT_SYMBOL(__per_cpu_offset);
688
c2a7e818
TH
689void __init setup_per_cpu_areas(void)
690{
691 const size_t dyn_size = PERCPU_MODULE_RESERVE + PERCPU_DYNAMIC_RESERVE;
692 size_t atom_size;
693 unsigned long delta;
694 unsigned int cpu;
695 int rc;
696
697 /*
698 * Linear mapping is one of 4K, 1M and 16M. For 4K, no need
699 * to group units. For larger mappings, use 1M atom which
700 * should be large enough to contain a number of units.
701 */
702 if (mmu_linear_psize == MMU_PAGE_4K)
703 atom_size = PAGE_SIZE;
704 else
705 atom_size = 1 << 20;
706
707 rc = pcpu_embed_first_chunk(0, dyn_size, atom_size, pcpu_cpu_distance,
708 pcpu_fc_alloc, pcpu_fc_free);
709 if (rc < 0)
710 panic("cannot initialize percpu area (err=%d)", rc);
711
712 delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start;
ae01f84b
AB
713 for_each_possible_cpu(cpu) {
714 __per_cpu_offset[cpu] = delta + pcpu_unit_offsets[cpu];
715 paca[cpu].data_offset = __per_cpu_offset[cpu];
716 }
7a0268fa
AB
717}
718#endif
4cb3cee0
BH
719
720
ecd73cc5 721#if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
4cb3cee0
BH
722struct ppc_pci_io ppc_pci_io;
723EXPORT_SYMBOL(ppc_pci_io);
ecd73cc5 724#endif