powerpc/eeh: Add eeh_pe_state sysfs entry
[linux-2.6-block.git] / arch / powerpc / kernel / eeh.c
CommitLineData
1da177e4 1/*
3c8c90ab
LV
2 * Copyright IBM Corporation 2001, 2005, 2006
3 * Copyright Dave Engebretsen & Todd Inglett 2001
4 * Copyright Linas Vepstas 2005, 2006
cb3bc9d0 5 * Copyright 2001-2012 IBM Corporation.
69376502 6 *
1da177e4
LT
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
69376502 11 *
1da177e4
LT
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
69376502 16 *
1da177e4
LT
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
3c8c90ab
LV
20 *
21 * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com>
1da177e4
LT
22 */
23
6dee3fb9 24#include <linux/delay.h>
7f52a526 25#include <linux/debugfs.h>
cb3bc9d0 26#include <linux/sched.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/list.h>
1da177e4 29#include <linux/pci.h>
a3032ca9 30#include <linux/iommu.h>
1da177e4
LT
31#include <linux/proc_fs.h>
32#include <linux/rbtree.h>
66f9af83 33#include <linux/reboot.h>
1da177e4
LT
34#include <linux/seq_file.h>
35#include <linux/spinlock.h>
66b15db6 36#include <linux/export.h>
acaa6176
SR
37#include <linux/of.h>
38
60063497 39#include <linux/atomic.h>
1e54b938 40#include <asm/debug.h>
1da177e4 41#include <asm/eeh.h>
172ca926 42#include <asm/eeh_event.h>
1da177e4 43#include <asm/io.h>
212d16cd 44#include <asm/iommu.h>
1da177e4 45#include <asm/machdep.h>
172ca926 46#include <asm/ppc-pci.h>
1da177e4 47#include <asm/rtas.h>
1da177e4 48
1da177e4
LT
49
50/** Overview:
51 * EEH, or "Extended Error Handling" is a PCI bridge technology for
52 * dealing with PCI bus errors that can't be dealt with within the
53 * usual PCI framework, except by check-stopping the CPU. Systems
54 * that are designed for high-availability/reliability cannot afford
55 * to crash due to a "mere" PCI error, thus the need for EEH.
56 * An EEH-capable bridge operates by converting a detected error
57 * into a "slot freeze", taking the PCI adapter off-line, making
58 * the slot behave, from the OS'es point of view, as if the slot
59 * were "empty": all reads return 0xff's and all writes are silently
60 * ignored. EEH slot isolation events can be triggered by parity
61 * errors on the address or data busses (e.g. during posted writes),
69376502
LV
62 * which in turn might be caused by low voltage on the bus, dust,
63 * vibration, humidity, radioactivity or plain-old failed hardware.
1da177e4
LT
64 *
65 * Note, however, that one of the leading causes of EEH slot
66 * freeze events are buggy device drivers, buggy device microcode,
67 * or buggy device hardware. This is because any attempt by the
68 * device to bus-master data to a memory address that is not
69 * assigned to the device will trigger a slot freeze. (The idea
70 * is to prevent devices-gone-wild from corrupting system memory).
71 * Buggy hardware/drivers will have a miserable time co-existing
72 * with EEH.
73 *
74 * Ideally, a PCI device driver, when suspecting that an isolation
25985edc 75 * event has occurred (e.g. by reading 0xff's), will then ask EEH
1da177e4
LT
76 * whether this is the case, and then take appropriate steps to
77 * reset the PCI slot, the PCI device, and then resume operations.
78 * However, until that day, the checking is done here, with the
79 * eeh_check_failure() routine embedded in the MMIO macros. If
80 * the slot is found to be isolated, an "EEH Event" is synthesized
81 * and sent out for processing.
82 */
83
5c1344e9 84/* If a device driver keeps reading an MMIO register in an interrupt
f36c5227
MM
85 * handler after a slot isolation event, it might be broken.
86 * This sets the threshold for how many read attempts we allow
87 * before printing an error message.
1da177e4 88 */
2fd30be8 89#define EEH_MAX_FAILS 2100000
1da177e4 90
17213c3b 91/* Time to wait for a PCI slot to report status, in milliseconds */
fb48dc22 92#define PCI_BUS_RESET_WAIT_MSEC (5*60*1000)
9c547768 93
d7bb8862 94/*
8a5ad356
GS
95 * EEH probe mode support, which is part of the flags,
96 * is to support multiple platforms for EEH. Some platforms
97 * like pSeries do PCI emunation based on device tree.
98 * However, other platforms like powernv probe PCI devices
99 * from hardware. The flag is used to distinguish that.
100 * In addition, struct eeh_ops::probe would be invoked for
101 * particular OF node or PCI device so that the corresponding
102 * PE would be created there.
d7bb8862 103 */
8a5ad356
GS
104int eeh_subsystem_flags;
105EXPORT_SYMBOL(eeh_subsystem_flags);
106
107/* Platform dependent EEH operations */
108struct eeh_ops *eeh_ops = NULL;
d7bb8862 109
fd761fd8 110/* Lock to avoid races due to multiple reports of an error */
4907581d 111DEFINE_RAW_SPINLOCK(confirm_error_lock);
fd761fd8 112
212d16cd
GS
113/* Lock to protect passed flags */
114static DEFINE_MUTEX(eeh_dev_mutex);
115
17213c3b
LV
116/* Buffer for reporting pci register dumps. Its here in BSS, and
117 * not dynamically alloced, so that it ends up in RMO where RTAS
118 * can access it.
119 */
d99bb1db
LV
120#define EEH_PCI_REGS_LOG_LEN 4096
121static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
122
e575f8db
GS
123/*
124 * The struct is used to maintain the EEH global statistic
125 * information. Besides, the EEH global statistics will be
126 * exported to user space through procfs
127 */
128struct eeh_stats {
129 u64 no_device; /* PCI device not found */
130 u64 no_dn; /* OF node not found */
131 u64 no_cfg_addr; /* Config address not found */
132 u64 ignored_check; /* EEH check skipped */
133 u64 total_mmio_ffs; /* Total EEH checks */
134 u64 false_positives; /* Unnecessary EEH checks */
135 u64 slot_resets; /* PE reset */
136};
137
138static struct eeh_stats eeh_stats;
1da177e4 139
7684b40c
LV
140#define IS_BRIDGE(class_code) (((class_code)<<16) == PCI_BASE_CLASS_BRIDGE)
141
7f52a526
GS
142static int __init eeh_setup(char *str)
143{
144 if (!strcmp(str, "off"))
05b1721d 145 eeh_add_flag(EEH_FORCE_DISABLED);
7f52a526
GS
146
147 return 1;
148}
149__setup("eeh=", eeh_setup);
150
d99bb1db 151/**
cce4b2d2 152 * eeh_gather_pci_data - Copy assorted PCI config space registers to buff
f631acd3 153 * @edev: device to report data for
d99bb1db
LV
154 * @buf: point to buffer in which to log
155 * @len: amount of room in buffer
156 *
157 * This routine captures assorted PCI configuration space data,
158 * and puts them into a buffer for RTAS error logging.
159 */
0ed352dd 160static size_t eeh_gather_pci_data(struct eeh_dev *edev, char *buf, size_t len)
d99bb1db 161{
f631acd3 162 struct device_node *dn = eeh_dev_to_of_node(edev);
d99bb1db 163 u32 cfg;
fcf9892b 164 int cap, i;
0ed352dd
GS
165 int n = 0, l = 0;
166 char buffer[128];
d99bb1db 167
f631acd3 168 n += scnprintf(buf+n, len-n, "%s\n", dn->full_name);
2d86c385 169 pr_warn("EEH: of node=%s\n", dn->full_name);
fcf9892b 170
3780444c 171 eeh_ops->read_config(dn, PCI_VENDOR_ID, 4, &cfg);
fcf9892b 172 n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
2d86c385 173 pr_warn("EEH: PCI device/vendor: %08x\n", cfg);
fcf9892b 174
3780444c 175 eeh_ops->read_config(dn, PCI_COMMAND, 4, &cfg);
d99bb1db 176 n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
2d86c385 177 pr_warn("EEH: PCI cmd/status register: %08x\n", cfg);
fcf9892b 178
0b9369f4 179 /* Gather bridge-specific registers */
2a18dfc6 180 if (edev->mode & EEH_DEV_BRIDGE) {
3780444c 181 eeh_ops->read_config(dn, PCI_SEC_STATUS, 2, &cfg);
0b9369f4 182 n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg);
2d86c385 183 pr_warn("EEH: Bridge secondary status: %04x\n", cfg);
0b9369f4 184
3780444c 185 eeh_ops->read_config(dn, PCI_BRIDGE_CONTROL, 2, &cfg);
0b9369f4 186 n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg);
2d86c385 187 pr_warn("EEH: Bridge control: %04x\n", cfg);
0b9369f4
LV
188 }
189
fcf9892b 190 /* Dump out the PCI-X command and status regs */
2a18dfc6 191 cap = edev->pcix_cap;
fcf9892b 192 if (cap) {
3780444c 193 eeh_ops->read_config(dn, cap, 4, &cfg);
fcf9892b 194 n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
2d86c385 195 pr_warn("EEH: PCI-X cmd: %08x\n", cfg);
fcf9892b 196
3780444c 197 eeh_ops->read_config(dn, cap+4, 4, &cfg);
fcf9892b 198 n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
2d86c385 199 pr_warn("EEH: PCI-X status: %08x\n", cfg);
fcf9892b
LV
200 }
201
2a18dfc6
GS
202 /* If PCI-E capable, dump PCI-E cap 10 */
203 cap = edev->pcie_cap;
204 if (cap) {
fcf9892b 205 n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
2d86c385 206 pr_warn("EEH: PCI-E capabilities and status follow:\n");
fcf9892b
LV
207
208 for (i=0; i<=8; i++) {
2a18dfc6 209 eeh_ops->read_config(dn, cap+4*i, 4, &cfg);
fcf9892b 210 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
0ed352dd
GS
211
212 if ((i % 4) == 0) {
213 if (i != 0)
214 pr_warn("%s\n", buffer);
215
216 l = scnprintf(buffer, sizeof(buffer),
217 "EEH: PCI-E %02x: %08x ",
218 4*i, cfg);
219 } else {
220 l += scnprintf(buffer+l, sizeof(buffer)-l,
221 "%08x ", cfg);
222 }
223
fcf9892b 224 }
0ed352dd
GS
225
226 pr_warn("%s\n", buffer);
2a18dfc6 227 }
fcf9892b 228
2a18dfc6
GS
229 /* If AER capable, dump it */
230 cap = edev->aer_cap;
231 if (cap) {
232 n += scnprintf(buf+n, len-n, "pci-e AER:\n");
233 pr_warn("EEH: PCI-E AER capability register set follows:\n");
234
0ed352dd 235 for (i=0; i<=13; i++) {
2a18dfc6
GS
236 eeh_ops->read_config(dn, cap+4*i, 4, &cfg);
237 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
0ed352dd
GS
238
239 if ((i % 4) == 0) {
240 if (i != 0)
241 pr_warn("%s\n", buffer);
242
243 l = scnprintf(buffer, sizeof(buffer),
244 "EEH: PCI-E AER %02x: %08x ",
245 4*i, cfg);
246 } else {
247 l += scnprintf(buffer+l, sizeof(buffer)-l,
248 "%08x ", cfg);
249 }
fcf9892b 250 }
0ed352dd
GS
251
252 pr_warn("%s\n", buffer);
fcf9892b 253 }
0b9369f4 254
d99bb1db
LV
255 return n;
256}
257
cb3bc9d0
GS
258/**
259 * eeh_slot_error_detail - Generate combined log including driver log and error log
ff477966 260 * @pe: EEH PE
cb3bc9d0
GS
261 * @severity: temporary or permanent error log
262 *
263 * This routine should be called to generate the combined log, which
264 * is comprised of driver log and error log. The driver log is figured
265 * out from the config space of the corresponding PCI device, while
266 * the error log is fetched through platform dependent function call.
267 */
ff477966 268void eeh_slot_error_detail(struct eeh_pe *pe, int severity)
d99bb1db
LV
269{
270 size_t loglen = 0;
9feed42e 271 struct eeh_dev *edev, *tmp;
d99bb1db 272
c35ae179
GS
273 /*
274 * When the PHB is fenced or dead, it's pointless to collect
275 * the data from PCI config space because it should return
276 * 0xFF's. For ER, we still retrieve the data from the PCI
277 * config space.
78954700
GS
278 *
279 * For pHyp, we have to enable IO for log retrieval. Otherwise,
280 * 0xFF's is always returned from PCI config space.
c35ae179 281 */
9e049375 282 if (!(pe->type & EEH_PE_PHB)) {
dc561fb9 283 if (eeh_has_flag(EEH_ENABLE_IO_FOR_LOG))
78954700 284 eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
c35ae179
GS
285 eeh_ops->configure_bridge(pe);
286 eeh_pe_restore_bars(pe);
287
288 pci_regs_buf[0] = 0;
9feed42e 289 eeh_pe_for_each_dev(pe, edev, tmp) {
c35ae179
GS
290 loglen += eeh_gather_pci_data(edev, pci_regs_buf + loglen,
291 EEH_PCI_REGS_LOG_LEN - loglen);
292 }
293 }
ff477966
GS
294
295 eeh_ops->get_log(pe, severity, pci_regs_buf, loglen);
d99bb1db
LV
296}
297
1da177e4 298/**
cb3bc9d0
GS
299 * eeh_token_to_phys - Convert EEH address token to phys address
300 * @token: I/O token, should be address in the form 0xA....
301 *
302 * This routine should be called to convert virtual I/O address
303 * to physical one.
1da177e4
LT
304 */
305static inline unsigned long eeh_token_to_phys(unsigned long token)
306{
307 pte_t *ptep;
308 unsigned long pa;
12bc9f6f 309 int hugepage_shift;
1da177e4 310
12bc9f6f
AK
311 /*
312 * We won't find hugepages here, iomem
313 */
314 ptep = find_linux_pte_or_hugepte(init_mm.pgd, token, &hugepage_shift);
1da177e4
LT
315 if (!ptep)
316 return token;
12bc9f6f 317 WARN_ON(hugepage_shift);
1da177e4
LT
318 pa = pte_pfn(*ptep) << PAGE_SHIFT;
319
320 return pa | (token & (PAGE_SIZE-1));
321}
322
b95cd2cd
GS
323/*
324 * On PowerNV platform, we might already have fenced PHB there.
325 * For that case, it's meaningless to recover frozen PE. Intead,
326 * We have to handle fenced PHB firstly.
327 */
328static int eeh_phb_check_failure(struct eeh_pe *pe)
329{
330 struct eeh_pe *phb_pe;
331 unsigned long flags;
332 int ret;
333
05b1721d 334 if (!eeh_has_flag(EEH_PROBE_MODE_DEV))
b95cd2cd
GS
335 return -EPERM;
336
337 /* Find the PHB PE */
338 phb_pe = eeh_phb_pe_get(pe->phb);
339 if (!phb_pe) {
0dae2743
GS
340 pr_warn("%s Can't find PE for PHB#%d\n",
341 __func__, pe->phb->global_number);
b95cd2cd
GS
342 return -EEXIST;
343 }
344
345 /* If the PHB has been in problematic state */
346 eeh_serialize_lock(&flags);
9e049375 347 if (phb_pe->state & EEH_PE_ISOLATED) {
b95cd2cd
GS
348 ret = 0;
349 goto out;
350 }
351
352 /* Check PHB state */
353 ret = eeh_ops->get_state(phb_pe, NULL);
354 if ((ret < 0) ||
355 (ret == EEH_STATE_NOT_SUPPORT) ||
356 (ret & (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) ==
357 (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) {
358 ret = 0;
359 goto out;
360 }
361
362 /* Isolate the PHB and send event */
363 eeh_pe_state_mark(phb_pe, EEH_PE_ISOLATED);
364 eeh_serialize_unlock(flags);
b95cd2cd 365
357b2f3d
GS
366 pr_err("EEH: PHB#%x failure detected, location: %s\n",
367 phb_pe->phb->global_number, eeh_pe_loc_get(phb_pe));
56ca4fde 368 dump_stack();
5293bf97 369 eeh_send_failure_event(phb_pe);
b95cd2cd
GS
370
371 return 1;
372out:
373 eeh_serialize_unlock(flags);
374 return ret;
375}
376
1da177e4 377/**
f8f7d63f
GS
378 * eeh_dev_check_failure - Check if all 1's data is due to EEH slot freeze
379 * @edev: eeh device
1da177e4
LT
380 *
381 * Check for an EEH failure for the given device node. Call this
382 * routine if the result of a read was all 0xff's and you want to
383 * find out if this is due to an EEH slot freeze. This routine
384 * will query firmware for the EEH status.
385 *
386 * Returns 0 if there has not been an EEH error; otherwise returns
69376502 387 * a non-zero value and queues up a slot isolation event notification.
1da177e4
LT
388 *
389 * It is safe to call this routine in an interrupt context.
390 */
f8f7d63f 391int eeh_dev_check_failure(struct eeh_dev *edev)
1da177e4
LT
392{
393 int ret;
1ad7a72c 394 int active_flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
1da177e4 395 unsigned long flags;
f8f7d63f
GS
396 struct device_node *dn;
397 struct pci_dev *dev;
357b2f3d 398 struct eeh_pe *pe, *parent_pe, *phb_pe;
fd761fd8 399 int rc = 0;
f36c5227 400 const char *location;
1da177e4 401
e575f8db 402 eeh_stats.total_mmio_ffs++;
1da177e4 403
2ec5a0ad 404 if (!eeh_enabled())
1da177e4
LT
405 return 0;
406
f8f7d63f 407 if (!edev) {
e575f8db 408 eeh_stats.no_dn++;
1da177e4 409 return 0;
177bc936 410 }
f8f7d63f
GS
411 dn = eeh_dev_to_of_node(edev);
412 dev = eeh_dev_to_pci_dev(edev);
2a58222f 413 pe = eeh_dev_to_pe(edev);
1da177e4
LT
414
415 /* Access to IO BARs might get this far and still not want checking. */
66523d9f 416 if (!pe) {
e575f8db 417 eeh_stats.ignored_check++;
66523d9f
GS
418 pr_debug("EEH: Ignored check for %s %s\n",
419 eeh_pci_name(dev), dn->full_name);
1da177e4
LT
420 return 0;
421 }
422
66523d9f 423 if (!pe->addr && !pe->config_addr) {
e575f8db 424 eeh_stats.no_cfg_addr++;
1da177e4
LT
425 return 0;
426 }
427
b95cd2cd
GS
428 /*
429 * On PowerNV platform, we might already have fenced PHB
430 * there and we need take care of that firstly.
431 */
432 ret = eeh_phb_check_failure(pe);
433 if (ret > 0)
434 return ret;
435
05ec424e
GS
436 /*
437 * If the PE isn't owned by us, we shouldn't check the
438 * state. Instead, let the owner handle it if the PE has
439 * been frozen.
440 */
441 if (eeh_pe_passed(pe))
442 return 0;
443
fd761fd8
LV
444 /* If we already have a pending isolation event for this
445 * slot, we know it's bad already, we don't need to check.
446 * Do this checking under a lock; as multiple PCI devices
447 * in one slot might report errors simultaneously, and we
448 * only want one error recovery routine running.
1da177e4 449 */
4907581d 450 eeh_serialize_lock(&flags);
fd761fd8 451 rc = 1;
66523d9f
GS
452 if (pe->state & EEH_PE_ISOLATED) {
453 pe->check_count++;
454 if (pe->check_count % EEH_MAX_FAILS == 0) {
f36c5227 455 location = of_get_property(dn, "ibm,loc-code", NULL);
cb3bc9d0 456 printk(KERN_ERR "EEH: %d reads ignored for recovering device at "
f36c5227 457 "location=%s driver=%s pci addr=%s\n",
66523d9f 458 pe->check_count, location,
778a785f 459 eeh_driver_name(dev), eeh_pci_name(dev));
cb3bc9d0 460 printk(KERN_ERR "EEH: Might be infinite loop in %s driver\n",
778a785f 461 eeh_driver_name(dev));
5c1344e9 462 dump_stack();
1da177e4 463 }
fd761fd8 464 goto dn_unlock;
1da177e4
LT
465 }
466
467 /*
468 * Now test for an EEH failure. This is VERY expensive.
469 * Note that the eeh_config_addr may be a parent device
470 * in the case of a device behind a bridge, or it may be
471 * function zero of a multi-function device.
472 * In any case they must share a common PHB.
473 */
66523d9f 474 ret = eeh_ops->get_state(pe, NULL);
76e6faf7 475
39d16e29 476 /* Note that config-io to empty slots may fail;
cb3bc9d0 477 * they are empty when they don't have children.
eb594a47
GS
478 * We will punt with the following conditions: Failure to get
479 * PE's state, EEH not support and Permanently unavailable
480 * state, PE is in good state.
cb3bc9d0 481 */
eb594a47
GS
482 if ((ret < 0) ||
483 (ret == EEH_STATE_NOT_SUPPORT) ||
1ad7a72c 484 ((ret & active_flags) == active_flags)) {
e575f8db 485 eeh_stats.false_positives++;
66523d9f 486 pe->false_positives++;
fd761fd8
LV
487 rc = 0;
488 goto dn_unlock;
76e6faf7
LV
489 }
490
1ad7a72c
GS
491 /*
492 * It should be corner case that the parent PE has been
493 * put into frozen state as well. We should take care
494 * that at first.
495 */
496 parent_pe = pe->parent;
497 while (parent_pe) {
498 /* Hit the ceiling ? */
499 if (parent_pe->type & EEH_PE_PHB)
500 break;
501
502 /* Frozen parent PE ? */
503 ret = eeh_ops->get_state(parent_pe, NULL);
504 if (ret > 0 &&
505 (ret & active_flags) != active_flags)
506 pe = parent_pe;
507
508 /* Next parent level */
509 parent_pe = parent_pe->parent;
510 }
511
e575f8db 512 eeh_stats.slot_resets++;
a84f273c 513
fd761fd8
LV
514 /* Avoid repeated reports of this failure, including problems
515 * with other functions on this device, and functions under
cb3bc9d0
GS
516 * bridges.
517 */
66523d9f 518 eeh_pe_state_mark(pe, EEH_PE_ISOLATED);
4907581d 519 eeh_serialize_unlock(flags);
1da177e4 520
1da177e4
LT
521 /* Most EEH events are due to device driver bugs. Having
522 * a stack trace will help the device-driver authors figure
cb3bc9d0
GS
523 * out what happened. So print that out.
524 */
357b2f3d
GS
525 phb_pe = eeh_phb_pe_get(pe->phb);
526 pr_err("EEH: Frozen PHB#%x-PE#%x detected\n",
527 pe->phb->global_number, pe->addr);
528 pr_err("EEH: PE location: %s, PHB location: %s\n",
529 eeh_pe_loc_get(pe), eeh_pe_loc_get(phb_pe));
56ca4fde
GS
530 dump_stack();
531
5293bf97
GS
532 eeh_send_failure_event(pe);
533
fd761fd8
LV
534 return 1;
535
536dn_unlock:
4907581d 537 eeh_serialize_unlock(flags);
fd761fd8 538 return rc;
1da177e4
LT
539}
540
f8f7d63f 541EXPORT_SYMBOL_GPL(eeh_dev_check_failure);
1da177e4
LT
542
543/**
cb3bc9d0 544 * eeh_check_failure - Check if all 1's data is due to EEH slot freeze
3e938052 545 * @token: I/O address
1da177e4 546 *
3e938052 547 * Check for an EEH failure at the given I/O address. Call this
1da177e4 548 * routine if the result of a read was all 0xff's and you want to
3e938052 549 * find out if this is due to an EEH slot freeze event. This routine
1da177e4
LT
550 * will query firmware for the EEH status.
551 *
552 * Note this routine is safe to call in an interrupt context.
553 */
3e938052 554int eeh_check_failure(const volatile void __iomem *token)
1da177e4
LT
555{
556 unsigned long addr;
f8f7d63f 557 struct eeh_dev *edev;
1da177e4
LT
558
559 /* Finding the phys addr + pci device; this is pretty quick. */
560 addr = eeh_token_to_phys((unsigned long __force) token);
3ab96a02 561 edev = eeh_addr_cache_get_dev(addr);
f8f7d63f 562 if (!edev) {
e575f8db 563 eeh_stats.no_device++;
3e938052 564 return 0;
177bc936 565 }
1da177e4 566
3e938052 567 return eeh_dev_check_failure(edev);
1da177e4 568}
1da177e4
LT
569EXPORT_SYMBOL(eeh_check_failure);
570
6dee3fb9 571
47b5c838 572/**
cce4b2d2 573 * eeh_pci_enable - Enable MMIO or DMA transfers for this slot
ff477966 574 * @pe: EEH PE
cb3bc9d0
GS
575 *
576 * This routine should be called to reenable frozen MMIO or DMA
577 * so that it would work correctly again. It's useful while doing
578 * recovery or log collection on the indicated device.
47b5c838 579 */
ff477966 580int eeh_pci_enable(struct eeh_pe *pe, int function)
47b5c838 581{
78954700
GS
582 int rc, flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
583
584 /*
585 * pHyp doesn't allow to enable IO or DMA on unfrozen PE.
586 * Also, it's pointless to enable them on unfrozen PE. So
587 * we have the check here.
588 */
589 if (function == EEH_OPT_THAW_MMIO ||
590 function == EEH_OPT_THAW_DMA) {
591 rc = eeh_ops->get_state(pe, NULL);
592 if (rc < 0)
593 return rc;
594
595 /* Needn't to enable or already enabled */
596 if ((rc == EEH_STATE_NOT_SUPPORT) ||
597 ((rc & flags) == flags))
598 return 0;
599 }
47b5c838 600
ff477966 601 rc = eeh_ops->set_option(pe, function);
47b5c838 602 if (rc)
78954700
GS
603 pr_warn("%s: Unexpected state change %d on "
604 "PHB#%d-PE#%x, err=%d\n",
605 __func__, function, pe->phb->global_number,
606 pe->addr, rc);
47b5c838 607
ff477966 608 rc = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
78954700
GS
609 if (rc <= 0)
610 return rc;
611
612 if ((function == EEH_OPT_THAW_MMIO) &&
613 (rc & EEH_STATE_MMIO_ENABLED))
614 return 0;
615
616 if ((function == EEH_OPT_THAW_DMA) &&
617 (rc & EEH_STATE_DMA_ENABLED))
fa1be476
LV
618 return 0;
619
47b5c838
LV
620 return rc;
621}
622
00c2ae35
BK
623/**
624 * pcibios_set_pcie_slot_reset - Set PCI-E reset state
cb3bc9d0
GS
625 * @dev: pci device struct
626 * @state: reset state to enter
00c2ae35
BK
627 *
628 * Return value:
629 * 0 if success
cb3bc9d0 630 */
00c2ae35
BK
631int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
632{
c270a24c 633 struct eeh_dev *edev = pci_dev_to_eeh_dev(dev);
2a58222f 634 struct eeh_pe *pe = eeh_dev_to_pe(edev);
c270a24c
GS
635
636 if (!pe) {
637 pr_err("%s: No PE found on PCI device %s\n",
638 __func__, pci_name(dev));
639 return -EINVAL;
640 }
00c2ae35
BK
641
642 switch (state) {
643 case pcie_deassert_reset:
c270a24c 644 eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
00c2ae35
BK
645 break;
646 case pcie_hot_reset:
c270a24c 647 eeh_ops->reset(pe, EEH_RESET_HOT);
00c2ae35
BK
648 break;
649 case pcie_warm_reset:
c270a24c 650 eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
00c2ae35
BK
651 break;
652 default:
653 return -EINVAL;
654 };
655
656 return 0;
657}
658
cb5b5624 659/**
c270a24c
GS
660 * eeh_set_pe_freset - Check the required reset for the indicated device
661 * @data: EEH device
662 * @flag: return value
cb3bc9d0
GS
663 *
664 * Each device might have its preferred reset type: fundamental or
665 * hot reset. The routine is used to collected the information for
666 * the indicated device and its children so that the bunch of the
667 * devices could be reset properly.
668 */
c270a24c 669static void *eeh_set_dev_freset(void *data, void *flag)
cb3bc9d0
GS
670{
671 struct pci_dev *dev;
c270a24c
GS
672 unsigned int *freset = (unsigned int *)flag;
673 struct eeh_dev *edev = (struct eeh_dev *)data;
6dee3fb9 674
c270a24c 675 dev = eeh_dev_to_pci_dev(edev);
cb3bc9d0
GS
676 if (dev)
677 *freset |= dev->needs_freset;
678
c270a24c 679 return NULL;
cb3bc9d0
GS
680}
681
682/**
cce4b2d2 683 * eeh_reset_pe_once - Assert the pci #RST line for 1/4 second
c270a24c 684 * @pe: EEH PE
cb3bc9d0
GS
685 *
686 * Assert the PCI #RST line for 1/4 second.
687 */
c270a24c 688static void eeh_reset_pe_once(struct eeh_pe *pe)
6dee3fb9 689{
308fc4f8 690 unsigned int freset = 0;
6e19314c 691
308fc4f8
RL
692 /* Determine type of EEH reset required for
693 * Partitionable Endpoint, a hot-reset (1)
694 * or a fundamental reset (3).
695 * A fundamental reset required by any device under
696 * Partitionable Endpoint trumps hot-reset.
a84f273c 697 */
c270a24c 698 eeh_pe_dev_traverse(pe, eeh_set_dev_freset, &freset);
308fc4f8
RL
699
700 if (freset)
c270a24c 701 eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
6e19314c 702 else
c270a24c 703 eeh_ops->reset(pe, EEH_RESET_HOT);
6dee3fb9 704
c270a24c 705 eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
e1029263
LV
706}
707
cb3bc9d0 708/**
cce4b2d2 709 * eeh_reset_pe - Reset the indicated PE
c270a24c 710 * @pe: EEH PE
cb3bc9d0
GS
711 *
712 * This routine should be called to reset indicated device, including
713 * PE. A PE might include multiple PCI devices and sometimes PCI bridges
714 * might be involved as well.
715 */
c270a24c 716int eeh_reset_pe(struct eeh_pe *pe)
e1029263 717{
326a98ea 718 int flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
e1029263
LV
719 int i, rc;
720
9c547768
LV
721 /* Take three shots at resetting the bus */
722 for (i=0; i<3; i++) {
c270a24c 723 eeh_reset_pe_once(pe);
6dee3fb9 724
78954700
GS
725 /*
726 * EEH_PE_ISOLATED is expected to be removed after
727 * BAR restore.
728 */
c270a24c 729 rc = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
78954700 730 if ((rc & flags) == flags)
b6495c0c 731 return 0;
e1029263 732
e1029263 733 if (rc < 0) {
c270a24c
GS
734 pr_err("%s: Unrecoverable slot failure on PHB#%d-PE#%x",
735 __func__, pe->phb->global_number, pe->addr);
b6495c0c 736 return -1;
e1029263 737 }
c270a24c
GS
738 pr_err("EEH: bus reset %d failed on PHB#%d-PE#%x, rc=%d\n",
739 i+1, pe->phb->global_number, pe->addr, rc);
6dee3fb9 740 }
b6495c0c 741
9c547768 742 return -1;
6dee3fb9
LV
743}
744
8b553f32 745/**
cb3bc9d0 746 * eeh_save_bars - Save device bars
f631acd3 747 * @edev: PCI device associated EEH device
8b553f32
LV
748 *
749 * Save the values of the device bars. Unlike the restore
750 * routine, this routine is *not* recursive. This is because
31116f0b 751 * PCI devices are added individually; but, for the restore,
8b553f32
LV
752 * an entire slot is reset at a time.
753 */
d7bb8862 754void eeh_save_bars(struct eeh_dev *edev)
8b553f32
LV
755{
756 int i;
f631acd3 757 struct device_node *dn;
8b553f32 758
f631acd3 759 if (!edev)
8b553f32 760 return;
f631acd3 761 dn = eeh_dev_to_of_node(edev);
a84f273c 762
8b553f32 763 for (i = 0; i < 16; i++)
3780444c 764 eeh_ops->read_config(dn, i * 4, 4, &edev->config_space[i]);
bf898ec5
GS
765
766 /*
767 * For PCI bridges including root port, we need enable bus
768 * master explicitly. Otherwise, it can't fetch IODA table
769 * entries correctly. So we cache the bit in advance so that
770 * we can restore it after reset, either PHB range or PE range.
771 */
772 if (edev->mode & EEH_DEV_BRIDGE)
773 edev->config_space[1] |= PCI_COMMAND_MASTER;
8b553f32
LV
774}
775
aa1e6374
GS
776/**
777 * eeh_ops_register - Register platform dependent EEH operations
778 * @ops: platform dependent EEH operations
779 *
780 * Register the platform dependent EEH operation callback
781 * functions. The platform should call this function before
782 * any other EEH operations.
783 */
784int __init eeh_ops_register(struct eeh_ops *ops)
785{
786 if (!ops->name) {
0dae2743 787 pr_warn("%s: Invalid EEH ops name for %p\n",
aa1e6374
GS
788 __func__, ops);
789 return -EINVAL;
790 }
791
792 if (eeh_ops && eeh_ops != ops) {
0dae2743 793 pr_warn("%s: EEH ops of platform %s already existing (%s)\n",
aa1e6374
GS
794 __func__, eeh_ops->name, ops->name);
795 return -EEXIST;
796 }
797
798 eeh_ops = ops;
799
800 return 0;
801}
802
803/**
804 * eeh_ops_unregister - Unreigster platform dependent EEH operations
805 * @name: name of EEH platform operations
806 *
807 * Unregister the platform dependent EEH operation callback
808 * functions.
809 */
810int __exit eeh_ops_unregister(const char *name)
811{
812 if (!name || !strlen(name)) {
0dae2743 813 pr_warn("%s: Invalid EEH ops name\n",
aa1e6374
GS
814 __func__);
815 return -EINVAL;
816 }
817
818 if (eeh_ops && !strcmp(eeh_ops->name, name)) {
819 eeh_ops = NULL;
820 return 0;
821 }
822
823 return -EEXIST;
824}
825
66f9af83
GS
826static int eeh_reboot_notifier(struct notifier_block *nb,
827 unsigned long action, void *unused)
828{
05b1721d 829 eeh_clear_flag(EEH_ENABLED);
66f9af83
GS
830 return NOTIFY_DONE;
831}
832
833static struct notifier_block eeh_reboot_nb = {
834 .notifier_call = eeh_reboot_notifier,
835};
836
cb3bc9d0
GS
837/**
838 * eeh_init - EEH initialization
839 *
1da177e4
LT
840 * Initialize EEH by trying to enable it for all of the adapters in the system.
841 * As a side effect we can determine here if eeh is supported at all.
842 * Note that we leave EEH on so failed config cycles won't cause a machine
843 * check. If a user turns off EEH for a particular adapter they are really
844 * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't
845 * grant access to a slot if EEH isn't enabled, and so we always enable
846 * EEH for all slots/all devices.
847 *
848 * The eeh-force-off option disables EEH checking globally, for all slots.
849 * Even if force-off is set, the EEH hardware is still enabled, so that
850 * newer systems can boot.
851 */
eeb6361f 852int eeh_init(void)
1da177e4 853{
1a5c2e63
GS
854 struct pci_controller *hose, *tmp;
855 struct device_node *phb;
51fb5f56
GS
856 static int cnt = 0;
857 int ret = 0;
858
859 /*
860 * We have to delay the initialization on PowerNV after
861 * the PCI hierarchy tree has been built because the PEs
862 * are figured out based on PCI devices instead of device
863 * tree nodes
864 */
865 if (machine_is(powernv) && cnt++ <= 0)
866 return ret;
e2af155c 867
66f9af83
GS
868 /* Register reboot notifier */
869 ret = register_reboot_notifier(&eeh_reboot_nb);
870 if (ret) {
871 pr_warn("%s: Failed to register notifier (%d)\n",
872 __func__, ret);
873 return ret;
874 }
875
e2af155c
GS
876 /* call platform initialization function */
877 if (!eeh_ops) {
0dae2743 878 pr_warn("%s: Platform EEH operation not found\n",
e2af155c 879 __func__);
35e5cfe2 880 return -EEXIST;
e2af155c 881 } else if ((ret = eeh_ops->init())) {
0dae2743 882 pr_warn("%s: Failed to call platform init function (%d)\n",
e2af155c 883 __func__, ret);
35e5cfe2 884 return ret;
e2af155c 885 }
1da177e4 886
c8608558
GS
887 /* Initialize EEH event */
888 ret = eeh_event_init();
889 if (ret)
890 return ret;
891
1a5c2e63 892 /* Enable EEH for all adapters */
05b1721d 893 if (eeh_has_flag(EEH_PROBE_MODE_DEVTREE)) {
d7bb8862
GS
894 list_for_each_entry_safe(hose, tmp,
895 &hose_list, list_node) {
896 phb = hose->dn;
897 traverse_pci_devices(phb, eeh_ops->of_probe, NULL);
898 }
05b1721d 899 } else if (eeh_has_flag(EEH_PROBE_MODE_DEV)) {
51fb5f56
GS
900 list_for_each_entry_safe(hose, tmp,
901 &hose_list, list_node)
902 pci_walk_bus(hose->bus, eeh_ops->dev_probe, NULL);
903 } else {
8a5ad356
GS
904 pr_warn("%s: Invalid probe mode %x",
905 __func__, eeh_subsystem_flags);
51fb5f56 906 return -EINVAL;
1da177e4
LT
907 }
908
21fd21f5
GS
909 /*
910 * Call platform post-initialization. Actually, It's good chance
911 * to inform platform that EEH is ready to supply service if the
912 * I/O cache stuff has been built up.
913 */
914 if (eeh_ops->post_init) {
915 ret = eeh_ops->post_init();
916 if (ret)
917 return ret;
918 }
919
2ec5a0ad 920 if (eeh_enabled())
d7bb8862 921 pr_info("EEH: PCI Enhanced I/O Error Handling Enabled\n");
1da177e4 922 else
0dae2743 923 pr_warn("EEH: No capable adapters found\n");
35e5cfe2
GS
924
925 return ret;
1da177e4
LT
926}
927
35e5cfe2
GS
928core_initcall_sync(eeh_init);
929
1da177e4 930/**
cb3bc9d0 931 * eeh_add_device_early - Enable EEH for the indicated device_node
1da177e4
LT
932 * @dn: device node for which to set up EEH
933 *
934 * This routine must be used to perform EEH initialization for PCI
935 * devices that were added after system boot (e.g. hotplug, dlpar).
936 * This routine must be called before any i/o is performed to the
937 * adapter (inluding any config-space i/o).
938 * Whether this actually enables EEH or not for this device depends
939 * on the CEC architecture, type of the device, on earlier boot
940 * command-line arguments & etc.
941 */
f2856491 942void eeh_add_device_early(struct device_node *dn)
1da177e4
LT
943{
944 struct pci_controller *phb;
1da177e4 945
26a74850
GS
946 /*
947 * If we're doing EEH probe based on PCI device, we
948 * would delay the probe until late stage because
949 * the PCI device isn't available this moment.
950 */
05b1721d 951 if (!eeh_has_flag(EEH_PROBE_MODE_DEVTREE))
26a74850
GS
952 return;
953
1e38b714 954 if (!of_node_to_eeh_dev(dn))
1da177e4 955 return;
f631acd3 956 phb = of_node_to_eeh_dev(dn)->phb;
f751f841
LV
957
958 /* USB Bus children of PCI devices will not have BUID's */
959 if (NULL == phb || 0 == phb->buid)
1da177e4 960 return;
1da177e4 961
d7bb8862 962 eeh_ops->of_probe(dn, NULL);
1da177e4 963}
1da177e4 964
cb3bc9d0
GS
965/**
966 * eeh_add_device_tree_early - Enable EEH for the indicated device
967 * @dn: device node
968 *
969 * This routine must be used to perform EEH initialization for the
970 * indicated PCI device that was added after system boot (e.g.
971 * hotplug, dlpar).
972 */
e2a296ee
LV
973void eeh_add_device_tree_early(struct device_node *dn)
974{
975 struct device_node *sib;
acaa6176
SR
976
977 for_each_child_of_node(dn, sib)
e2a296ee
LV
978 eeh_add_device_tree_early(sib);
979 eeh_add_device_early(dn);
980}
981EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
982
1da177e4 983/**
cb3bc9d0 984 * eeh_add_device_late - Perform EEH initialization for the indicated pci device
1da177e4
LT
985 * @dev: pci device for which to set up EEH
986 *
987 * This routine must be used to complete EEH initialization for PCI
988 * devices that were added after system boot (e.g. hotplug, dlpar).
989 */
f2856491 990void eeh_add_device_late(struct pci_dev *dev)
1da177e4 991{
56b0fca3 992 struct device_node *dn;
f631acd3 993 struct eeh_dev *edev;
56b0fca3 994
2ec5a0ad 995 if (!dev || !eeh_enabled())
1da177e4
LT
996 return;
997
57b066ff 998 pr_debug("EEH: Adding device %s\n", pci_name(dev));
1da177e4 999
56b0fca3 1000 dn = pci_device_to_OF_node(dev);
2ef822c5 1001 edev = of_node_to_eeh_dev(dn);
f631acd3 1002 if (edev->pdev == dev) {
57b066ff
BH
1003 pr_debug("EEH: Already referenced !\n");
1004 return;
1005 }
f5c57710
GS
1006
1007 /*
1008 * The EEH cache might not be removed correctly because of
1009 * unbalanced kref to the device during unplug time, which
1010 * relies on pcibios_release_device(). So we have to remove
1011 * that here explicitly.
1012 */
1013 if (edev->pdev) {
1014 eeh_rmv_from_parent_pe(edev);
1015 eeh_addr_cache_rmv_dev(edev->pdev);
1016 eeh_sysfs_remove_device(edev->pdev);
ab55d218 1017 edev->mode &= ~EEH_DEV_SYSFS;
f5c57710 1018
f26c7a03
GS
1019 /*
1020 * We definitely should have the PCI device removed
1021 * though it wasn't correctly. So we needn't call
1022 * into error handler afterwards.
1023 */
1024 edev->mode |= EEH_DEV_NO_HANDLER;
1025
f5c57710
GS
1026 edev->pdev = NULL;
1027 dev->dev.archdata.edev = NULL;
1028 }
57b066ff 1029
f631acd3
GS
1030 edev->pdev = dev;
1031 dev->dev.archdata.edev = edev;
56b0fca3 1032
26a74850
GS
1033 /*
1034 * We have to do the EEH probe here because the PCI device
1035 * hasn't been created yet in the early stage.
1036 */
05b1721d 1037 if (eeh_has_flag(EEH_PROBE_MODE_DEV))
26a74850
GS
1038 eeh_ops->dev_probe(dev, NULL);
1039
3ab96a02 1040 eeh_addr_cache_insert_dev(dev);
1da177e4 1041}
794e085e 1042
cb3bc9d0
GS
1043/**
1044 * eeh_add_device_tree_late - Perform EEH initialization for the indicated PCI bus
1045 * @bus: PCI bus
1046 *
1047 * This routine must be used to perform EEH initialization for PCI
1048 * devices which are attached to the indicated PCI bus. The PCI bus
1049 * is added after system boot through hotplug or dlpar.
1050 */
794e085e
NF
1051void eeh_add_device_tree_late(struct pci_bus *bus)
1052{
1053 struct pci_dev *dev;
1054
1055 list_for_each_entry(dev, &bus->devices, bus_list) {
a84f273c
GS
1056 eeh_add_device_late(dev);
1057 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1058 struct pci_bus *subbus = dev->subordinate;
1059 if (subbus)
1060 eeh_add_device_tree_late(subbus);
1061 }
794e085e
NF
1062 }
1063}
1064EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
1da177e4 1065
6a040ce7
TLSC
1066/**
1067 * eeh_add_sysfs_files - Add EEH sysfs files for the indicated PCI bus
1068 * @bus: PCI bus
1069 *
1070 * This routine must be used to add EEH sysfs files for PCI
1071 * devices which are attached to the indicated PCI bus. The PCI bus
1072 * is added after system boot through hotplug or dlpar.
1073 */
1074void eeh_add_sysfs_files(struct pci_bus *bus)
1075{
1076 struct pci_dev *dev;
1077
1078 list_for_each_entry(dev, &bus->devices, bus_list) {
1079 eeh_sysfs_add_device(dev);
1080 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1081 struct pci_bus *subbus = dev->subordinate;
1082 if (subbus)
1083 eeh_add_sysfs_files(subbus);
1084 }
1085 }
1086}
1087EXPORT_SYMBOL_GPL(eeh_add_sysfs_files);
1088
1da177e4 1089/**
cb3bc9d0 1090 * eeh_remove_device - Undo EEH setup for the indicated pci device
1da177e4
LT
1091 * @dev: pci device to be removed
1092 *
794e085e
NF
1093 * This routine should be called when a device is removed from
1094 * a running system (e.g. by hotplug or dlpar). It unregisters
1095 * the PCI device from the EEH subsystem. I/O errors affecting
1096 * this device will no longer be detected after this call; thus,
1097 * i/o errors affecting this slot may leave this device unusable.
1da177e4 1098 */
807a827d 1099void eeh_remove_device(struct pci_dev *dev)
1da177e4 1100{
f631acd3
GS
1101 struct eeh_dev *edev;
1102
2ec5a0ad 1103 if (!dev || !eeh_enabled())
1da177e4 1104 return;
f631acd3 1105 edev = pci_dev_to_eeh_dev(dev);
1da177e4
LT
1106
1107 /* Unregister the device with the EEH/PCI address search system */
57b066ff 1108 pr_debug("EEH: Removing device %s\n", pci_name(dev));
56b0fca3 1109
f5c57710 1110 if (!edev || !edev->pdev || !edev->pe) {
57b066ff
BH
1111 pr_debug("EEH: Not referenced !\n");
1112 return;
b055a9e1 1113 }
f5c57710
GS
1114
1115 /*
1116 * During the hotplug for EEH error recovery, we need the EEH
1117 * device attached to the parent PE in order for BAR restore
1118 * a bit later. So we keep it for BAR restore and remove it
1119 * from the parent PE during the BAR resotre.
1120 */
f631acd3
GS
1121 edev->pdev = NULL;
1122 dev->dev.archdata.edev = NULL;
f5c57710
GS
1123 if (!(edev->pe->state & EEH_PE_KEEP))
1124 eeh_rmv_from_parent_pe(edev);
1125 else
1126 edev->mode |= EEH_DEV_DISCONNECTED;
57b066ff 1127
f26c7a03
GS
1128 /*
1129 * We're removing from the PCI subsystem, that means
1130 * the PCI device driver can't support EEH or not
1131 * well. So we rely on hotplug completely to do recovery
1132 * for the specific PCI device.
1133 */
1134 edev->mode |= EEH_DEV_NO_HANDLER;
1135
3ab96a02 1136 eeh_addr_cache_rmv_dev(dev);
57b066ff 1137 eeh_sysfs_remove_device(dev);
ab55d218 1138 edev->mode &= ~EEH_DEV_SYSFS;
1da177e4 1139}
1da177e4 1140
212d16cd
GS
1141/**
1142 * eeh_dev_open - Increase count of pass through devices for PE
1143 * @pdev: PCI device
1144 *
1145 * Increase count of passed through devices for the indicated
1146 * PE. In the result, the EEH errors detected on the PE won't be
1147 * reported. The PE owner will be responsible for detection
1148 * and recovery.
1149 */
1150int eeh_dev_open(struct pci_dev *pdev)
1151{
1152 struct eeh_dev *edev;
1153
1154 mutex_lock(&eeh_dev_mutex);
1155
1156 /* No PCI device ? */
1157 if (!pdev)
1158 goto out;
1159
1160 /* No EEH device or PE ? */
1161 edev = pci_dev_to_eeh_dev(pdev);
1162 if (!edev || !edev->pe)
1163 goto out;
1164
1165 /* Increase PE's pass through count */
1166 atomic_inc(&edev->pe->pass_dev_cnt);
1167 mutex_unlock(&eeh_dev_mutex);
1168
1169 return 0;
1170out:
1171 mutex_unlock(&eeh_dev_mutex);
1172 return -ENODEV;
1173}
1174EXPORT_SYMBOL_GPL(eeh_dev_open);
1175
1176/**
1177 * eeh_dev_release - Decrease count of pass through devices for PE
1178 * @pdev: PCI device
1179 *
1180 * Decrease count of pass through devices for the indicated PE. If
1181 * there is no passed through device in PE, the EEH errors detected
1182 * on the PE will be reported and handled as usual.
1183 */
1184void eeh_dev_release(struct pci_dev *pdev)
1185{
1186 struct eeh_dev *edev;
1187
1188 mutex_lock(&eeh_dev_mutex);
1189
1190 /* No PCI device ? */
1191 if (!pdev)
1192 goto out;
1193
1194 /* No EEH device ? */
1195 edev = pci_dev_to_eeh_dev(pdev);
1196 if (!edev || !edev->pe || !eeh_pe_passed(edev->pe))
1197 goto out;
1198
1199 /* Decrease PE's pass through count */
1200 atomic_dec(&edev->pe->pass_dev_cnt);
1201 WARN_ON(atomic_read(&edev->pe->pass_dev_cnt) < 0);
1202out:
1203 mutex_unlock(&eeh_dev_mutex);
1204}
1205EXPORT_SYMBOL(eeh_dev_release);
1206
2194dc27
BH
1207#ifdef CONFIG_IOMMU_API
1208
a3032ca9
GS
1209static int dev_has_iommu_table(struct device *dev, void *data)
1210{
1211 struct pci_dev *pdev = to_pci_dev(dev);
1212 struct pci_dev **ppdev = data;
1213 struct iommu_table *tbl;
1214
1215 if (!dev)
1216 return 0;
1217
1218 tbl = get_iommu_table_base(dev);
1219 if (tbl && tbl->it_group) {
1220 *ppdev = pdev;
1221 return 1;
1222 }
1223
1224 return 0;
1225}
1226
212d16cd
GS
1227/**
1228 * eeh_iommu_group_to_pe - Convert IOMMU group to EEH PE
1229 * @group: IOMMU group
1230 *
1231 * The routine is called to convert IOMMU group to EEH PE.
1232 */
1233struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group)
1234{
212d16cd
GS
1235 struct pci_dev *pdev = NULL;
1236 struct eeh_dev *edev;
a3032ca9 1237 int ret;
212d16cd
GS
1238
1239 /* No IOMMU group ? */
1240 if (!group)
1241 return NULL;
1242
a3032ca9
GS
1243 ret = iommu_group_for_each_dev(group, &pdev, dev_has_iommu_table);
1244 if (!ret || !pdev)
212d16cd
GS
1245 return NULL;
1246
1247 /* No EEH device or PE ? */
1248 edev = pci_dev_to_eeh_dev(pdev);
1249 if (!edev || !edev->pe)
1250 return NULL;
1251
1252 return edev->pe;
1253}
537e5400 1254EXPORT_SYMBOL_GPL(eeh_iommu_group_to_pe);
212d16cd 1255
2194dc27
BH
1256#endif /* CONFIG_IOMMU_API */
1257
212d16cd
GS
1258/**
1259 * eeh_pe_set_option - Set options for the indicated PE
1260 * @pe: EEH PE
1261 * @option: requested option
1262 *
1263 * The routine is called to enable or disable EEH functionality
1264 * on the indicated PE, to enable IO or DMA for the frozen PE.
1265 */
1266int eeh_pe_set_option(struct eeh_pe *pe, int option)
1267{
1268 int ret = 0;
1269
1270 /* Invalid PE ? */
1271 if (!pe)
1272 return -ENODEV;
1273
1274 /*
1275 * EEH functionality could possibly be disabled, just
1276 * return error for the case. And the EEH functinality
1277 * isn't expected to be disabled on one specific PE.
1278 */
1279 switch (option) {
1280 case EEH_OPT_ENABLE:
1281 if (eeh_enabled())
1282 break;
1283 ret = -EIO;
1284 break;
1285 case EEH_OPT_DISABLE:
1286 break;
1287 case EEH_OPT_THAW_MMIO:
1288 case EEH_OPT_THAW_DMA:
1289 if (!eeh_ops || !eeh_ops->set_option) {
1290 ret = -ENOENT;
1291 break;
1292 }
1293
1294 ret = eeh_ops->set_option(pe, option);
1295 break;
1296 default:
1297 pr_debug("%s: Option %d out of range (%d, %d)\n",
1298 __func__, option, EEH_OPT_DISABLE, EEH_OPT_THAW_DMA);
1299 ret = -EINVAL;
1300 }
1301
1302 return ret;
1303}
1304EXPORT_SYMBOL_GPL(eeh_pe_set_option);
1305
1306/**
1307 * eeh_pe_get_state - Retrieve PE's state
1308 * @pe: EEH PE
1309 *
1310 * Retrieve the PE's state, which includes 3 aspects: enabled
1311 * DMA, enabled IO and asserted reset.
1312 */
1313int eeh_pe_get_state(struct eeh_pe *pe)
1314{
1315 int result, ret = 0;
1316 bool rst_active, dma_en, mmio_en;
1317
1318 /* Existing PE ? */
1319 if (!pe)
1320 return -ENODEV;
1321
1322 if (!eeh_ops || !eeh_ops->get_state)
1323 return -ENOENT;
1324
1325 result = eeh_ops->get_state(pe, NULL);
1326 rst_active = !!(result & EEH_STATE_RESET_ACTIVE);
1327 dma_en = !!(result & EEH_STATE_DMA_ENABLED);
1328 mmio_en = !!(result & EEH_STATE_MMIO_ENABLED);
1329
1330 if (rst_active)
1331 ret = EEH_PE_STATE_RESET;
1332 else if (dma_en && mmio_en)
1333 ret = EEH_PE_STATE_NORMAL;
1334 else if (!dma_en && !mmio_en)
1335 ret = EEH_PE_STATE_STOPPED_IO_DMA;
1336 else if (!dma_en && mmio_en)
1337 ret = EEH_PE_STATE_STOPPED_DMA;
1338 else
1339 ret = EEH_PE_STATE_UNAVAIL;
1340
1341 return ret;
1342}
1343EXPORT_SYMBOL_GPL(eeh_pe_get_state);
1344
1345/**
1346 * eeh_pe_reset - Issue PE reset according to specified type
1347 * @pe: EEH PE
1348 * @option: reset type
1349 *
1350 * The routine is called to reset the specified PE with the
1351 * indicated type, either fundamental reset or hot reset.
1352 * PE reset is the most important part for error recovery.
1353 */
1354int eeh_pe_reset(struct eeh_pe *pe, int option)
1355{
1356 int ret = 0;
1357
1358 /* Invalid PE ? */
1359 if (!pe)
1360 return -ENODEV;
1361
1362 if (!eeh_ops || !eeh_ops->set_option || !eeh_ops->reset)
1363 return -ENOENT;
1364
1365 switch (option) {
1366 case EEH_RESET_DEACTIVATE:
1367 ret = eeh_ops->reset(pe, option);
1368 if (ret)
1369 break;
1370
1371 /*
1372 * The PE is still in frozen state and we need to clear
1373 * that. It's good to clear frozen state after deassert
1374 * to avoid messy IO access during reset, which might
1375 * cause recursive frozen PE.
1376 */
1377 ret = eeh_ops->set_option(pe, EEH_OPT_THAW_MMIO);
1378 if (!ret)
1379 ret = eeh_ops->set_option(pe, EEH_OPT_THAW_DMA);
1380 if (!ret)
1381 eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
1382 break;
1383 case EEH_RESET_HOT:
1384 case EEH_RESET_FUNDAMENTAL:
1385 ret = eeh_ops->reset(pe, option);
1386 break;
1387 default:
1388 pr_debug("%s: Unsupported option %d\n",
1389 __func__, option);
1390 ret = -EINVAL;
1391 }
1392
1393 return ret;
1394}
1395EXPORT_SYMBOL_GPL(eeh_pe_reset);
1396
1397/**
1398 * eeh_pe_configure - Configure PCI bridges after PE reset
1399 * @pe: EEH PE
1400 *
1401 * The routine is called to restore the PCI config space for
1402 * those PCI devices, especially PCI bridges affected by PE
1403 * reset issued previously.
1404 */
1405int eeh_pe_configure(struct eeh_pe *pe)
1406{
1407 int ret = 0;
1408
1409 /* Invalid PE ? */
1410 if (!pe)
1411 return -ENODEV;
1412
1413 /* Restore config space for the affected devices */
1414 eeh_pe_restore_bars(pe);
1415
1416 return ret;
1417}
1418EXPORT_SYMBOL_GPL(eeh_pe_configure);
1419
1da177e4
LT
1420static int proc_eeh_show(struct seq_file *m, void *v)
1421{
2ec5a0ad 1422 if (!eeh_enabled()) {
1da177e4 1423 seq_printf(m, "EEH Subsystem is globally disabled\n");
e575f8db 1424 seq_printf(m, "eeh_total_mmio_ffs=%llu\n", eeh_stats.total_mmio_ffs);
1da177e4
LT
1425 } else {
1426 seq_printf(m, "EEH Subsystem is enabled\n");
177bc936 1427 seq_printf(m,
e575f8db
GS
1428 "no device=%llu\n"
1429 "no device node=%llu\n"
1430 "no config address=%llu\n"
1431 "check not wanted=%llu\n"
1432 "eeh_total_mmio_ffs=%llu\n"
1433 "eeh_false_positives=%llu\n"
1434 "eeh_slot_resets=%llu\n",
1435 eeh_stats.no_device,
1436 eeh_stats.no_dn,
1437 eeh_stats.no_cfg_addr,
1438 eeh_stats.ignored_check,
1439 eeh_stats.total_mmio_ffs,
1440 eeh_stats.false_positives,
1441 eeh_stats.slot_resets);
1da177e4
LT
1442 }
1443
1444 return 0;
1445}
1446
1447static int proc_eeh_open(struct inode *inode, struct file *file)
1448{
1449 return single_open(file, proc_eeh_show, NULL);
1450}
1451
5dfe4c96 1452static const struct file_operations proc_eeh_operations = {
1da177e4
LT
1453 .open = proc_eeh_open,
1454 .read = seq_read,
1455 .llseek = seq_lseek,
1456 .release = single_release,
1457};
1458
7f52a526
GS
1459#ifdef CONFIG_DEBUG_FS
1460static int eeh_enable_dbgfs_set(void *data, u64 val)
1461{
1462 if (val)
05b1721d 1463 eeh_clear_flag(EEH_FORCE_DISABLED);
7f52a526 1464 else
05b1721d 1465 eeh_add_flag(EEH_FORCE_DISABLED);
7f52a526
GS
1466
1467 /* Notify the backend */
1468 if (eeh_ops->post_init)
1469 eeh_ops->post_init();
1470
1471 return 0;
1472}
1473
1474static int eeh_enable_dbgfs_get(void *data, u64 *val)
1475{
1476 if (eeh_enabled())
1477 *val = 0x1ul;
1478 else
1479 *val = 0x0ul;
1480 return 0;
1481}
1482
1483DEFINE_SIMPLE_ATTRIBUTE(eeh_enable_dbgfs_ops, eeh_enable_dbgfs_get,
1484 eeh_enable_dbgfs_set, "0x%llx\n");
1485#endif
1486
1da177e4
LT
1487static int __init eeh_init_proc(void)
1488{
7f52a526 1489 if (machine_is(pseries) || machine_is(powernv)) {
8feaa434 1490 proc_create("powerpc/eeh", 0, NULL, &proc_eeh_operations);
7f52a526
GS
1491#ifdef CONFIG_DEBUG_FS
1492 debugfs_create_file("eeh_enable", 0600,
1493 powerpc_debugfs_root, NULL,
1494 &eeh_enable_dbgfs_ops);
1495#endif
1496 }
1497
1da177e4
LT
1498 return 0;
1499}
1500__initcall(eeh_init_proc);