Merge branch 'for-2.6.28' of git://linux-nfs.org/~bfields/linux
[linux-2.6-block.git] / arch / powerpc / include / asm / ptrace.h
CommitLineData
da80d460
SR
1#ifndef _ASM_POWERPC_PTRACE_H
2#define _ASM_POWERPC_PTRACE_H
1da177e4
LT
3
4/*
5 * Copyright (C) 2001 PPC64 Team, IBM Corp
6 *
7 * This struct defines the way the registers are stored on the
8 * kernel stack during a system call or other kernel entry.
9 *
10 * this should only contain volatile regs
11 * since we can keep non-volatile in the thread_struct
12 * should set this up when only volatiles are saved
13 * by intr code.
14 *
15 * Since this is going on the stack, *CARE MUST BE TAKEN* to insure
16 * that the overall structure is a multiple of 16 bytes in length.
17 *
18 * Note that the offsets of the fields in this struct correspond with
da80d460 19 * the PT_* values below. This simplifies arch/powerpc/kernel/ptrace.c.
1da177e4
LT
20 *
21 * This program is free software; you can redistribute it and/or
22 * modify it under the terms of the GNU General Public License
23 * as published by the Free Software Foundation; either version
24 * 2 of the License, or (at your option) any later version.
25 */
26
27#ifndef __ASSEMBLY__
a0987224 28
1da177e4 29struct pt_regs {
a0987224
AB
30 unsigned long gpr[32];
31 unsigned long nip;
32 unsigned long msr;
da80d460 33 unsigned long orig_gpr3; /* Used for restarting system calls */
a0987224
AB
34 unsigned long ctr;
35 unsigned long link;
36 unsigned long xer;
37 unsigned long ccr;
da80d460
SR
38#ifdef __powerpc64__
39 unsigned long softe; /* Soft enabled/disabled */
40#else
41 unsigned long mq; /* 601 only (not used at present) */
42 /* Used on APUS to hold IPL value. */
43#endif
44 unsigned long trap; /* Reason for being here */
45 /* N.B. for critical exceptions on 4xx, the dar and dsisr
46 fields are overloaded to hold srr0 and srr1. */
47 unsigned long dar; /* Fault registers */
48 unsigned long dsisr; /* on 4xx/Book-E used for ESR */
49 unsigned long result; /* Result of a system call */
1da177e4
LT
50};
51
da80d460 52#endif /* __ASSEMBLY__ */
1da177e4 53
a0987224
AB
54#ifdef __KERNEL__
55
da80d460
SR
56#ifdef __powerpc64__
57
58#define STACK_FRAME_OVERHEAD 112 /* size of minimum stack frame */
ec2b36b9
BH
59#define STACK_FRAME_LR_SAVE 2 /* Location of LR in stack frame */
60#define STACK_FRAME_REGS_MARKER ASM_CONST(0x7265677368657265)
61#define STACK_INT_FRAME_SIZE (sizeof(struct pt_regs) + \
62 STACK_FRAME_OVERHEAD + 288)
63#define STACK_FRAME_MARKER 12
da80d460
SR
64
65/* Size of dummy stack frame allocated when calling signal handler. */
66#define __SIGNAL_FRAMESIZE 128
67#define __SIGNAL_FRAMESIZE32 64
68
69#else /* __powerpc64__ */
70
71#define STACK_FRAME_OVERHEAD 16 /* size of minimum stack frame */
ec2b36b9
BH
72#define STACK_FRAME_LR_SAVE 1 /* Location of LR in stack frame */
73#define STACK_FRAME_REGS_MARKER ASM_CONST(0x72656773)
74#define STACK_INT_FRAME_SIZE (sizeof(struct pt_regs) + STACK_FRAME_OVERHEAD)
75#define STACK_FRAME_MARKER 2
da80d460
SR
76
77/* Size of stack frame allocated when calling signal handler. */
78#define __SIGNAL_FRAMESIZE 64
79
80#endif /* __powerpc64__ */
a0987224 81
da80d460
SR
82#ifndef __ASSEMBLY__
83
84#define instruction_pointer(regs) ((regs)->nip)
f1ba1285 85#define user_stack_pointer(regs) ((regs)->gpr[1])
b3f827cb
AM
86#define regs_return_value(regs) ((regs)->gpr[3])
87
1da177e4
LT
88#ifdef CONFIG_SMP
89extern unsigned long profile_pc(struct pt_regs *regs);
90#else
91#define profile_pc(regs) instruction_pointer(regs)
92#endif
93
da80d460 94#ifdef __powerpc64__
1da177e4 95#define user_mode(regs) ((((regs)->msr) >> MSR_PR_LG) & 0x1)
da80d460
SR
96#else
97#define user_mode(regs) (((regs)->msr & MSR_PR) != 0)
98#endif
1da177e4
LT
99
100#define force_successful_syscall_return() \
da80d460 101 do { \
401d1f02 102 set_thread_flag(TIF_NOERROR); \
da80d460 103 } while(0)
1da177e4 104
865418d8
BH
105struct task_struct;
106extern unsigned long ptrace_get_reg(struct task_struct *task, int regno);
107extern int ptrace_put_reg(struct task_struct *task, int regno,
108 unsigned long data);
109
1da177e4
LT
110/*
111 * We use the least-significant bit of the trap field to indicate
112 * whether we have saved the full set of registers, or only a
113 * partial set. A 1 there means the partial set.
da80d460
SR
114 * On 4xx we use the next bit to indicate whether the exception
115 * is a critical exception (1 means it is).
1da177e4
LT
116 */
117#define FULL_REGS(regs) (((regs)->trap & 1) == 0)
da80d460 118#ifndef __powerpc64__
47c0bd1a
BH
119#define IS_CRITICAL_EXC(regs) (((regs)->trap & 2) != 0)
120#define IS_MCHECK_EXC(regs) (((regs)->trap & 4) != 0)
663276b7 121#define IS_DEBUG_EXC(regs) (((regs)->trap & 8) != 0)
da80d460 122#endif /* ! __powerpc64__ */
1da177e4 123#define TRAP(regs) ((regs)->trap & ~0xF)
da80d460 124#ifdef __powerpc64__
1da177e4 125#define CHECK_FULL_REGS(regs) BUG_ON(regs->trap & 1)
da80d460
SR
126#else
127#define CHECK_FULL_REGS(regs) \
128do { \
129 if ((regs)->trap & 1) \
653c0316 130 printk(KERN_CRIT "%s: partial register set\n", __func__); \
da80d460
SR
131} while (0)
132#endif /* __powerpc64__ */
a0987224 133
2a84b0d7
RM
134/*
135 * These are defined as per linux/ptrace.h, which see.
136 */
137#define arch_has_single_step() (1)
138extern void user_enable_single_step(struct task_struct *);
139extern void user_disable_single_step(struct task_struct *);
140
a0987224
AB
141#endif /* __ASSEMBLY__ */
142
da80d460 143#endif /* __KERNEL__ */
a0987224 144
1da177e4
LT
145/*
146 * Offsets used by 'ptrace' system call interface.
da80d460
SR
147 * These can't be changed without breaking binary compatibility
148 * with MkLinux, etc.
1da177e4
LT
149 */
150#define PT_R0 0
151#define PT_R1 1
152#define PT_R2 2
153#define PT_R3 3
154#define PT_R4 4
155#define PT_R5 5
156#define PT_R6 6
157#define PT_R7 7
158#define PT_R8 8
159#define PT_R9 9
160#define PT_R10 10
161#define PT_R11 11
162#define PT_R12 12
163#define PT_R13 13
164#define PT_R14 14
165#define PT_R15 15
166#define PT_R16 16
167#define PT_R17 17
168#define PT_R18 18
169#define PT_R19 19
170#define PT_R20 20
171#define PT_R21 21
172#define PT_R22 22
173#define PT_R23 23
174#define PT_R24 24
175#define PT_R25 25
176#define PT_R26 26
177#define PT_R27 27
178#define PT_R28 28
179#define PT_R29 29
180#define PT_R30 30
181#define PT_R31 31
182
183#define PT_NIP 32
184#define PT_MSR 33
1da177e4 185#define PT_ORIG_R3 34
1da177e4
LT
186#define PT_CTR 35
187#define PT_LNK 36
188#define PT_XER 37
189#define PT_CCR 38
da80d460
SR
190#ifndef __powerpc64__
191#define PT_MQ 39
192#else
1da177e4 193#define PT_SOFTE 39
e17666ba 194#endif
a0987224
AB
195#define PT_TRAP 40
196#define PT_DAR 41
197#define PT_DSISR 42
1da177e4 198#define PT_RESULT 43
e17666ba 199#define PT_REGS_COUNT 44
1da177e4 200
da80d460
SR
201#define PT_FPR0 48 /* each FP reg occupies 2 slots in this space */
202
203#ifndef __powerpc64__
204
205#define PT_FPR31 (PT_FPR0 + 2*31)
206#define PT_FPSCR (PT_FPR0 + 2*32 + 1)
207
208#else /* __powerpc64__ */
1da177e4 209
a0987224 210#define PT_FPSCR (PT_FPR0 + 32) /* each FP reg occupies 1 slot in 64-bit space */
1da177e4
LT
211
212#ifdef __KERNEL__
a0987224 213#define PT_FPSCR32 (PT_FPR0 + 2*32 + 1) /* each FP reg occupies 2 32-bit userspace slots */
1da177e4
LT
214#endif
215
216#define PT_VR0 82 /* each Vector reg occupies 2 slots in 64-bit */
217#define PT_VSCR (PT_VR0 + 32*2 + 1)
218#define PT_VRSAVE (PT_VR0 + 33*2)
219
220#ifdef __KERNEL__
221#define PT_VR0_32 164 /* each Vector reg occupies 4 slots in 32-bit */
222#define PT_VSCR_32 (PT_VR0 + 32*4 + 3)
223#define PT_VRSAVE_32 (PT_VR0 + 33*4)
224#endif
225
ce48b210
MN
226/*
227 * Only store first 32 VSRs here. The second 32 VSRs in VR0-31
228 */
229#define PT_VSR0 150 /* each VSR reg occupies 2 slots in 64-bit */
230#define PT_VSR31 (PT_VSR0 + 2*31)
231#ifdef __KERNEL__
232#define PT_VSR0_32 300 /* each VSR reg occupies 4 slots in 32-bit */
233#endif
da80d460
SR
234#endif /* __powerpc64__ */
235
1da177e4 236/*
da80d460
SR
237 * Get/set all the altivec registers vr0..vr31, vscr, vrsave, in one go.
238 * The transfer totals 34 quadword. Quadwords 0-31 contain the
239 * corresponding vector registers. Quadword 32 contains the vscr as the
240 * last word (offset 12) within that quadword. Quadword 33 contains the
1da177e4
LT
241 * vrsave as the first word (offset 0) within the quadword.
242 *
da80d460
SR
243 * This definition of the VMX state is compatible with the current PPC32
244 * ptrace interface. This allows signal handling and ptrace to use the same
245 * structures. This also simplifies the implementation of a bi-arch
1da177e4
LT
246 * (combined (32- and 64-bit) gdb.
247 */
248#define PTRACE_GETVRREGS 18
249#define PTRACE_SETVRREGS 19
250
da80d460
SR
251/* Get/set all the upper 32-bits of the SPE registers, accumulator, and
252 * spefscr, in one go */
253#define PTRACE_GETEVRREGS 20
254#define PTRACE_SETEVRREGS 21
1da177e4 255
ce48b210
MN
256/* Get the first 32 128bit VSX registers */
257#define PTRACE_GETVSRREGS 27
258#define PTRACE_SETVSRREGS 28
259
a94d3085
AB
260/*
261 * Get or set a debug register. The first 16 are DABR registers and the
262 * second 16 are IABR registers.
263 */
264#define PTRACE_GET_DEBUGREG 25
265#define PTRACE_SET_DEBUGREG 26
266
e17666ba
BH
267/* (new) PTRACE requests using the same numbers as x86 and the same
268 * argument ordering. Additionally, they support more registers too
269 */
270#define PTRACE_GETREGS 12
271#define PTRACE_SETREGS 13
272#define PTRACE_GETFPREGS 14
273#define PTRACE_SETFPREGS 15
274#define PTRACE_GETREGS64 22
275#define PTRACE_SETREGS64 23
276
277/* (old) PTRACE requests with inverted arguments */
a0987224
AB
278#define PPC_PTRACE_GETREGS 0x99 /* Get GPRs 0 - 31 */
279#define PPC_PTRACE_SETREGS 0x98 /* Set GPRs 0 - 31 */
280#define PPC_PTRACE_GETFPREGS 0x97 /* Get FPRs 0 - 31 */
281#define PPC_PTRACE_SETFPREGS 0x96 /* Set FPRs 0 - 31 */
282
283/* Calls to trace a 64bit program from a 32bit program */
284#define PPC_PTRACE_PEEKTEXT_3264 0x95
285#define PPC_PTRACE_PEEKDATA_3264 0x94
286#define PPC_PTRACE_POKETEXT_3264 0x93
287#define PPC_PTRACE_POKEDATA_3264 0x92
288#define PPC_PTRACE_PEEKUSR_3264 0x91
289#define PPC_PTRACE_POKEUSR_3264 0x90
1da177e4 290
da80d460 291#endif /* _ASM_POWERPC_PTRACE_H */