MIPS: Move definition of DC bit to mipsregs.h
[linux-2.6-block.git] / arch / mips / include / asm / kvm_host.h
CommitLineData
740765ce
SL
1/*
2* This file is subject to the terms and conditions of the GNU General Public
3* License. See the file "COPYING" in the main directory of this archive
4* for more details.
5*
6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7* Authors: Sanjay Lal <sanjayl@kymasys.com>
8*/
9
10#ifndef __MIPS_KVM_HOST_H__
11#define __MIPS_KVM_HOST_H__
12
13#include <linux/mutex.h>
14#include <linux/hrtimer.h>
15#include <linux/interrupt.h>
16#include <linux/types.h>
17#include <linux/kvm.h>
18#include <linux/kvm_types.h>
19#include <linux/threads.h>
20#include <linux/spinlock.h>
21
48a3c4e4
JH
22/* MIPS KVM register ids */
23#define MIPS_CP0_32(_R, _S) \
7bd4acec 24 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
48a3c4e4
JH
25
26#define MIPS_CP0_64(_R, _S) \
7bd4acec 27 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
48a3c4e4
JH
28
29#define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
30#define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
31#define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
32#define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
33#define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
34#define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
35#define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
36#define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
37#define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
38#define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
39#define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
40#define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
41#define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
42#define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
43#define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
44#define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
1068eaaf 45#define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
48a3c4e4
JH
46#define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
47#define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
48#define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
49#define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
50#define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
c771607a
JH
51#define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
52#define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
48a3c4e4
JH
53#define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
54#define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
55#define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
56
740765ce
SL
57
58#define KVM_MAX_VCPUS 1
59#define KVM_USER_MEM_SLOTS 8
60/* memory slots that does not exposed to userspace */
caa1faa7 61#define KVM_PRIVATE_MEM_SLOTS 0
740765ce
SL
62
63#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
920552b2 64#define KVM_HALT_POLL_NS_DEFAULT 500000
740765ce 65
740765ce
SL
66
67
68/* Special address that contains the comm page, used for reducing # of traps */
22027945 69#define KVM_GUEST_COMMPAGE_ADDR 0x0
740765ce
SL
70
71#define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
72 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
73
22027945
JH
74#define KVM_GUEST_KUSEG 0x00000000UL
75#define KVM_GUEST_KSEG0 0x40000000UL
76#define KVM_GUEST_KSEG23 0x60000000UL
77#define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0x60000000)
78#define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
740765ce
SL
79
80#define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
81#define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
82#define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
83
84/*
85 * Map an address to a certain kernel segment
86 */
87#define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
88#define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
89#define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
90
22027945
JH
91#define KVM_INVALID_PAGE 0xdeadbeef
92#define KVM_INVALID_INST 0xdeadbeef
93#define KVM_INVALID_ADDR 0xdeadbeef
740765ce 94
740765ce
SL
95extern atomic_t kvm_mips_instance;
96extern pfn_t(*kvm_mips_gfn_to_pfn) (struct kvm *kvm, gfn_t gfn);
97extern void (*kvm_mips_release_pfn_clean) (pfn_t pfn);
98extern bool(*kvm_mips_is_error_pfn) (pfn_t pfn);
99
100struct kvm_vm_stat {
101 u32 remote_tlb_flush;
102};
103
104struct kvm_vcpu_stat {
105 u32 wait_exits;
106 u32 cache_exits;
107 u32 signal_exits;
108 u32 int_exits;
109 u32 cop_unusable_exits;
110 u32 tlbmod_exits;
111 u32 tlbmiss_ld_exits;
112 u32 tlbmiss_st_exits;
113 u32 addrerr_st_exits;
114 u32 addrerr_ld_exits;
115 u32 syscall_exits;
116 u32 resvd_inst_exits;
117 u32 break_inst_exits;
0a560427 118 u32 trap_inst_exits;
c2537ed9 119 u32 msa_fpe_exits;
1c0cd66a 120 u32 fpe_exits;
c2537ed9 121 u32 msa_disabled_exits;
740765ce 122 u32 flush_dcache_exits;
f7819512 123 u32 halt_successful_poll;
62bea5bf 124 u32 halt_attempted_poll;
740765ce
SL
125 u32 halt_wakeup;
126};
127
128enum kvm_mips_exit_types {
129 WAIT_EXITS,
130 CACHE_EXITS,
131 SIGNAL_EXITS,
132 INT_EXITS,
133 COP_UNUSABLE_EXITS,
134 TLBMOD_EXITS,
135 TLBMISS_LD_EXITS,
136 TLBMISS_ST_EXITS,
137 ADDRERR_ST_EXITS,
138 ADDRERR_LD_EXITS,
139 SYSCALL_EXITS,
140 RESVD_INST_EXITS,
141 BREAK_INST_EXITS,
0a560427 142 TRAP_INST_EXITS,
c2537ed9 143 MSA_FPE_EXITS,
1c0cd66a 144 FPE_EXITS,
c2537ed9 145 MSA_DISABLED_EXITS,
740765ce
SL
146 FLUSH_DCACHE_EXITS,
147 MAX_KVM_MIPS_EXIT_TYPES
148};
149
150struct kvm_arch_memory_slot {
151};
152
153struct kvm_arch {
154 /* Guest GVA->HPA page table */
155 unsigned long *guest_pmap;
156 unsigned long guest_pmap_npages;
157
158 /* Wired host TLB used for the commpage */
159 int commpage_tlb;
160};
161
22027945
JH
162#define N_MIPS_COPROC_REGS 32
163#define N_MIPS_COPROC_SEL 8
740765ce
SL
164
165struct mips_coproc {
166 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
167#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
168 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
169#endif
170};
171
172/*
173 * Coprocessor 0 register names
174 */
22027945
JH
175#define MIPS_CP0_TLB_INDEX 0
176#define MIPS_CP0_TLB_RANDOM 1
177#define MIPS_CP0_TLB_LOW 2
178#define MIPS_CP0_TLB_LO0 2
179#define MIPS_CP0_TLB_LO1 3
180#define MIPS_CP0_TLB_CONTEXT 4
181#define MIPS_CP0_TLB_PG_MASK 5
182#define MIPS_CP0_TLB_WIRED 6
183#define MIPS_CP0_HWRENA 7
184#define MIPS_CP0_BAD_VADDR 8
185#define MIPS_CP0_COUNT 9
186#define MIPS_CP0_TLB_HI 10
187#define MIPS_CP0_COMPARE 11
188#define MIPS_CP0_STATUS 12
189#define MIPS_CP0_CAUSE 13
190#define MIPS_CP0_EXC_PC 14
191#define MIPS_CP0_PRID 15
192#define MIPS_CP0_CONFIG 16
193#define MIPS_CP0_LLADDR 17
194#define MIPS_CP0_WATCH_LO 18
195#define MIPS_CP0_WATCH_HI 19
196#define MIPS_CP0_TLB_XCONTEXT 20
197#define MIPS_CP0_ECC 26
198#define MIPS_CP0_CACHE_ERR 27
199#define MIPS_CP0_TAG_LO 28
200#define MIPS_CP0_TAG_HI 29
201#define MIPS_CP0_ERROR_PC 30
202#define MIPS_CP0_DEBUG 23
203#define MIPS_CP0_DEPC 24
204#define MIPS_CP0_PERFCNT 25
205#define MIPS_CP0_ERRCTL 26
206#define MIPS_CP0_DATA_LO 28
207#define MIPS_CP0_DATA_HI 29
208#define MIPS_CP0_DESAVE 31
209
210#define MIPS_CP0_CONFIG_SEL 0
211#define MIPS_CP0_CONFIG1_SEL 1
212#define MIPS_CP0_CONFIG2_SEL 2
213#define MIPS_CP0_CONFIG3_SEL 3
c771607a
JH
214#define MIPS_CP0_CONFIG4_SEL 4
215#define MIPS_CP0_CONFIG5_SEL 5
740765ce
SL
216
217/* Config0 register bits */
22027945
JH
218#define CP0C0_M 31
219#define CP0C0_K23 28
220#define CP0C0_KU 25
221#define CP0C0_MDU 20
222#define CP0C0_MM 17
223#define CP0C0_BM 16
224#define CP0C0_BE 15
225#define CP0C0_AT 13
226#define CP0C0_AR 10
227#define CP0C0_MT 7
228#define CP0C0_VI 3
229#define CP0C0_K0 0
740765ce
SL
230
231/* Config1 register bits */
22027945
JH
232#define CP0C1_M 31
233#define CP0C1_MMU 25
234#define CP0C1_IS 22
235#define CP0C1_IL 19
236#define CP0C1_IA 16
237#define CP0C1_DS 13
238#define CP0C1_DL 10
239#define CP0C1_DA 7
240#define CP0C1_C2 6
241#define CP0C1_MD 5
242#define CP0C1_PC 4
243#define CP0C1_WR 3
244#define CP0C1_CA 2
245#define CP0C1_EP 1
246#define CP0C1_FP 0
740765ce
SL
247
248/* Config2 Register bits */
22027945
JH
249#define CP0C2_M 31
250#define CP0C2_TU 28
251#define CP0C2_TS 24
252#define CP0C2_TL 20
253#define CP0C2_TA 16
254#define CP0C2_SU 12
255#define CP0C2_SS 8
256#define CP0C2_SL 4
257#define CP0C2_SA 0
740765ce
SL
258
259/* Config3 Register bits */
22027945
JH
260#define CP0C3_M 31
261#define CP0C3_ISA_ON_EXC 16
262#define CP0C3_ULRI 13
263#define CP0C3_DSPP 10
264#define CP0C3_LPA 7
265#define CP0C3_VEIC 6
266#define CP0C3_VInt 5
267#define CP0C3_SP 4
268#define CP0C3_MT 2
269#define CP0C3_SM 1
270#define CP0C3_TL 0
740765ce 271
740765ce
SL
272/* MMU types, the first four entries have the same layout as the
273 CP0C0_MT field. */
274enum mips_mmu_types {
275 MMU_TYPE_NONE,
276 MMU_TYPE_R4000,
277 MMU_TYPE_RESERVED,
278 MMU_TYPE_FMT,
279 MMU_TYPE_R3000,
280 MMU_TYPE_R6000,
281 MMU_TYPE_R8000
282};
283
284/*
285 * Trap codes
286 */
22027945
JH
287#define T_INT 0 /* Interrupt pending */
288#define T_TLB_MOD 1 /* TLB modified fault */
289#define T_TLB_LD_MISS 2 /* TLB miss on load or ifetch */
290#define T_TLB_ST_MISS 3 /* TLB miss on a store */
291#define T_ADDR_ERR_LD 4 /* Address error on a load or ifetch */
292#define T_ADDR_ERR_ST 5 /* Address error on a store */
293#define T_BUS_ERR_IFETCH 6 /* Bus error on an ifetch */
294#define T_BUS_ERR_LD_ST 7 /* Bus error on a load or store */
295#define T_SYSCALL 8 /* System call */
296#define T_BREAK 9 /* Breakpoint */
297#define T_RES_INST 10 /* Reserved instruction exception */
298#define T_COP_UNUSABLE 11 /* Coprocessor unusable */
299#define T_OVFLOW 12 /* Arithmetic overflow */
740765ce
SL
300
301/*
302 * Trap definitions added for r4000 port.
303 */
22027945
JH
304#define T_TRAP 13 /* Trap instruction */
305#define T_VCEI 14 /* Virtual coherency exception */
c2537ed9 306#define T_MSAFPE 14 /* MSA floating point exception */
22027945 307#define T_FPE 15 /* Floating point exception */
98119ad5 308#define T_MSADIS 21 /* MSA disabled exception */
22027945
JH
309#define T_WATCH 23 /* Watch address reference */
310#define T_VCED 31 /* Virtual coherency data */
740765ce
SL
311
312/* Resume Flags */
22027945
JH
313#define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
314#define RESUME_FLAG_HOST (1<<1) /* Resume host? */
740765ce 315
22027945
JH
316#define RESUME_GUEST 0
317#define RESUME_GUEST_DR RESUME_FLAG_DR
318#define RESUME_HOST RESUME_FLAG_HOST
740765ce
SL
319
320enum emulation_result {
321 EMULATE_DONE, /* no further processing */
322 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
323 EMULATE_FAIL, /* can't emulate this instruction */
324 EMULATE_WAIT, /* WAIT instruction */
325 EMULATE_PRIV_FAIL,
326};
327
22027945
JH
328#define MIPS3_PG_G 0x00000001 /* Global; ignore ASID if in lo0 & lo1 */
329#define MIPS3_PG_V 0x00000002 /* Valid */
330#define MIPS3_PG_NV 0x00000000
331#define MIPS3_PG_D 0x00000004 /* Dirty */
740765ce
SL
332
333#define mips3_paddr_to_tlbpfn(x) \
22027945 334 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
740765ce 335#define mips3_tlbpfn_to_paddr(x) \
22027945 336 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
740765ce 337
22027945
JH
338#define MIPS3_PG_SHIFT 6
339#define MIPS3_PG_FRAME 0x3fffffc0
740765ce 340
22027945 341#define VPN2_MASK 0xffffe000
d116e812 342#define TLB_IS_GLOBAL(x) (((x).tlb_lo0 & MIPS3_PG_G) && \
22027945
JH
343 ((x).tlb_lo1 & MIPS3_PG_G))
344#define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
345#define TLB_ASID(x) ((x).tlb_hi & ASID_MASK)
d116e812
DCZ
346#define TLB_IS_VALID(x, va) (((va) & (1 << PAGE_SHIFT)) \
347 ? ((x).tlb_lo1 & MIPS3_PG_V) \
22027945 348 : ((x).tlb_lo0 & MIPS3_PG_V))
d116e812
DCZ
349#define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
350 ((y) & VPN2_MASK & ~(x).tlb_mask))
351#define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
352 TLB_ASID(x) == ((y) & ASID_MASK))
740765ce
SL
353
354struct kvm_mips_tlb {
355 long tlb_mask;
356 long tlb_hi;
357 long tlb_lo0;
358 long tlb_lo1;
359};
360
98e91b84 361#define KVM_MIPS_FPU_FPU 0x1
539cb89f 362#define KVM_MIPS_FPU_MSA 0x2
98e91b84 363
22027945 364#define KVM_MIPS_GUEST_TLB_SIZE 64
740765ce
SL
365struct kvm_vcpu_arch {
366 void *host_ebase, *guest_ebase;
367 unsigned long host_stack;
368 unsigned long host_gp;
369
370 /* Host CP0 registers used when handling exits from guest */
371 unsigned long host_cp0_badvaddr;
372 unsigned long host_cp0_cause;
373 unsigned long host_cp0_epc;
374 unsigned long host_cp0_entryhi;
375 uint32_t guest_inst;
376
377 /* GPRS */
378 unsigned long gprs[32];
379 unsigned long hi;
380 unsigned long lo;
381 unsigned long pc;
382
383 /* FPU State */
384 struct mips_fpu_struct fpu;
98e91b84
JH
385 /* Which FPU state is loaded (KVM_MIPS_FPU_*) */
386 unsigned int fpu_inuse;
740765ce
SL
387
388 /* COP0 State */
389 struct mips_coproc *cop0;
390
391 /* Host KSEG0 address of the EI/DI offset */
392 void *kseg0_commpage;
393
394 u32 io_gpr; /* GPR used as IO source/target */
395
e30492bb 396 struct hrtimer comparecount_timer;
f8239342
JH
397 /* Count timer control KVM register */
398 uint32_t count_ctl;
e30492bb
JH
399 /* Count bias from the raw time */
400 uint32_t count_bias;
401 /* Frequency of timer in Hz */
402 uint32_t count_hz;
403 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
404 s64 count_dyn_bias;
f8239342
JH
405 /* Resume time */
406 ktime_t count_resume;
e30492bb
JH
407 /* Period of timer tick in ns */
408 u64 count_period;
740765ce
SL
409
410 /* Bitmask of exceptions that are pending */
411 unsigned long pending_exceptions;
412
413 /* Bitmask of pending exceptions to be cleared */
414 unsigned long pending_exceptions_clr;
415
416 unsigned long pending_load_cause;
417
418 /* Save/Restore the entryhi register when are are preempted/scheduled back in */
419 unsigned long preempt_entryhi;
420
421 /* S/W Based TLB for guest */
422 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
423
424 /* Cached guest kernel/user ASIDs */
425 uint32_t guest_user_asid[NR_CPUS];
426 uint32_t guest_kernel_asid[NR_CPUS];
427 struct mm_struct guest_kernel_mm, guest_user_mm;
428
740765ce
SL
429 int last_sched_cpu;
430
431 /* WAIT executed */
432 int wait;
98e91b84
JH
433
434 u8 fpu_enabled;
539cb89f 435 u8 msa_enabled;
740765ce
SL
436};
437
438
22027945
JH
439#define kvm_read_c0_guest_index(cop0) (cop0->reg[MIPS_CP0_TLB_INDEX][0])
440#define kvm_write_c0_guest_index(cop0, val) (cop0->reg[MIPS_CP0_TLB_INDEX][0] = val)
441#define kvm_read_c0_guest_entrylo0(cop0) (cop0->reg[MIPS_CP0_TLB_LO0][0])
442#define kvm_read_c0_guest_entrylo1(cop0) (cop0->reg[MIPS_CP0_TLB_LO1][0])
443#define kvm_read_c0_guest_context(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0])
444#define kvm_write_c0_guest_context(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0] = (val))
445#define kvm_read_c0_guest_userlocal(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2])
7767b7d2 446#define kvm_write_c0_guest_userlocal(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2] = (val))
22027945
JH
447#define kvm_read_c0_guest_pagemask(cop0) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0])
448#define kvm_write_c0_guest_pagemask(cop0, val) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0] = (val))
449#define kvm_read_c0_guest_wired(cop0) (cop0->reg[MIPS_CP0_TLB_WIRED][0])
450#define kvm_write_c0_guest_wired(cop0, val) (cop0->reg[MIPS_CP0_TLB_WIRED][0] = (val))
26f4f3b5
JH
451#define kvm_read_c0_guest_hwrena(cop0) (cop0->reg[MIPS_CP0_HWRENA][0])
452#define kvm_write_c0_guest_hwrena(cop0, val) (cop0->reg[MIPS_CP0_HWRENA][0] = (val))
22027945
JH
453#define kvm_read_c0_guest_badvaddr(cop0) (cop0->reg[MIPS_CP0_BAD_VADDR][0])
454#define kvm_write_c0_guest_badvaddr(cop0, val) (cop0->reg[MIPS_CP0_BAD_VADDR][0] = (val))
455#define kvm_read_c0_guest_count(cop0) (cop0->reg[MIPS_CP0_COUNT][0])
456#define kvm_write_c0_guest_count(cop0, val) (cop0->reg[MIPS_CP0_COUNT][0] = (val))
457#define kvm_read_c0_guest_entryhi(cop0) (cop0->reg[MIPS_CP0_TLB_HI][0])
458#define kvm_write_c0_guest_entryhi(cop0, val) (cop0->reg[MIPS_CP0_TLB_HI][0] = (val))
459#define kvm_read_c0_guest_compare(cop0) (cop0->reg[MIPS_CP0_COMPARE][0])
460#define kvm_write_c0_guest_compare(cop0, val) (cop0->reg[MIPS_CP0_COMPARE][0] = (val))
461#define kvm_read_c0_guest_status(cop0) (cop0->reg[MIPS_CP0_STATUS][0])
462#define kvm_write_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] = (val))
463#define kvm_read_c0_guest_intctl(cop0) (cop0->reg[MIPS_CP0_STATUS][1])
464#define kvm_write_c0_guest_intctl(cop0, val) (cop0->reg[MIPS_CP0_STATUS][1] = (val))
465#define kvm_read_c0_guest_cause(cop0) (cop0->reg[MIPS_CP0_CAUSE][0])
466#define kvm_write_c0_guest_cause(cop0, val) (cop0->reg[MIPS_CP0_CAUSE][0] = (val))
467#define kvm_read_c0_guest_epc(cop0) (cop0->reg[MIPS_CP0_EXC_PC][0])
468#define kvm_write_c0_guest_epc(cop0, val) (cop0->reg[MIPS_CP0_EXC_PC][0] = (val))
469#define kvm_read_c0_guest_prid(cop0) (cop0->reg[MIPS_CP0_PRID][0])
470#define kvm_write_c0_guest_prid(cop0, val) (cop0->reg[MIPS_CP0_PRID][0] = (val))
471#define kvm_read_c0_guest_ebase(cop0) (cop0->reg[MIPS_CP0_PRID][1])
472#define kvm_write_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] = (val))
473#define kvm_read_c0_guest_config(cop0) (cop0->reg[MIPS_CP0_CONFIG][0])
474#define kvm_read_c0_guest_config1(cop0) (cop0->reg[MIPS_CP0_CONFIG][1])
475#define kvm_read_c0_guest_config2(cop0) (cop0->reg[MIPS_CP0_CONFIG][2])
476#define kvm_read_c0_guest_config3(cop0) (cop0->reg[MIPS_CP0_CONFIG][3])
c771607a
JH
477#define kvm_read_c0_guest_config4(cop0) (cop0->reg[MIPS_CP0_CONFIG][4])
478#define kvm_read_c0_guest_config5(cop0) (cop0->reg[MIPS_CP0_CONFIG][5])
22027945
JH
479#define kvm_read_c0_guest_config7(cop0) (cop0->reg[MIPS_CP0_CONFIG][7])
480#define kvm_write_c0_guest_config(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][0] = (val))
481#define kvm_write_c0_guest_config1(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][1] = (val))
482#define kvm_write_c0_guest_config2(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][2] = (val))
483#define kvm_write_c0_guest_config3(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][3] = (val))
c771607a
JH
484#define kvm_write_c0_guest_config4(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][4] = (val))
485#define kvm_write_c0_guest_config5(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][5] = (val))
22027945
JH
486#define kvm_write_c0_guest_config7(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][7] = (val))
487#define kvm_read_c0_guest_errorepc(cop0) (cop0->reg[MIPS_CP0_ERROR_PC][0])
488#define kvm_write_c0_guest_errorepc(cop0, val) (cop0->reg[MIPS_CP0_ERROR_PC][0] = (val))
489
c73c99b0
JH
490/*
491 * Some of the guest registers may be modified asynchronously (e.g. from a
492 * hrtimer callback in hard irq context) and therefore need stronger atomicity
493 * guarantees than other registers.
494 */
495
496static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
497 unsigned long val)
498{
499 unsigned long temp;
500 do {
501 __asm__ __volatile__(
502 " .set mips3 \n"
503 " " __LL "%0, %1 \n"
504 " or %0, %2 \n"
505 " " __SC "%0, %1 \n"
506 " .set mips0 \n"
507 : "=&r" (temp), "+m" (*reg)
508 : "r" (val));
509 } while (unlikely(!temp));
510}
511
512static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
513 unsigned long val)
514{
515 unsigned long temp;
516 do {
517 __asm__ __volatile__(
518 " .set mips3 \n"
519 " " __LL "%0, %1 \n"
520 " and %0, %2 \n"
521 " " __SC "%0, %1 \n"
522 " .set mips0 \n"
523 : "=&r" (temp), "+m" (*reg)
524 : "r" (~val));
525 } while (unlikely(!temp));
526}
527
528static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
529 unsigned long change,
530 unsigned long val)
531{
532 unsigned long temp;
533 do {
534 __asm__ __volatile__(
535 " .set mips3 \n"
536 " " __LL "%0, %1 \n"
537 " and %0, %2 \n"
538 " or %0, %3 \n"
539 " " __SC "%0, %1 \n"
540 " .set mips0 \n"
541 : "=&r" (temp), "+m" (*reg)
542 : "r" (~change), "r" (val & change));
543 } while (unlikely(!temp));
544}
545
22027945
JH
546#define kvm_set_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] |= (val))
547#define kvm_clear_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] &= ~(val))
c73c99b0
JH
548
549/* Cause can be modified asynchronously from hardirq hrtimer callback */
550#define kvm_set_c0_guest_cause(cop0, val) \
551 _kvm_atomic_set_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
552#define kvm_clear_c0_guest_cause(cop0, val) \
553 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
22027945 554#define kvm_change_c0_guest_cause(cop0, change, val) \
c73c99b0
JH
555 _kvm_atomic_change_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], \
556 change, val)
557
22027945
JH
558#define kvm_set_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] |= (val))
559#define kvm_clear_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] &= ~(val))
560#define kvm_change_c0_guest_ebase(cop0, change, val) \
561{ \
562 kvm_clear_c0_guest_ebase(cop0, change); \
563 kvm_set_c0_guest_ebase(cop0, ((val) & (change))); \
740765ce
SL
564}
565
98e91b84
JH
566/* Helpers */
567
568static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
569{
570 return (!__builtin_constant_p(cpu_has_fpu) || cpu_has_fpu) &&
571 vcpu->fpu_enabled;
572}
573
574static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
575{
576 return kvm_mips_guest_can_have_fpu(vcpu) &&
577 kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
578}
740765ce 579
539cb89f
JH
580static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
581{
582 return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
583 vcpu->msa_enabled;
584}
585
586static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
587{
588 return kvm_mips_guest_can_have_msa(vcpu) &&
589 kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
590}
591
740765ce 592struct kvm_mips_callbacks {
2dca3725
JH
593 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
594 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
595 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
596 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
597 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
598 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
599 int (*handle_syscall)(struct kvm_vcpu *vcpu);
600 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
601 int (*handle_break)(struct kvm_vcpu *vcpu);
0a560427 602 int (*handle_trap)(struct kvm_vcpu *vcpu);
c2537ed9 603 int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
1c0cd66a 604 int (*handle_fpe)(struct kvm_vcpu *vcpu);
98119ad5 605 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
2dca3725
JH
606 int (*vm_init)(struct kvm *kvm);
607 int (*vcpu_init)(struct kvm_vcpu *vcpu);
608 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
609 gpa_t (*gva_to_gpa)(gva_t gva);
610 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
611 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
612 void (*queue_io_int)(struct kvm_vcpu *vcpu,
613 struct kvm_mips_interrupt *irq);
614 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
615 struct kvm_mips_interrupt *irq);
616 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
617 uint32_t cause);
618 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
619 uint32_t cause);
f8be02da
JH
620 int (*get_one_reg)(struct kvm_vcpu *vcpu,
621 const struct kvm_one_reg *reg, s64 *v);
622 int (*set_one_reg)(struct kvm_vcpu *vcpu,
623 const struct kvm_one_reg *reg, s64 v);
b86ecb37
JH
624 int (*vcpu_get_regs)(struct kvm_vcpu *vcpu);
625 int (*vcpu_set_regs)(struct kvm_vcpu *vcpu);
740765ce
SL
626};
627extern struct kvm_mips_callbacks *kvm_mips_callbacks;
628int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
629
630/* Debug: dump vcpu state */
631int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
632
633/* Trampoline ASM routine to start running in "Guest" context */
634extern int __kvm_mips_vcpu_run(struct kvm_run *run, struct kvm_vcpu *vcpu);
635
539cb89f 636/* FPU/MSA context management */
98e91b84
JH
637void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
638void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
639void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
539cb89f
JH
640void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
641void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
642void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
643void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
98e91b84 644void kvm_own_fpu(struct kvm_vcpu *vcpu);
539cb89f 645void kvm_own_msa(struct kvm_vcpu *vcpu);
98e91b84
JH
646void kvm_drop_fpu(struct kvm_vcpu *vcpu);
647void kvm_lose_fpu(struct kvm_vcpu *vcpu);
648
740765ce
SL
649/* TLB handling */
650uint32_t kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
651
652uint32_t kvm_get_user_asid(struct kvm_vcpu *vcpu);
653
654uint32_t kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
655
656extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
657 struct kvm_vcpu *vcpu);
658
659extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
660 struct kvm_vcpu *vcpu);
661
662extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
663 struct kvm_mips_tlb *tlb,
664 unsigned long *hpa0,
665 unsigned long *hpa1);
666
667extern enum emulation_result kvm_mips_handle_tlbmiss(unsigned long cause,
668 uint32_t *opc,
669 struct kvm_run *run,
670 struct kvm_vcpu *vcpu);
671
672extern enum emulation_result kvm_mips_handle_tlbmod(unsigned long cause,
673 uint32_t *opc,
674 struct kvm_run *run,
675 struct kvm_vcpu *vcpu);
676
677extern void kvm_mips_dump_host_tlbs(void);
678extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
740765ce
SL
679extern void kvm_mips_flush_host_tlb(int skip_kseg0);
680extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
681extern int kvm_mips_host_tlb_inv_index(struct kvm_vcpu *vcpu, int index);
682
683extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
684 unsigned long entryhi);
685extern int kvm_mips_host_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long vaddr);
686extern unsigned long kvm_mips_translate_guest_kseg0_to_hpa(struct kvm_vcpu *vcpu,
687 unsigned long gva);
688extern void kvm_get_new_mmu_context(struct mm_struct *mm, unsigned long cpu,
689 struct kvm_vcpu *vcpu);
740765ce 690extern void kvm_local_flush_tlb_all(void);
740765ce
SL
691extern void kvm_mips_alloc_new_mmu_context(struct kvm_vcpu *vcpu);
692extern void kvm_mips_vcpu_load(struct kvm_vcpu *vcpu, int cpu);
693extern void kvm_mips_vcpu_put(struct kvm_vcpu *vcpu);
694
695/* Emulation */
696uint32_t kvm_get_inst(uint32_t *opc, struct kvm_vcpu *vcpu);
697enum emulation_result update_pc(struct kvm_vcpu *vcpu, uint32_t cause);
698
699extern enum emulation_result kvm_mips_emulate_inst(unsigned long cause,
700 uint32_t *opc,
701 struct kvm_run *run,
702 struct kvm_vcpu *vcpu);
703
704extern enum emulation_result kvm_mips_emulate_syscall(unsigned long cause,
705 uint32_t *opc,
706 struct kvm_run *run,
707 struct kvm_vcpu *vcpu);
708
709extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(unsigned long cause,
710 uint32_t *opc,
711 struct kvm_run *run,
712 struct kvm_vcpu *vcpu);
713
714extern enum emulation_result kvm_mips_emulate_tlbinv_ld(unsigned long cause,
715 uint32_t *opc,
716 struct kvm_run *run,
717 struct kvm_vcpu *vcpu);
718
719extern enum emulation_result kvm_mips_emulate_tlbmiss_st(unsigned long cause,
720 uint32_t *opc,
721 struct kvm_run *run,
722 struct kvm_vcpu *vcpu);
723
724extern enum emulation_result kvm_mips_emulate_tlbinv_st(unsigned long cause,
725 uint32_t *opc,
726 struct kvm_run *run,
727 struct kvm_vcpu *vcpu);
728
729extern enum emulation_result kvm_mips_emulate_tlbmod(unsigned long cause,
730 uint32_t *opc,
731 struct kvm_run *run,
732 struct kvm_vcpu *vcpu);
733
734extern enum emulation_result kvm_mips_emulate_fpu_exc(unsigned long cause,
735 uint32_t *opc,
736 struct kvm_run *run,
737 struct kvm_vcpu *vcpu);
738
739extern enum emulation_result kvm_mips_handle_ri(unsigned long cause,
740 uint32_t *opc,
741 struct kvm_run *run,
742 struct kvm_vcpu *vcpu);
743
744extern enum emulation_result kvm_mips_emulate_ri_exc(unsigned long cause,
745 uint32_t *opc,
746 struct kvm_run *run,
747 struct kvm_vcpu *vcpu);
748
749extern enum emulation_result kvm_mips_emulate_bp_exc(unsigned long cause,
750 uint32_t *opc,
751 struct kvm_run *run,
752 struct kvm_vcpu *vcpu);
753
0a560427
JH
754extern enum emulation_result kvm_mips_emulate_trap_exc(unsigned long cause,
755 uint32_t *opc,
756 struct kvm_run *run,
757 struct kvm_vcpu *vcpu);
758
c2537ed9
JH
759extern enum emulation_result kvm_mips_emulate_msafpe_exc(unsigned long cause,
760 uint32_t *opc,
761 struct kvm_run *run,
762 struct kvm_vcpu *vcpu);
763
1c0cd66a
JH
764extern enum emulation_result kvm_mips_emulate_fpe_exc(unsigned long cause,
765 uint32_t *opc,
766 struct kvm_run *run,
767 struct kvm_vcpu *vcpu);
768
c2537ed9
JH
769extern enum emulation_result kvm_mips_emulate_msadis_exc(unsigned long cause,
770 uint32_t *opc,
771 struct kvm_run *run,
772 struct kvm_vcpu *vcpu);
773
740765ce
SL
774extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
775 struct kvm_run *run);
776
e30492bb
JH
777uint32_t kvm_mips_read_count(struct kvm_vcpu *vcpu);
778void kvm_mips_write_count(struct kvm_vcpu *vcpu, uint32_t count);
779void kvm_mips_write_compare(struct kvm_vcpu *vcpu, uint32_t compare);
780void kvm_mips_init_count(struct kvm_vcpu *vcpu);
f8239342
JH
781int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
782int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
f74a8e22 783int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
e30492bb
JH
784void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
785void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
786enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
740765ce
SL
787
788enum emulation_result kvm_mips_check_privilege(unsigned long cause,
789 uint32_t *opc,
790 struct kvm_run *run,
791 struct kvm_vcpu *vcpu);
792
793enum emulation_result kvm_mips_emulate_cache(uint32_t inst,
794 uint32_t *opc,
795 uint32_t cause,
796 struct kvm_run *run,
797 struct kvm_vcpu *vcpu);
798enum emulation_result kvm_mips_emulate_CP0(uint32_t inst,
799 uint32_t *opc,
800 uint32_t cause,
801 struct kvm_run *run,
802 struct kvm_vcpu *vcpu);
803enum emulation_result kvm_mips_emulate_store(uint32_t inst,
804 uint32_t cause,
805 struct kvm_run *run,
806 struct kvm_vcpu *vcpu);
807enum emulation_result kvm_mips_emulate_load(uint32_t inst,
808 uint32_t cause,
809 struct kvm_run *run,
810 struct kvm_vcpu *vcpu);
811
c771607a
JH
812unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
813unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
814unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
815unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
816
740765ce
SL
817/* Dynamic binary translation */
818extern int kvm_mips_trans_cache_index(uint32_t inst, uint32_t *opc,
819 struct kvm_vcpu *vcpu);
820extern int kvm_mips_trans_cache_va(uint32_t inst, uint32_t *opc,
821 struct kvm_vcpu *vcpu);
822extern int kvm_mips_trans_mfc0(uint32_t inst, uint32_t *opc,
823 struct kvm_vcpu *vcpu);
824extern int kvm_mips_trans_mtc0(uint32_t inst, uint32_t *opc,
825 struct kvm_vcpu *vcpu);
826
827/* Misc */
d98403a5 828extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
740765ce
SL
829extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
830
13a34e06 831static inline void kvm_arch_hardware_disable(void) {}
0865e636
RK
832static inline void kvm_arch_hardware_unsetup(void) {}
833static inline void kvm_arch_sync_events(struct kvm *kvm) {}
834static inline void kvm_arch_free_memslot(struct kvm *kvm,
835 struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {}
15f46015 836static inline void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots) {}
0865e636
RK
837static inline void kvm_arch_flush_shadow_all(struct kvm *kvm) {}
838static inline void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
839 struct kvm_memory_slot *slot) {}
840static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}
841static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
3217f7c2
CD
842static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
843static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
740765ce
SL
844
845#endif /* __MIPS_KVM_HOST_H__ */