[PATCH] i386: Define per_cpu_offset
[linux-2.6-block.git] / arch / i386 / kernel / cpu / common.c
CommitLineData
1da177e4
LT
1#include <linux/init.h>
2#include <linux/string.h>
3#include <linux/delay.h>
4#include <linux/smp.h>
5#include <linux/module.h>
6#include <linux/percpu.h>
2b932f6c 7#include <linux/bootmem.h>
1da177e4
LT
8#include <asm/semaphore.h>
9#include <asm/processor.h>
10#include <asm/i387.h>
11#include <asm/msr.h>
12#include <asm/io.h>
13#include <asm/mmu_context.h>
27b07da7 14#include <asm/mtrr.h>
a03a3e28 15#include <asm/mce.h>
1da177e4
LT
16#ifdef CONFIG_X86_LOCAL_APIC
17#include <asm/mpspec.h>
18#include <asm/apic.h>
19#include <mach_apic.h>
20#endif
21
22#include "cpu.h"
23
7a61d35d 24DEFINE_PER_CPU(struct gdt_page, gdt_page) = { .gdt = {
bf504672
RR
25 [GDT_ENTRY_KERNEL_CS] = { 0x0000ffff, 0x00cf9a00 },
26 [GDT_ENTRY_KERNEL_DS] = { 0x0000ffff, 0x00cf9200 },
27 [GDT_ENTRY_DEFAULT_USER_CS] = { 0x0000ffff, 0x00cffa00 },
28 [GDT_ENTRY_DEFAULT_USER_DS] = { 0x0000ffff, 0x00cff200 },
29 /*
30 * Segments used for calling PnP BIOS have byte granularity.
31 * They code segments and data segments have fixed 64k limits,
32 * the transfer segment sizes are set at run time.
33 */
34 [GDT_ENTRY_PNPBIOS_CS32] = { 0x0000ffff, 0x00409a00 },/* 32-bit code */
35 [GDT_ENTRY_PNPBIOS_CS16] = { 0x0000ffff, 0x00009a00 },/* 16-bit code */
36 [GDT_ENTRY_PNPBIOS_DS] = { 0x0000ffff, 0x00009200 }, /* 16-bit data */
37 [GDT_ENTRY_PNPBIOS_TS1] = { 0x00000000, 0x00009200 },/* 16-bit data */
38 [GDT_ENTRY_PNPBIOS_TS2] = { 0x00000000, 0x00009200 },/* 16-bit data */
39 /*
40 * The APM segments have byte granularity and their bases
41 * are set at run time. All have 64k limits.
42 */
43 [GDT_ENTRY_APMBIOS_BASE] = { 0x0000ffff, 0x00409a00 },/* 32-bit code */
44 /* 16-bit code */
45 [GDT_ENTRY_APMBIOS_BASE+1] = { 0x0000ffff, 0x00009a00 },
46 [GDT_ENTRY_APMBIOS_BASE+2] = { 0x0000ffff, 0x00409200 }, /* data */
47
48 [GDT_ENTRY_ESPFIX_SS] = { 0x00000000, 0x00c09200 },
7c3576d2 49 [GDT_ENTRY_PERCPU] = { 0x00000000, 0x00000000 },
7a61d35d
JF
50} };
51EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 52
3bc9b76b 53static int cachesize_override __cpuinitdata = -1;
4f886511 54static int disable_x86_fxsr __cpuinitdata;
3bc9b76b 55static int disable_x86_serial_nr __cpuinitdata = 1;
4f886511 56static int disable_x86_sep __cpuinitdata;
1da177e4
LT
57
58struct cpu_dev * cpu_devs[X86_VENDOR_NUM] = {};
59
1da177e4
LT
60extern int disable_pse;
61
b4af3f7c 62static void __cpuinit default_init(struct cpuinfo_x86 * c)
1da177e4
LT
63{
64 /* Not much we can do here... */
65 /* Check if at least it has cpuid */
66 if (c->cpuid_level == -1) {
67 /* No cpuid. It must be an ancient CPU */
68 if (c->x86 == 4)
69 strcpy(c->x86_model_id, "486");
70 else if (c->x86 == 3)
71 strcpy(c->x86_model_id, "386");
72 }
73}
74
95414930 75static struct cpu_dev __cpuinitdata default_cpu = {
1da177e4 76 .c_init = default_init,
fe38d855 77 .c_vendor = "Unknown",
1da177e4 78};
9dbeeec9 79static struct cpu_dev * this_cpu __cpuinitdata = &default_cpu;
1da177e4
LT
80
81static int __init cachesize_setup(char *str)
82{
83 get_option (&str, &cachesize_override);
84 return 1;
85}
86__setup("cachesize=", cachesize_setup);
87
3bc9b76b 88int __cpuinit get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
89{
90 unsigned int *v;
91 char *p, *q;
92
93 if (cpuid_eax(0x80000000) < 0x80000004)
94 return 0;
95
96 v = (unsigned int *) c->x86_model_id;
97 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
98 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
99 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
100 c->x86_model_id[48] = 0;
101
102 /* Intel chips right-justify this string for some dumb reason;
103 undo that brain damage */
104 p = q = &c->x86_model_id[0];
105 while ( *p == ' ' )
106 p++;
107 if ( p != q ) {
108 while ( *p )
109 *q++ = *p++;
110 while ( q <= &c->x86_model_id[48] )
111 *q++ = '\0'; /* Zero-pad the rest */
112 }
113
114 return 1;
115}
116
117
3bc9b76b 118void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
1da177e4
LT
119{
120 unsigned int n, dummy, ecx, edx, l2size;
121
122 n = cpuid_eax(0x80000000);
123
124 if (n >= 0x80000005) {
125 cpuid(0x80000005, &dummy, &dummy, &ecx, &edx);
126 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
127 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
128 c->x86_cache_size=(ecx>>24)+(edx>>24);
129 }
130
131 if (n < 0x80000006) /* Some chips just has a large L1. */
132 return;
133
134 ecx = cpuid_ecx(0x80000006);
135 l2size = ecx >> 16;
136
137 /* do processor-specific cache resizing */
138 if (this_cpu->c_size_cache)
139 l2size = this_cpu->c_size_cache(c,l2size);
140
141 /* Allow user to override all this if necessary. */
142 if (cachesize_override != -1)
143 l2size = cachesize_override;
144
145 if ( l2size == 0 )
146 return; /* Again, no L2 cache is possible */
147
148 c->x86_cache_size = l2size;
149
150 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
151 l2size, ecx & 0xFF);
152}
153
154/* Naming convention should be: <Name> [(<Codename>)] */
155/* This table only is used unless init_<vendor>() below doesn't set it; */
156/* in particular, if CPUID levels 0x80000002..4 are supported, this isn't used */
157
158/* Look up CPU names by table lookup. */
3bc9b76b 159static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
1da177e4
LT
160{
161 struct cpu_model_info *info;
162
163 if ( c->x86_model >= 16 )
164 return NULL; /* Range check */
165
166 if (!this_cpu)
167 return NULL;
168
169 info = this_cpu->c_models;
170
171 while (info && info->family) {
172 if (info->family == c->x86)
173 return info->model_names[c->x86_model];
174 info++;
175 }
176 return NULL; /* Not found */
177}
178
179
3bc9b76b 180static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c, int early)
1da177e4
LT
181{
182 char *v = c->x86_vendor_id;
183 int i;
fe38d855 184 static int printed;
1da177e4
LT
185
186 for (i = 0; i < X86_VENDOR_NUM; i++) {
187 if (cpu_devs[i]) {
188 if (!strcmp(v,cpu_devs[i]->c_ident[0]) ||
189 (cpu_devs[i]->c_ident[1] &&
190 !strcmp(v,cpu_devs[i]->c_ident[1]))) {
191 c->x86_vendor = i;
192 if (!early)
193 this_cpu = cpu_devs[i];
fe38d855 194 return;
1da177e4
LT
195 }
196 }
197 }
fe38d855
CE
198 if (!printed) {
199 printed++;
200 printk(KERN_ERR "CPU: Vendor unknown, using generic init.\n");
201 printk(KERN_ERR "CPU: Your system may be unstable.\n");
202 }
203 c->x86_vendor = X86_VENDOR_UNKNOWN;
204 this_cpu = &default_cpu;
1da177e4
LT
205}
206
207
208static int __init x86_fxsr_setup(char * s)
209{
8ccb3dcd 210 /* Tell all the other CPU's to not use it... */
1da177e4 211 disable_x86_fxsr = 1;
8ccb3dcd
LT
212
213 /*
214 * ... and clear the bits early in the boot_cpu_data
215 * so that the bootup process doesn't try to do this
216 * either.
217 */
218 clear_bit(X86_FEATURE_FXSR, boot_cpu_data.x86_capability);
219 clear_bit(X86_FEATURE_XMM, boot_cpu_data.x86_capability);
1da177e4
LT
220 return 1;
221}
222__setup("nofxsr", x86_fxsr_setup);
223
224
4f886511
CE
225static int __init x86_sep_setup(char * s)
226{
227 disable_x86_sep = 1;
228 return 1;
229}
230__setup("nosep", x86_sep_setup);
231
232
1da177e4
LT
233/* Standard macro to see if a specific flag is changeable */
234static inline int flag_is_changeable_p(u32 flag)
235{
236 u32 f1, f2;
237
238 asm("pushfl\n\t"
239 "pushfl\n\t"
240 "popl %0\n\t"
241 "movl %0,%1\n\t"
242 "xorl %2,%0\n\t"
243 "pushl %0\n\t"
244 "popfl\n\t"
245 "pushfl\n\t"
246 "popl %0\n\t"
247 "popfl\n\t"
248 : "=&r" (f1), "=&r" (f2)
249 : "ir" (flag));
250
251 return ((f1^f2) & flag) != 0;
252}
253
254
255/* Probe for the CPUID instruction */
3bc9b76b 256static int __cpuinit have_cpuid_p(void)
1da177e4
LT
257{
258 return flag_is_changeable_p(X86_EFLAGS_ID);
259}
260
d7cd5611 261void __init cpu_detect(struct cpuinfo_x86 *c)
1da177e4 262{
1da177e4
LT
263 /* Get vendor name */
264 cpuid(0x00000000, &c->cpuid_level,
265 (int *)&c->x86_vendor_id[0],
266 (int *)&c->x86_vendor_id[8],
267 (int *)&c->x86_vendor_id[4]);
268
1da177e4
LT
269 c->x86 = 4;
270 if (c->cpuid_level >= 0x00000001) {
271 u32 junk, tfms, cap0, misc;
272 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
273 c->x86 = (tfms >> 8) & 15;
274 c->x86_model = (tfms >> 4) & 15;
f5f786d0 275 if (c->x86 == 0xf)
1da177e4 276 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 277 if (c->x86 >= 0x6)
1da177e4 278 c->x86_model += ((tfms >> 16) & 0xF) << 4;
1da177e4
LT
279 c->x86_mask = tfms & 15;
280 if (cap0 & (1<<19))
281 c->x86_cache_alignment = ((misc >> 8) & 0xff) * 8;
282 }
1da177e4
LT
283}
284
d7cd5611
RR
285/* Do minimum CPU detection early.
286 Fields really needed: vendor, cpuid_level, family, model, mask, cache alignment.
287 The others are not touched to avoid unwanted side effects.
288
289 WARNING: this function is only called on the BP. Don't add code here
290 that is supposed to run on all CPUs. */
291static void __init early_cpu_detect(void)
292{
293 struct cpuinfo_x86 *c = &boot_cpu_data;
294
295 c->x86_cache_alignment = 32;
296
297 if (!have_cpuid_p())
298 return;
299
300 cpu_detect(c);
301
302 get_cpu_vendor(c, 1);
303}
304
68bbc172 305static void __cpuinit generic_identify(struct cpuinfo_x86 * c)
1da177e4
LT
306{
307 u32 tfms, xlvl;
1e9f28fa 308 int ebx;
1da177e4
LT
309
310 if (have_cpuid_p()) {
311 /* Get vendor name */
312 cpuid(0x00000000, &c->cpuid_level,
313 (int *)&c->x86_vendor_id[0],
314 (int *)&c->x86_vendor_id[8],
315 (int *)&c->x86_vendor_id[4]);
316
317 get_cpu_vendor(c, 0);
318 /* Initialize the standard set of capabilities */
319 /* Note that the vendor-specific code below might override */
320
321 /* Intel-defined flags: level 0x00000001 */
322 if ( c->cpuid_level >= 0x00000001 ) {
323 u32 capability, excap;
1e9f28fa 324 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
1da177e4
LT
325 c->x86_capability[0] = capability;
326 c->x86_capability[4] = excap;
327 c->x86 = (tfms >> 8) & 15;
328 c->x86_model = (tfms >> 4) & 15;
ed2da193 329 if (c->x86 == 0xf)
1da177e4 330 c->x86 += (tfms >> 20) & 0xff;
ed2da193 331 if (c->x86 >= 0x6)
1da177e4 332 c->x86_model += ((tfms >> 16) & 0xF) << 4;
1da177e4 333 c->x86_mask = tfms & 15;
96c52749 334#ifdef CONFIG_X86_HT
1e9f28fa
SS
335 c->apicid = phys_pkg_id((ebx >> 24) & 0xFF, 0);
336#else
337 c->apicid = (ebx >> 24) & 0xFF;
338#endif
770d132f
AK
339 if (c->x86_capability[0] & (1<<19))
340 c->x86_clflush_size = ((ebx >> 8) & 0xff) * 8;
1da177e4
LT
341 } else {
342 /* Have CPUID level 0 only - unheard of */
343 c->x86 = 4;
344 }
345
346 /* AMD-defined flags: level 0x80000001 */
347 xlvl = cpuid_eax(0x80000000);
348 if ( (xlvl & 0xffff0000) == 0x80000000 ) {
349 if ( xlvl >= 0x80000001 ) {
350 c->x86_capability[1] = cpuid_edx(0x80000001);
351 c->x86_capability[6] = cpuid_ecx(0x80000001);
352 }
353 if ( xlvl >= 0x80000004 )
354 get_model_name(c); /* Default name */
355 }
356 }
2e664aa2
AK
357
358 early_intel_workaround(c);
359
360#ifdef CONFIG_X86_HT
4b89aff9 361 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
2e664aa2 362#endif
1da177e4
LT
363}
364
3bc9b76b 365static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
1da177e4
LT
366{
367 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr ) {
368 /* Disable processor serial number */
369 unsigned long lo,hi;
370 rdmsr(MSR_IA32_BBL_CR_CTL,lo,hi);
371 lo |= 0x200000;
372 wrmsr(MSR_IA32_BBL_CR_CTL,lo,hi);
373 printk(KERN_NOTICE "CPU serial number disabled.\n");
374 clear_bit(X86_FEATURE_PN, c->x86_capability);
375
376 /* Disabling the serial number may affect the cpuid level */
377 c->cpuid_level = cpuid_eax(0);
378 }
379}
380
381static int __init x86_serial_nr_setup(char *s)
382{
383 disable_x86_serial_nr = 0;
384 return 1;
385}
386__setup("serialnumber", x86_serial_nr_setup);
387
388
389
390/*
391 * This does the hard work of actually picking apart the CPU stuff...
392 */
a6c4e076 393static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
394{
395 int i;
396
397 c->loops_per_jiffy = loops_per_jiffy;
398 c->x86_cache_size = -1;
399 c->x86_vendor = X86_VENDOR_UNKNOWN;
400 c->cpuid_level = -1; /* CPUID not detected */
401 c->x86_model = c->x86_mask = 0; /* So far unknown... */
402 c->x86_vendor_id[0] = '\0'; /* Unset */
403 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 404 c->x86_max_cores = 1;
770d132f 405 c->x86_clflush_size = 32;
1da177e4
LT
406 memset(&c->x86_capability, 0, sizeof c->x86_capability);
407
408 if (!have_cpuid_p()) {
409 /* First of all, decide if this is a 486 or higher */
410 /* It's a 486 if we can modify the AC flag */
411 if ( flag_is_changeable_p(X86_EFLAGS_AC) )
412 c->x86 = 4;
413 else
414 c->x86 = 3;
415 }
416
417 generic_identify(c);
418
419 printk(KERN_DEBUG "CPU: After generic identify, caps:");
420 for (i = 0; i < NCAPINTS; i++)
421 printk(" %08lx", c->x86_capability[i]);
422 printk("\n");
423
424 if (this_cpu->c_identify) {
425 this_cpu->c_identify(c);
426
427 printk(KERN_DEBUG "CPU: After vendor identify, caps:");
428 for (i = 0; i < NCAPINTS; i++)
429 printk(" %08lx", c->x86_capability[i]);
430 printk("\n");
431 }
432
433 /*
434 * Vendor-specific initialization. In this section we
435 * canonicalize the feature flags, meaning if there are
436 * features a certain CPU supports which CPUID doesn't
437 * tell us, CPUID claiming incorrect flags, or other bugs,
438 * we handle them here.
439 *
440 * At the end of this section, c->x86_capability better
441 * indicate the features this CPU genuinely supports!
442 */
443 if (this_cpu->c_init)
444 this_cpu->c_init(c);
445
446 /* Disable the PN if appropriate */
447 squash_the_stupid_serial_number(c);
448
449 /*
450 * The vendor-specific functions might have changed features. Now
451 * we do "generic changes."
452 */
453
454 /* TSC disabled? */
455 if ( tsc_disable )
456 clear_bit(X86_FEATURE_TSC, c->x86_capability);
457
458 /* FXSR disabled? */
459 if (disable_x86_fxsr) {
460 clear_bit(X86_FEATURE_FXSR, c->x86_capability);
461 clear_bit(X86_FEATURE_XMM, c->x86_capability);
462 }
463
4f886511
CE
464 /* SEP disabled? */
465 if (disable_x86_sep)
466 clear_bit(X86_FEATURE_SEP, c->x86_capability);
467
1da177e4
LT
468 if (disable_pse)
469 clear_bit(X86_FEATURE_PSE, c->x86_capability);
470
471 /* If the model name is still unset, do table lookup. */
472 if ( !c->x86_model_id[0] ) {
473 char *p;
474 p = table_lookup_model(c);
475 if ( p )
476 strcpy(c->x86_model_id, p);
477 else
478 /* Last resort... */
479 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 480 c->x86, c->x86_model);
1da177e4
LT
481 }
482
483 /* Now the feature flags better reflect actual CPU features! */
484
485 printk(KERN_DEBUG "CPU: After all inits, caps:");
486 for (i = 0; i < NCAPINTS; i++)
487 printk(" %08lx", c->x86_capability[i]);
488 printk("\n");
489
490 /*
491 * On SMP, boot_cpu_data holds the common feature set between
492 * all CPUs; so make sure that we indicate which features are
493 * common between the CPUs. The first time this routine gets
494 * executed, c == &boot_cpu_data.
495 */
496 if ( c != &boot_cpu_data ) {
497 /* AND the already accumulated flags with these */
498 for ( i = 0 ; i < NCAPINTS ; i++ )
499 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
500 }
501
502 /* Init Machine Check Exception if available. */
1da177e4 503 mcheck_init(c);
a6c4e076 504}
31ab269a 505
a6c4e076
JF
506void __init identify_boot_cpu(void)
507{
508 identify_cpu(&boot_cpu_data);
509 sysenter_setup();
6fe940d6 510 enable_sep_cpu();
a6c4e076
JF
511 mtrr_bp_init();
512}
3b520b23 513
a6c4e076
JF
514void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
515{
516 BUG_ON(c == &boot_cpu_data);
517 identify_cpu(c);
518 enable_sep_cpu();
519 mtrr_ap_init();
1da177e4
LT
520}
521
522#ifdef CONFIG_X86_HT
3bc9b76b 523void __cpuinit detect_ht(struct cpuinfo_x86 *c)
1da177e4
LT
524{
525 u32 eax, ebx, ecx, edx;
94605eff 526 int index_msb, core_bits;
1da177e4 527
94605eff
SS
528 cpuid(1, &eax, &ebx, &ecx, &edx);
529
63518644 530 if (!cpu_has(c, X86_FEATURE_HT) || cpu_has(c, X86_FEATURE_CMP_LEGACY))
1da177e4
LT
531 return;
532
1da177e4
LT
533 smp_num_siblings = (ebx & 0xff0000) >> 16;
534
535 if (smp_num_siblings == 1) {
536 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
537 } else if (smp_num_siblings > 1 ) {
1da177e4
LT
538
539 if (smp_num_siblings > NR_CPUS) {
4b89aff9
RS
540 printk(KERN_WARNING "CPU: Unsupported number of the "
541 "siblings %d", smp_num_siblings);
1da177e4
LT
542 smp_num_siblings = 1;
543 return;
544 }
94605eff
SS
545
546 index_msb = get_count_order(smp_num_siblings);
4b89aff9 547 c->phys_proc_id = phys_pkg_id((ebx >> 24) & 0xFF, index_msb);
1da177e4
LT
548
549 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
4b89aff9 550 c->phys_proc_id);
3dd9d514 551
94605eff 552 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
3dd9d514 553
94605eff 554 index_msb = get_count_order(smp_num_siblings) ;
3dd9d514 555
94605eff 556 core_bits = get_count_order(c->x86_max_cores);
3dd9d514 557
4b89aff9 558 c->cpu_core_id = phys_pkg_id((ebx >> 24) & 0xFF, index_msb) &
94605eff 559 ((1 << core_bits) - 1);
3dd9d514 560
94605eff 561 if (c->x86_max_cores > 1)
3dd9d514 562 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
4b89aff9 563 c->cpu_core_id);
1da177e4
LT
564 }
565}
566#endif
567
3bc9b76b 568void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
1da177e4
LT
569{
570 char *vendor = NULL;
571
572 if (c->x86_vendor < X86_VENDOR_NUM)
573 vendor = this_cpu->c_vendor;
574 else if (c->cpuid_level >= 0)
575 vendor = c->x86_vendor_id;
576
577 if (vendor && strncmp(c->x86_model_id, vendor, strlen(vendor)))
578 printk("%s ", vendor);
579
580 if (!c->x86_model_id[0])
581 printk("%d86", c->x86);
582 else
583 printk("%s", c->x86_model_id);
584
585 if (c->x86_mask || c->cpuid_level >= 0)
586 printk(" stepping %02x\n", c->x86_mask);
587 else
588 printk("\n");
589}
590
3bc9b76b 591cpumask_t cpu_initialized __cpuinitdata = CPU_MASK_NONE;
1da177e4
LT
592
593/* This is hacky. :)
594 * We're emulating future behavior.
595 * In the future, the cpu-specific init functions will be called implicitly
596 * via the magic of initcalls.
597 * They will insert themselves into the cpu_devs structure.
598 * Then, when cpu_init() is called, we can just iterate over that array.
599 */
600
601extern int intel_cpu_init(void);
602extern int cyrix_init_cpu(void);
603extern int nsc_init_cpu(void);
604extern int amd_init_cpu(void);
605extern int centaur_init_cpu(void);
606extern int transmeta_init_cpu(void);
607extern int rise_init_cpu(void);
608extern int nexgen_init_cpu(void);
609extern int umc_init_cpu(void);
610
611void __init early_cpu_init(void)
612{
613 intel_cpu_init();
614 cyrix_init_cpu();
615 nsc_init_cpu();
616 amd_init_cpu();
617 centaur_init_cpu();
618 transmeta_init_cpu();
619 rise_init_cpu();
620 nexgen_init_cpu();
621 umc_init_cpu();
622 early_cpu_detect();
623
624#ifdef CONFIG_DEBUG_PAGEALLOC
625 /* pse is not compatible with on-the-fly unmapping,
626 * disable it even if the cpus claim to support it.
627 */
628 clear_bit(X86_FEATURE_PSE, boot_cpu_data.x86_capability);
629 disable_pse = 1;
630#endif
631}
62111195 632
7c3576d2 633/* Make sure %fs is initialized properly in idle threads */
f95d47ca
JF
634struct pt_regs * __devinit idle_regs(struct pt_regs *regs)
635{
636 memset(regs, 0, sizeof(struct pt_regs));
7c3576d2 637 regs->xfs = __KERNEL_PERCPU;
f95d47ca
JF
638 return regs;
639}
640
d2cbcc49
RR
641/*
642 * cpu_init() initializes state that is per-CPU. Some data is already
643 * initialized (naturally) in the bootstrap process, such as the GDT
644 * and IDT. We reload them nevertheless, this function acts as a
645 * 'CPU state barrier', nothing should get across.
646 */
647void __cpuinit cpu_init(void)
9ee79a3d 648{
d2cbcc49
RR
649 int cpu = smp_processor_id();
650 struct task_struct *curr = current;
9ee79a3d
JB
651 struct tss_struct * t = &per_cpu(init_tss, cpu);
652 struct thread_struct *thread = &curr->thread;
62111195
JF
653
654 if (cpu_test_and_set(cpu, cpu_initialized)) {
655 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
656 for (;;) local_irq_enable();
657 }
658
659 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
660
661 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
662 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
663 if (tsc_disable && cpu_has_tsc) {
664 printk(KERN_NOTICE "Disabling TSC...\n");
665 /**** FIX-HPA: DOES THIS REALLY BELONG HERE? ****/
666 clear_bit(X86_FEATURE_TSC, boot_cpu_data.x86_capability);
667 set_in_cr4(X86_CR4_TSD);
668 }
669
4d37e7e3 670 load_idt(&idt_descr);
1da177e4 671
1da177e4
LT
672 /*
673 * Set up and load the per-CPU TSS and LDT
674 */
675 atomic_inc(&init_mm.mm_count);
62111195
JF
676 curr->active_mm = &init_mm;
677 if (curr->mm)
678 BUG();
679 enter_lazy_tlb(&init_mm, curr);
1da177e4
LT
680
681 load_esp0(t, thread);
682 set_tss_desc(cpu,t);
683 load_TR_desc();
684 load_LDT(&init_mm.context);
685
22c4e308 686#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
687 /* Set up doublefault TSS pointer in the GDT */
688 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 689#endif
1da177e4 690
464d1a78
JF
691 /* Clear %gs. */
692 asm volatile ("mov %0, %%gs" : : "r" (0));
1da177e4
LT
693
694 /* Clear all 6 debug registers: */
4bb0d3ec
ZA
695 set_debugreg(0, 0);
696 set_debugreg(0, 1);
697 set_debugreg(0, 2);
698 set_debugreg(0, 3);
699 set_debugreg(0, 6);
700 set_debugreg(0, 7);
1da177e4
LT
701
702 /*
703 * Force FPU initialization:
704 */
705 current_thread_info()->status = 0;
706 clear_used_math();
707 mxcsr_feature_mask_init();
708}
e1367daf
LS
709
710#ifdef CONFIG_HOTPLUG_CPU
3bc9b76b 711void __cpuinit cpu_uninit(void)
e1367daf
LS
712{
713 int cpu = raw_smp_processor_id();
714 cpu_clear(cpu, cpu_initialized);
715
716 /* lazy TLB state */
717 per_cpu(cpu_tlbstate, cpu).state = 0;
718 per_cpu(cpu_tlbstate, cpu).active_mm = &init_mm;
719}
720#endif