Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/sparc
[linux-2.6-block.git] / arch / arm64 / include / asm / cputype.h
CommitLineData
9cce7a43
CM
1/*
2 * Copyright (C) 2012 ARM Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16#ifndef __ASM_CPUTYPE_H
17#define __ASM_CPUTYPE_H
18
3e98fdac
JM
19#define INVALID_HWID ULONG_MAX
20
4e6f7084
ZSL
21#define MPIDR_UP_BITMASK (0x1 << 30)
22#define MPIDR_MT_BITMASK (0x1 << 24)
4c7aa002
JM
23#define MPIDR_HWID_BITMASK 0xff00ffffff
24
b058450f
LP
25#define MPIDR_LEVEL_BITS_SHIFT 3
26#define MPIDR_LEVEL_BITS (1 << MPIDR_LEVEL_BITS_SHIFT)
27#define MPIDR_LEVEL_MASK ((1 << MPIDR_LEVEL_BITS) - 1)
28
29#define MPIDR_LEVEL_SHIFT(level) \
30 (((1 << level) >> 1) << MPIDR_LEVEL_BITS_SHIFT)
31
32#define MPIDR_AFFINITY_LEVEL(mpidr, level) \
33 ((mpidr >> MPIDR_LEVEL_SHIFT(level)) & MPIDR_LEVEL_MASK)
34
89c4a306
MR
35#define MIDR_REVISION_MASK 0xf
36#define MIDR_REVISION(midr) ((midr) & MIDR_REVISION_MASK)
37#define MIDR_PARTNUM_SHIFT 4
38#define MIDR_PARTNUM_MASK (0xfff << MIDR_PARTNUM_SHIFT)
39#define MIDR_PARTNUM(midr) \
40 (((midr) & MIDR_PARTNUM_MASK) >> MIDR_PARTNUM_SHIFT)
41#define MIDR_ARCHITECTURE_SHIFT 16
42#define MIDR_ARCHITECTURE_MASK (0xf << MIDR_ARCHITECTURE_SHIFT)
43#define MIDR_ARCHITECTURE(midr) \
44 (((midr) & MIDR_ARCHITECTURE_MASK) >> MIDR_ARCHITECTURE_SHIFT)
45#define MIDR_VARIANT_SHIFT 20
46#define MIDR_VARIANT_MASK (0xf << MIDR_VARIANT_SHIFT)
47#define MIDR_VARIANT(midr) \
48 (((midr) & MIDR_VARIANT_MASK) >> MIDR_VARIANT_SHIFT)
49#define MIDR_IMPLEMENTOR_SHIFT 24
50#define MIDR_IMPLEMENTOR_MASK (0xff << MIDR_IMPLEMENTOR_SHIFT)
51#define MIDR_IMPLEMENTOR(midr) \
52 (((midr) & MIDR_IMPLEMENTOR_MASK) >> MIDR_IMPLEMENTOR_SHIFT)
53
d5370f75 54#define MIDR_CPU_MODEL(imp, partnum) \
301bcfac
AP
55 (((imp) << MIDR_IMPLEMENTOR_SHIFT) | \
56 (0xf << MIDR_ARCHITECTURE_SHIFT) | \
57 ((partnum) << MIDR_PARTNUM_SHIFT))
58
d5370f75
WD
59#define MIDR_CPU_MODEL_MASK (MIDR_IMPLEMENTOR_MASK | MIDR_PARTNUM_MASK | \
60 MIDR_ARCHITECTURE_MASK)
61
62#define MIDR_IS_CPU_MODEL_RANGE(midr, model, rv_min, rv_max) \
63({ \
64 u32 _model = (midr) & MIDR_CPU_MODEL_MASK; \
65 u32 rv = (midr) & (MIDR_REVISION_MASK | MIDR_VARIANT_MASK); \
66 \
67 _model == (model) && rv >= (rv_min) && rv <= (rv_max); \
68 })
69
6d4e11c5
RR
70#define ARM_CPU_IMP_ARM 0x41
71#define ARM_CPU_IMP_APM 0x50
72#define ARM_CPU_IMP_CAVIUM 0x43
9eb8a2cd 73#define ARM_CPU_IMP_BRCM 0x42
d9c1951f 74
6d4e11c5
RR
75#define ARM_CPU_PART_AEM_V8 0xD0F
76#define ARM_CPU_PART_FOUNDATION 0xD00
77#define ARM_CPU_PART_CORTEX_A57 0xD07
78#define ARM_CPU_PART_CORTEX_A53 0xD03
d9c1951f 79
6d4e11c5
RR
80#define APM_CPU_PART_POTENZA 0x000
81
82#define CAVIUM_CPU_PART_THUNDERX 0x0A1
4ad637a4 83
9eb8a2cd
J
84#define BRCM_CPU_PART_VULCAN 0x516
85
d5370f75
WD
86#define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53)
87#define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57)
88#define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX)
89
0359b0e2
JM
90#ifndef __ASSEMBLY__
91
0f54b14e
JM
92#include <asm/sysreg.h>
93
94#define read_cpuid(reg) ({ \
95 u64 __val; \
1cc6ed90 96 asm("mrs_s %0, " __stringify(SYS_ ## reg) : "=r" (__val)); \
0f54b14e
JM
97 __val; \
98})
99
9cce7a43
CM
100/*
101 * The CPU ID never changes at run time, so we might as well tell the
102 * compiler that it's constant. Use this function to read the CPU ID
103 * rather than directly reading processor_id or read_cpuid() directly.
104 */
105static inline u32 __attribute_const__ read_cpuid_id(void)
106{
1cc6ed90 107 return read_cpuid(MIDR_EL1);
9cce7a43
CM
108}
109
d9c1951f
MZ
110static inline u64 __attribute_const__ read_cpuid_mpidr(void)
111{
1cc6ed90 112 return read_cpuid(MPIDR_EL1);
d9c1951f
MZ
113}
114
115static inline unsigned int __attribute_const__ read_cpuid_implementor(void)
116{
89c4a306 117 return MIDR_IMPLEMENTOR(read_cpuid_id());
d9c1951f
MZ
118}
119
120static inline unsigned int __attribute_const__ read_cpuid_part_number(void)
121{
89c4a306 122 return MIDR_PARTNUM(read_cpuid_id());
d9c1951f
MZ
123}
124
9cce7a43
CM
125static inline u32 __attribute_const__ read_cpuid_cachetype(void)
126{
1cc6ed90 127 return read_cpuid(CTR_EL0);
9cce7a43 128}
0359b0e2
JM
129#endif /* __ASSEMBLY__ */
130
9cce7a43 131#endif