arm64: move brk immediate argument definitions to separate header
[linux-2.6-block.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
6933de0c 5 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
21266be9 6 select ARCH_HAS_DEVMEM_IS_ALLOWED
8c2c3df3 7 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 8 select ARCH_HAS_ELF_RANDOMIZE
957e3fac 9 select ARCH_HAS_GCOV_PROFILE_ALL
308c09f1 10 select ARCH_HAS_SG_CHAIN
1f85008e 11 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
c63c8700 12 select ARCH_USE_CMPXCHG_LOCKREF
4badad35 13 select ARCH_SUPPORTS_ATOMIC_RMW
9170100e 14 select ARCH_WANT_OPTIONAL_GPIOLIB
6212a512 15 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 16 select ARCH_WANT_FRAME_POINTERS
f0b7f8a4 17 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 18 select ARM_AMBA
1aee5d7a 19 select ARM_ARCH_TIMER
c4188edc 20 select ARM_GIC
875cbf3e 21 select AUDIT_ARCH_COMPAT_GENERIC
853a33ce 22 select ARM_GIC_V2M if PCI_MSI
021f6537 23 select ARM_GIC_V3
19812729 24 select ARM_GIC_V3_ITS if PCI_MSI
bff60792 25 select ARM_PSCI_FW
adace895 26 select BUILDTIME_EXTABLE_SORT
db2789b5 27 select CLONE_BACKWARDS
7ca2ef33 28 select COMMON_CLK
166936ba 29 select CPU_PM if (SUSPEND || CPU_IDLE)
7bc13fd3 30 select DCACHE_WORD_ACCESS
ef37566c 31 select EDAC_SUPPORT
2f34f173 32 select FRAME_POINTER
d4932f9e 33 select GENERIC_ALLOCATOR
8c2c3df3 34 select GENERIC_CLOCKEVENTS
4b3dc967 35 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 36 select GENERIC_CPU_AUTOPROBE
bf4b558e 37 select GENERIC_EARLY_IOREMAP
2314ee4d 38 select GENERIC_IDLE_POLL_SETUP
8c2c3df3
CM
39 select GENERIC_IRQ_PROBE
40 select GENERIC_IRQ_SHOW
6544e67b 41 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 42 select GENERIC_PCI_IOMAP
65cd4f6c 43 select GENERIC_SCHED_CLOCK
8c2c3df3 44 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
45 select GENERIC_STRNCPY_FROM_USER
46 select GENERIC_STRNLEN_USER
8c2c3df3 47 select GENERIC_TIME_VSYSCALL
a1ddc74a 48 select HANDLE_DOMAIN_IRQ
8c2c3df3 49 select HARDIRQS_SW_RESEND
5284e1b4 50 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 51 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 52 select HAVE_ARCH_BITREVERSE
324420bf 53 select HAVE_ARCH_HUGE_VMAP
9732cafd 54 select HAVE_ARCH_JUMP_LABEL
f1b9032f 55 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
9529247d 56 select HAVE_ARCH_KGDB
8f0d3aa9
DC
57 select HAVE_ARCH_MMAP_RND_BITS
58 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
a1ae65b2 59 select HAVE_ARCH_SECCOMP_FILTER
8c2c3df3 60 select HAVE_ARCH_TRACEHOOK
e54bcde3 61 select HAVE_BPF_JIT
af64d2aa 62 select HAVE_C_RECORDMCOUNT
c0c264ae 63 select HAVE_CC_STACKPROTECTOR
5284e1b4 64 select HAVE_CMPXCHG_DOUBLE
95eff6b2 65 select HAVE_CMPXCHG_LOCAL
9b2a60c4 66 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 67 select HAVE_DEBUG_KMEMLEAK
8c2c3df3 68 select HAVE_DMA_API_DEBUG
6ac2104d 69 select HAVE_DMA_CONTIGUOUS
bd7d38db 70 select HAVE_DYNAMIC_FTRACE
50afc33a 71 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 72 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
73 select HAVE_FUNCTION_TRACER
74 select HAVE_FUNCTION_GRAPH_TRACER
8c2c3df3 75 select HAVE_GENERIC_DMA_COHERENT
8c2c3df3 76 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 77 select HAVE_IRQ_TIME_ACCOUNTING
8c2c3df3 78 select HAVE_MEMBLOCK
55834a77 79 select HAVE_PATA_PLATFORM
8c2c3df3 80 select HAVE_PERF_EVENTS
2ee0d7fd
JP
81 select HAVE_PERF_REGS
82 select HAVE_PERF_USER_STACK_DUMP
5e5f6dc1 83 select HAVE_RCU_TABLE_FREE
055b1212 84 select HAVE_SYSCALL_TRACEPOINTS
876945db 85 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 86 select IRQ_DOMAIN
e8557d1f 87 select IRQ_FORCED_THREADING
fea2acaa 88 select MODULES_USE_ELF_RELA
8c2c3df3
CM
89 select NO_BOOTMEM
90 select OF
91 select OF_EARLY_FLATTREE
9bf14b7c 92 select OF_RESERVED_MEM
8c2c3df3 93 select PERF_USE_VMALLOC
aa1e8ec1
CM
94 select POWER_RESET
95 select POWER_SUPPLY
8c2c3df3
CM
96 select RTC_LIB
97 select SPARSE_IRQ
7ac57a89 98 select SYSCTL_EXCEPTION_TRACE
6c81fe79 99 select HAVE_CONTEXT_TRACKING
14457459 100 select HAVE_ARM_SMCCC
8c2c3df3
CM
101 help
102 ARM 64-bit (AArch64) Linux support.
103
104config 64BIT
105 def_bool y
106
107config ARCH_PHYS_ADDR_T_64BIT
108 def_bool y
109
110config MMU
111 def_bool y
112
8f0d3aa9
DC
113config ARCH_MMAP_RND_BITS_MIN
114 default 14 if ARM64_64K_PAGES
115 default 16 if ARM64_16K_PAGES
116 default 18
117
118# max bits determined by the following formula:
119# VA_BITS - PAGE_SHIFT - 3
120config ARCH_MMAP_RND_BITS_MAX
121 default 19 if ARM64_VA_BITS=36
122 default 24 if ARM64_VA_BITS=39
123 default 27 if ARM64_VA_BITS=42
124 default 30 if ARM64_VA_BITS=47
125 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
126 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
127 default 33 if ARM64_VA_BITS=48
128 default 14 if ARM64_64K_PAGES
129 default 16 if ARM64_16K_PAGES
130 default 18
131
132config ARCH_MMAP_RND_COMPAT_BITS_MIN
133 default 7 if ARM64_64K_PAGES
134 default 9 if ARM64_16K_PAGES
135 default 11
136
137config ARCH_MMAP_RND_COMPAT_BITS_MAX
138 default 16
139
ce816fa8 140config NO_IOPORT_MAP
d1e6dc91 141 def_bool y if !PCI
8c2c3df3
CM
142
143config STACKTRACE_SUPPORT
144 def_bool y
145
bf0c4e04
JVS
146config ILLEGAL_POINTER_VALUE
147 hex
148 default 0xdead000000000000
149
8c2c3df3
CM
150config LOCKDEP_SUPPORT
151 def_bool y
152
153config TRACE_IRQFLAGS_SUPPORT
154 def_bool y
155
c209f799 156config RWSEM_XCHGADD_ALGORITHM
8c2c3df3
CM
157 def_bool y
158
9fb7410f
DM
159config GENERIC_BUG
160 def_bool y
161 depends on BUG
162
163config GENERIC_BUG_RELATIVE_POINTERS
164 def_bool y
165 depends on GENERIC_BUG
166
8c2c3df3
CM
167config GENERIC_HWEIGHT
168 def_bool y
169
170config GENERIC_CSUM
171 def_bool y
172
173config GENERIC_CALIBRATE_DELAY
174 def_bool y
175
19e7640d 176config ZONE_DMA
8c2c3df3
CM
177 def_bool y
178
29e56940
SC
179config HAVE_GENERIC_RCU_GUP
180 def_bool y
181
8c2c3df3
CM
182config ARCH_DMA_ADDR_T_64BIT
183 def_bool y
184
185config NEED_DMA_MAP_STATE
186 def_bool y
187
188config NEED_SG_DMA_LENGTH
189 def_bool y
190
4b3dc967
WD
191config SMP
192 def_bool y
193
8c2c3df3
CM
194config SWIOTLB
195 def_bool y
196
197config IOMMU_HELPER
198 def_bool SWIOTLB
199
4cfb3613
AB
200config KERNEL_MODE_NEON
201 def_bool y
202
92cc15fc
RH
203config FIX_EARLYCON_MEM
204 def_bool y
205
9f25e6ad
KS
206config PGTABLE_LEVELS
207 int
21539939 208 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad
KS
209 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
210 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
211 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
212 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
213 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 214
8c2c3df3
CM
215source "init/Kconfig"
216
217source "kernel/Kconfig.freezer"
218
6a377491 219source "arch/arm64/Kconfig.platforms"
8c2c3df3
CM
220
221menu "Bus support"
222
d1e6dc91
LD
223config PCI
224 bool "PCI support"
225 help
226 This feature enables support for PCI bus system. If you say Y
227 here, the kernel will include drivers and infrastructure code
228 to support PCI bus devices.
229
230config PCI_DOMAINS
231 def_bool PCI
232
233config PCI_DOMAINS_GENERIC
234 def_bool PCI
235
236config PCI_SYSCALL
237 def_bool PCI
238
239source "drivers/pci/Kconfig"
240source "drivers/pci/pcie/Kconfig"
241source "drivers/pci/hotplug/Kconfig"
242
8c2c3df3
CM
243endmenu
244
245menu "Kernel Features"
246
c0a01b84
AP
247menu "ARM errata workarounds via the alternatives framework"
248
249config ARM64_ERRATUM_826319
250 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
251 default y
252 help
253 This option adds an alternative code sequence to work around ARM
254 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
255 AXI master interface and an L2 cache.
256
257 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
258 and is unable to accept a certain write via this interface, it will
259 not progress on read data presented on the read data channel and the
260 system can deadlock.
261
262 The workaround promotes data cache clean instructions to
263 data cache clean-and-invalidate.
264 Please note that this does not necessarily enable the workaround,
265 as it depends on the alternative framework, which will only patch
266 the kernel if an affected CPU is detected.
267
268 If unsure, say Y.
269
270config ARM64_ERRATUM_827319
271 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
272 default y
273 help
274 This option adds an alternative code sequence to work around ARM
275 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
276 master interface and an L2 cache.
277
278 Under certain conditions this erratum can cause a clean line eviction
279 to occur at the same time as another transaction to the same address
280 on the AMBA 5 CHI interface, which can cause data corruption if the
281 interconnect reorders the two transactions.
282
283 The workaround promotes data cache clean instructions to
284 data cache clean-and-invalidate.
285 Please note that this does not necessarily enable the workaround,
286 as it depends on the alternative framework, which will only patch
287 the kernel if an affected CPU is detected.
288
289 If unsure, say Y.
290
291config ARM64_ERRATUM_824069
292 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
293 default y
294 help
295 This option adds an alternative code sequence to work around ARM
296 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
297 to a coherent interconnect.
298
299 If a Cortex-A53 processor is executing a store or prefetch for
300 write instruction at the same time as a processor in another
301 cluster is executing a cache maintenance operation to the same
302 address, then this erratum might cause a clean cache line to be
303 incorrectly marked as dirty.
304
305 The workaround promotes data cache clean instructions to
306 data cache clean-and-invalidate.
307 Please note that this option does not necessarily enable the
308 workaround, as it depends on the alternative framework, which will
309 only patch the kernel if an affected CPU is detected.
310
311 If unsure, say Y.
312
313config ARM64_ERRATUM_819472
314 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
315 default y
316 help
317 This option adds an alternative code sequence to work around ARM
318 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
319 present when it is connected to a coherent interconnect.
320
321 If the processor is executing a load and store exclusive sequence at
322 the same time as a processor in another cluster is executing a cache
323 maintenance operation to the same address, then this erratum might
324 cause data corruption.
325
326 The workaround promotes data cache clean instructions to
327 data cache clean-and-invalidate.
328 Please note that this does not necessarily enable the workaround,
329 as it depends on the alternative framework, which will only patch
330 the kernel if an affected CPU is detected.
331
332 If unsure, say Y.
333
334config ARM64_ERRATUM_832075
335 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
336 default y
337 help
338 This option adds an alternative code sequence to work around ARM
339 erratum 832075 on Cortex-A57 parts up to r1p2.
340
341 Affected Cortex-A57 parts might deadlock when exclusive load/store
342 instructions to Write-Back memory are mixed with Device loads.
343
344 The workaround is to promote device loads to use Load-Acquire
345 semantics.
346 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
347 as it depends on the alternative framework, which will only patch
348 the kernel if an affected CPU is detected.
349
350 If unsure, say Y.
351
352config ARM64_ERRATUM_834220
353 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
354 depends on KVM
355 default y
356 help
357 This option adds an alternative code sequence to work around ARM
358 erratum 834220 on Cortex-A57 parts up to r1p2.
359
360 Affected Cortex-A57 parts might report a Stage 2 translation
361 fault as the result of a Stage 1 fault for load crossing a
362 page boundary when there is a permission or device memory
363 alignment fault at Stage 1 and a translation fault at Stage 2.
364
365 The workaround is to verify that the Stage 1 translation
366 doesn't generate a fault before handling the Stage 2 fault.
367 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
368 as it depends on the alternative framework, which will only patch
369 the kernel if an affected CPU is detected.
370
371 If unsure, say Y.
372
905e8c5d
WD
373config ARM64_ERRATUM_845719
374 bool "Cortex-A53: 845719: a load might read incorrect data"
375 depends on COMPAT
376 default y
377 help
378 This option adds an alternative code sequence to work around ARM
379 erratum 845719 on Cortex-A53 parts up to r0p4.
380
381 When running a compat (AArch32) userspace on an affected Cortex-A53
382 part, a load at EL0 from a virtual address that matches the bottom 32
383 bits of the virtual address used by a recent load at (AArch64) EL1
384 might return incorrect data.
385
386 The workaround is to write the contextidr_el1 register on exception
387 return to a 32-bit task.
388 Please note that this does not necessarily enable the workaround,
389 as it depends on the alternative framework, which will only patch
390 the kernel if an affected CPU is detected.
391
392 If unsure, say Y.
393
df057cc7
WD
394config ARM64_ERRATUM_843419
395 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
396 depends on MODULES
397 default y
398 help
399 This option builds kernel modules using the large memory model in
400 order to avoid the use of the ADRP instruction, which can cause
401 a subsequent memory access to use an incorrect address on Cortex-A53
402 parts up to r0p4.
403
404 Note that the kernel itself must be linked with a version of ld
405 which fixes potentially affected ADRP instructions through the
406 use of veneers.
407
408 If unsure, say Y.
409
94100970
RR
410config CAVIUM_ERRATUM_22375
411 bool "Cavium erratum 22375, 24313"
412 default y
413 help
414 Enable workaround for erratum 22375, 24313.
415
416 This implements two gicv3-its errata workarounds for ThunderX. Both
417 with small impact affecting only ITS table allocation.
418
419 erratum 22375: only alloc 8MB table size
420 erratum 24313: ignore memory access type
421
422 The fixes are in ITS initialization and basically ignore memory access
423 type and table size provided by the TYPER and BASER registers.
424
425 If unsure, say Y.
426
6d4e11c5
RR
427config CAVIUM_ERRATUM_23154
428 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
429 default y
430 help
431 The gicv3 of ThunderX requires a modified version for
432 reading the IAR status to ensure data synchronization
433 (access to icc_iar1_el1 is not sync'ed before and after).
434
435 If unsure, say Y.
436
c0a01b84
AP
437endmenu
438
439
e41ceed0
JL
440choice
441 prompt "Page size"
442 default ARM64_4K_PAGES
443 help
444 Page size (translation granule) configuration.
445
446config ARM64_4K_PAGES
447 bool "4KB"
448 help
449 This feature enables 4KB pages support.
450
44eaacf1
SP
451config ARM64_16K_PAGES
452 bool "16KB"
453 help
454 The system will use 16KB pages support. AArch32 emulation
455 requires applications compiled with 16K (or a multiple of 16K)
456 aligned segments.
457
8c2c3df3 458config ARM64_64K_PAGES
e41ceed0 459 bool "64KB"
8c2c3df3
CM
460 help
461 This feature enables 64KB pages support (4KB by default)
462 allowing only two levels of page tables and faster TLB
db488be3
SP
463 look-up. AArch32 emulation requires applications compiled
464 with 64K aligned segments.
8c2c3df3 465
e41ceed0
JL
466endchoice
467
468choice
469 prompt "Virtual address space size"
470 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 471 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
472 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
473 help
474 Allows choosing one of multiple possible virtual address
475 space sizes. The level of translation table is determined by
476 a combination of page size and virtual address space size.
477
21539939 478config ARM64_VA_BITS_36
56a3f30e 479 bool "36-bit" if EXPERT
21539939
SP
480 depends on ARM64_16K_PAGES
481
e41ceed0
JL
482config ARM64_VA_BITS_39
483 bool "39-bit"
484 depends on ARM64_4K_PAGES
485
486config ARM64_VA_BITS_42
487 bool "42-bit"
488 depends on ARM64_64K_PAGES
489
44eaacf1
SP
490config ARM64_VA_BITS_47
491 bool "47-bit"
492 depends on ARM64_16K_PAGES
493
c79b954b
JL
494config ARM64_VA_BITS_48
495 bool "48-bit"
c79b954b 496
e41ceed0
JL
497endchoice
498
499config ARM64_VA_BITS
500 int
21539939 501 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
502 default 39 if ARM64_VA_BITS_39
503 default 42 if ARM64_VA_BITS_42
44eaacf1 504 default 47 if ARM64_VA_BITS_47
c79b954b 505 default 48 if ARM64_VA_BITS_48
e41ceed0 506
a872013d
WD
507config CPU_BIG_ENDIAN
508 bool "Build big-endian kernel"
509 help
510 Say Y if you plan on running a kernel in big-endian mode.
511
f6e763b9
MB
512config SCHED_MC
513 bool "Multi-core scheduler support"
f6e763b9
MB
514 help
515 Multi-core scheduler support improves the CPU scheduler's decision
516 making when dealing with multi-core CPU chips at a cost of slightly
517 increased overhead in some places. If unsure say N here.
518
519config SCHED_SMT
520 bool "SMT scheduler support"
f6e763b9
MB
521 help
522 Improves the CPU scheduler's decision making when dealing with
523 MultiThreading at a cost of slightly increased overhead in some
524 places. If unsure say N here.
525
8c2c3df3 526config NR_CPUS
62aa9655
GK
527 int "Maximum number of CPUs (2-4096)"
528 range 2 4096
15942853 529 # These have to remain sorted largest to smallest
e3672649 530 default "64"
8c2c3df3 531
9327e2c6
MR
532config HOTPLUG_CPU
533 bool "Support for hot-pluggable CPUs"
217d453d 534 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
535 help
536 Say Y here to experiment with turning CPUs off and on. CPUs
537 can be controlled through /sys/devices/system/cpu.
538
8c2c3df3 539source kernel/Kconfig.preempt
f90df5e2 540source kernel/Kconfig.hz
8c2c3df3 541
83863f25
LA
542config ARCH_SUPPORTS_DEBUG_PAGEALLOC
543 def_bool y
544
8c2c3df3
CM
545config ARCH_HAS_HOLES_MEMORYMODEL
546 def_bool y if SPARSEMEM
547
548config ARCH_SPARSEMEM_ENABLE
549 def_bool y
550 select SPARSEMEM_VMEMMAP_ENABLE
551
552config ARCH_SPARSEMEM_DEFAULT
553 def_bool ARCH_SPARSEMEM_ENABLE
554
555config ARCH_SELECT_MEMORY_MODEL
556 def_bool ARCH_SPARSEMEM_ENABLE
557
558config HAVE_ARCH_PFN_VALID
559 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
560
561config HW_PERF_EVENTS
6475b2d8
MR
562 def_bool y
563 depends on ARM_PMU
8c2c3df3 564
084bd298
SC
565config SYS_SUPPORTS_HUGETLBFS
566 def_bool y
567
084bd298 568config ARCH_WANT_HUGE_PMD_SHARE
21539939 569 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
084bd298 570
af074848
SC
571config HAVE_ARCH_TRANSPARENT_HUGEPAGE
572 def_bool y
573
a41dc0e8
CM
574config ARCH_HAS_CACHE_LINE_SIZE
575 def_bool y
576
8c2c3df3
CM
577source "mm/Kconfig"
578
a1ae65b2
AT
579config SECCOMP
580 bool "Enable seccomp to safely compute untrusted bytecode"
581 ---help---
582 This kernel feature is useful for number crunching applications
583 that may need to compute untrusted bytecode during their
584 execution. By using pipes or other transports made available to
585 the process as file descriptors supporting the read/write
586 syscalls, it's possible to isolate those applications in
587 their own address space using seccomp. Once seccomp is
588 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
589 and the task is only allowed to execute a few safe syscalls
590 defined by each seccomp mode.
591
dfd57bc3
SS
592config PARAVIRT
593 bool "Enable paravirtualization code"
594 help
595 This changes the kernel so it can modify itself when it is run
596 under a hypervisor, potentially improving performance significantly
597 over full virtualization.
598
599config PARAVIRT_TIME_ACCOUNTING
600 bool "Paravirtual steal time accounting"
601 select PARAVIRT
602 default n
603 help
604 Select this option to enable fine granularity task steal time
605 accounting. Time spent executing other tasks in parallel with
606 the current vCPU is discounted from the vCPU power. To account for
607 that, there can be a small performance impact.
608
609 If in doubt, say N here.
610
aa42aa13
SS
611config XEN_DOM0
612 def_bool y
613 depends on XEN
614
615config XEN
c2ba1f7d 616 bool "Xen guest support on ARM64"
aa42aa13 617 depends on ARM64 && OF
83862ccf 618 select SWIOTLB_XEN
dfd57bc3 619 select PARAVIRT
aa42aa13
SS
620 help
621 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
622
d03bb145
SC
623config FORCE_MAX_ZONEORDER
624 int
625 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 626 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 627 default "11"
44eaacf1
SP
628 help
629 The kernel memory allocator divides physically contiguous memory
630 blocks into "zones", where each zone is a power of two number of
631 pages. This option selects the largest power of two that the kernel
632 keeps in the memory allocator. If you need to allocate very large
633 blocks of physically contiguous memory, then you may need to
634 increase this value.
635
636 This config option is actually maximum order plus one. For example,
637 a value of 11 means that the largest free memory block is 2^10 pages.
638
639 We make sure that we can allocate upto a HugePage size for each configuration.
640 Hence we have :
641 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
642
643 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
644 4M allocations matching the default size used by generic code.
d03bb145 645
1b907f46
WD
646menuconfig ARMV8_DEPRECATED
647 bool "Emulate deprecated/obsolete ARMv8 instructions"
648 depends on COMPAT
649 help
650 Legacy software support may require certain instructions
651 that have been deprecated or obsoleted in the architecture.
652
653 Enable this config to enable selective emulation of these
654 features.
655
656 If unsure, say Y
657
658if ARMV8_DEPRECATED
659
660config SWP_EMULATION
661 bool "Emulate SWP/SWPB instructions"
662 help
663 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
664 they are always undefined. Say Y here to enable software
665 emulation of these instructions for userspace using LDXR/STXR.
666
667 In some older versions of glibc [<=2.8] SWP is used during futex
668 trylock() operations with the assumption that the code will not
669 be preempted. This invalid assumption may be more likely to fail
670 with SWP emulation enabled, leading to deadlock of the user
671 application.
672
673 NOTE: when accessing uncached shared regions, LDXR/STXR rely
674 on an external transaction monitoring block called a global
675 monitor to maintain update atomicity. If your system does not
676 implement a global monitor, this option can cause programs that
677 perform SWP operations to uncached memory to deadlock.
678
679 If unsure, say Y
680
681config CP15_BARRIER_EMULATION
682 bool "Emulate CP15 Barrier instructions"
683 help
684 The CP15 barrier instructions - CP15ISB, CP15DSB, and
685 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
686 strongly recommended to use the ISB, DSB, and DMB
687 instructions instead.
688
689 Say Y here to enable software emulation of these
690 instructions for AArch32 userspace code. When this option is
691 enabled, CP15 barrier usage is traced which can help
692 identify software that needs updating.
693
694 If unsure, say Y
695
2d888f48
SP
696config SETEND_EMULATION
697 bool "Emulate SETEND instruction"
698 help
699 The SETEND instruction alters the data-endianness of the
700 AArch32 EL0, and is deprecated in ARMv8.
701
702 Say Y here to enable software emulation of the instruction
703 for AArch32 userspace code.
704
705 Note: All the cpus on the system must have mixed endian support at EL0
706 for this feature to be enabled. If a new CPU - which doesn't support mixed
707 endian - is hotplugged in after this feature has been enabled, there could
708 be unexpected results in the applications.
709
710 If unsure, say Y
1b907f46
WD
711endif
712
0e4a0709
WD
713menu "ARMv8.1 architectural features"
714
715config ARM64_HW_AFDBM
716 bool "Support for hardware updates of the Access and Dirty page flags"
717 default y
718 help
719 The ARMv8.1 architecture extensions introduce support for
720 hardware updates of the access and dirty information in page
721 table entries. When enabled in TCR_EL1 (HA and HD bits) on
722 capable processors, accesses to pages with PTE_AF cleared will
723 set this bit instead of raising an access flag fault.
724 Similarly, writes to read-only pages with the DBM bit set will
725 clear the read-only bit (AP[2]) instead of raising a
726 permission fault.
727
728 Kernels built with this configuration option enabled continue
729 to work on pre-ARMv8.1 hardware and the performance impact is
730 minimal. If unsure, say Y.
731
732config ARM64_PAN
733 bool "Enable support for Privileged Access Never (PAN)"
734 default y
735 help
736 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
737 prevents the kernel or hypervisor from accessing user-space (EL0)
738 memory directly.
739
740 Choosing this option will cause any unprotected (not using
741 copy_to_user et al) memory access to fail with a permission fault.
742
743 The feature is detected at runtime, and will remain as a 'nop'
744 instruction if the cpu does not implement the feature.
745
746config ARM64_LSE_ATOMICS
747 bool "Atomic instructions"
748 help
749 As part of the Large System Extensions, ARMv8.1 introduces new
750 atomic instructions that are designed specifically to scale in
751 very large systems.
752
753 Say Y here to make use of these instructions for the in-kernel
754 atomic routines. This incurs a small overhead on CPUs that do
755 not support these instructions and requires the kernel to be
756 built with binutils >= 2.25.
757
758endmenu
759
57f4959b
JM
760config ARM64_UAO
761 bool "Enable support for User Access Override (UAO)"
762 default y
763 help
764 User Access Override (UAO; part of the ARMv8.2 Extensions)
765 causes the 'unprivileged' variant of the load/store instructions to
766 be overriden to be privileged.
767
768 This option changes get_user() and friends to use the 'unprivileged'
769 variant of the load/store instructions. This ensures that user-space
770 really did have access to the supplied memory. When addr_limit is
771 set to kernel memory the UAO bit will be set, allowing privileged
772 access to kernel memory.
773
774 Choosing this option will cause copy_to_user() et al to use user-space
775 memory permissions.
776
777 The feature is detected at runtime, the kernel will use the
778 regular load/store instructions if the cpu does not implement the
779 feature.
780
8c2c3df3
CM
781endmenu
782
783menu "Boot options"
784
5e89c55e
LP
785config ARM64_ACPI_PARKING_PROTOCOL
786 bool "Enable support for the ARM64 ACPI parking protocol"
787 depends on ACPI
788 help
789 Enable support for the ARM64 ACPI parking protocol. If disabled
790 the kernel will not allow booting through the ARM64 ACPI parking
791 protocol even if the corresponding data is present in the ACPI
792 MADT table.
793
8c2c3df3
CM
794config CMDLINE
795 string "Default kernel command string"
796 default ""
797 help
798 Provide a set of default command-line options at build time by
799 entering them here. As a minimum, you should specify the the
800 root device (e.g. root=/dev/nfs).
801
802config CMDLINE_FORCE
803 bool "Always use the default kernel command string"
804 help
805 Always use the default kernel command string, even if the boot
806 loader passes other arguments to the kernel.
807 This is useful if you cannot or don't want to change the
808 command-line options your boot loader passes to the kernel.
809
f4f75ad5
AB
810config EFI_STUB
811 bool
812
f84d0275
MS
813config EFI
814 bool "UEFI runtime support"
815 depends on OF && !CPU_BIG_ENDIAN
816 select LIBFDT
817 select UCS2_STRING
818 select EFI_PARAMS_FROM_FDT
e15dd494 819 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
820 select EFI_STUB
821 select EFI_ARMSTUB
f84d0275
MS
822 default y
823 help
824 This option provides support for runtime services provided
825 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
826 clock, and platform reset). A UEFI stub is also provided to
827 allow the kernel to be booted as an EFI application. This
828 is only useful on systems that have UEFI firmware.
f84d0275 829
d1ae8c00
YL
830config DMI
831 bool "Enable support for SMBIOS (DMI) tables"
832 depends on EFI
833 default y
834 help
835 This enables SMBIOS/DMI feature for systems.
836
837 This option is only useful on systems that have UEFI firmware.
838 However, even with this option, the resultant kernel should
839 continue to boot on existing non-UEFI platforms.
840
8c2c3df3
CM
841endmenu
842
843menu "Userspace binary formats"
844
845source "fs/Kconfig.binfmt"
846
847config COMPAT
848 bool "Kernel support for 32-bit EL0"
755e70b7 849 depends on ARM64_4K_PAGES || EXPERT
8c2c3df3 850 select COMPAT_BINFMT_ELF
af1839eb 851 select HAVE_UID16
84b9e9b4 852 select OLD_SIGSUSPEND3
51682036 853 select COMPAT_OLD_SIGACTION
8c2c3df3
CM
854 help
855 This option enables support for a 32-bit EL0 running under a 64-bit
856 kernel at EL1. AArch32-specific components such as system calls,
857 the user helper functions, VFP support and the ptrace interface are
858 handled appropriately by the kernel.
859
44eaacf1
SP
860 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
861 that you will only be able to execute AArch32 binaries that were compiled
862 with page size aligned segments.
a8fcd8b1 863
8c2c3df3
CM
864 If you want to execute 32-bit userspace applications, say Y.
865
866config SYSVIPC_COMPAT
867 def_bool y
868 depends on COMPAT && SYSVIPC
869
870endmenu
871
166936ba
LP
872menu "Power management options"
873
874source "kernel/power/Kconfig"
875
876config ARCH_SUSPEND_POSSIBLE
877 def_bool y
878
166936ba
LP
879endmenu
880
1307220d
LP
881menu "CPU Power Management"
882
883source "drivers/cpuidle/Kconfig"
884
52e7e816
RH
885source "drivers/cpufreq/Kconfig"
886
887endmenu
888
8c2c3df3
CM
889source "net/Kconfig"
890
891source "drivers/Kconfig"
892
f84d0275
MS
893source "drivers/firmware/Kconfig"
894
b6a02173
GG
895source "drivers/acpi/Kconfig"
896
8c2c3df3
CM
897source "fs/Kconfig"
898
c3eb5b14
MZ
899source "arch/arm64/kvm/Kconfig"
900
8c2c3df3
CM
901source "arch/arm64/Kconfig.debug"
902
903source "security/Kconfig"
904
905source "crypto/Kconfig"
2c98833a
AB
906if CRYPTO
907source "arch/arm64/crypto/Kconfig"
908endif
8c2c3df3
CM
909
910source "lib/Kconfig"