PM / Hibernate: Call flush_icache_range() on pages restored in-place
[linux-2.6-block.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
6933de0c 5 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
21266be9 6 select ARCH_HAS_DEVMEM_IS_ALLOWED
8c2c3df3 7 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 8 select ARCH_HAS_ELF_RANDOMIZE
957e3fac 9 select ARCH_HAS_GCOV_PROFILE_ALL
308c09f1 10 select ARCH_HAS_SG_CHAIN
1f85008e 11 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
c63c8700 12 select ARCH_USE_CMPXCHG_LOCKREF
4badad35 13 select ARCH_SUPPORTS_ATOMIC_RMW
56166230 14 select ARCH_SUPPORTS_NUMA_BALANCING
9170100e 15 select ARCH_WANT_OPTIONAL_GPIOLIB
6212a512 16 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 17 select ARCH_WANT_FRAME_POINTERS
f0b7f8a4 18 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 19 select ARM_AMBA
1aee5d7a 20 select ARM_ARCH_TIMER
c4188edc 21 select ARM_GIC
875cbf3e 22 select AUDIT_ARCH_COMPAT_GENERIC
853a33ce 23 select ARM_GIC_V2M if PCI_MSI
021f6537 24 select ARM_GIC_V3
19812729 25 select ARM_GIC_V3_ITS if PCI_MSI
bff60792 26 select ARM_PSCI_FW
adace895 27 select BUILDTIME_EXTABLE_SORT
db2789b5 28 select CLONE_BACKWARDS
7ca2ef33 29 select COMMON_CLK
166936ba 30 select CPU_PM if (SUSPEND || CPU_IDLE)
7bc13fd3 31 select DCACHE_WORD_ACCESS
ef37566c 32 select EDAC_SUPPORT
2f34f173 33 select FRAME_POINTER
d4932f9e 34 select GENERIC_ALLOCATOR
8c2c3df3 35 select GENERIC_CLOCKEVENTS
4b3dc967 36 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 37 select GENERIC_CPU_AUTOPROBE
bf4b558e 38 select GENERIC_EARLY_IOREMAP
2314ee4d 39 select GENERIC_IDLE_POLL_SETUP
8c2c3df3
CM
40 select GENERIC_IRQ_PROBE
41 select GENERIC_IRQ_SHOW
6544e67b 42 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 43 select GENERIC_PCI_IOMAP
65cd4f6c 44 select GENERIC_SCHED_CLOCK
8c2c3df3 45 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
46 select GENERIC_STRNCPY_FROM_USER
47 select GENERIC_STRNLEN_USER
8c2c3df3 48 select GENERIC_TIME_VSYSCALL
a1ddc74a 49 select HANDLE_DOMAIN_IRQ
8c2c3df3 50 select HARDIRQS_SW_RESEND
5284e1b4 51 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 52 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 53 select HAVE_ARCH_BITREVERSE
324420bf 54 select HAVE_ARCH_HUGE_VMAP
9732cafd 55 select HAVE_ARCH_JUMP_LABEL
f1b9032f 56 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
9529247d 57 select HAVE_ARCH_KGDB
8f0d3aa9
DC
58 select HAVE_ARCH_MMAP_RND_BITS
59 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
a1ae65b2 60 select HAVE_ARCH_SECCOMP_FILTER
8c2c3df3 61 select HAVE_ARCH_TRACEHOOK
8ee70879
YS
62 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
63 select HAVE_ARM_SMCCC
e54bcde3 64 select HAVE_BPF_JIT
af64d2aa 65 select HAVE_C_RECORDMCOUNT
c0c264ae 66 select HAVE_CC_STACKPROTECTOR
5284e1b4 67 select HAVE_CMPXCHG_DOUBLE
95eff6b2 68 select HAVE_CMPXCHG_LOCAL
8ee70879 69 select HAVE_CONTEXT_TRACKING
9b2a60c4 70 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 71 select HAVE_DEBUG_KMEMLEAK
8c2c3df3 72 select HAVE_DMA_API_DEBUG
6ac2104d 73 select HAVE_DMA_CONTIGUOUS
bd7d38db 74 select HAVE_DYNAMIC_FTRACE
50afc33a 75 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 76 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
77 select HAVE_FUNCTION_TRACER
78 select HAVE_FUNCTION_GRAPH_TRACER
8c2c3df3 79 select HAVE_GENERIC_DMA_COHERENT
8c2c3df3 80 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 81 select HAVE_IRQ_TIME_ACCOUNTING
8c2c3df3 82 select HAVE_MEMBLOCK
1a2db300 83 select HAVE_MEMBLOCK_NODE_MAP if NUMA
55834a77 84 select HAVE_PATA_PLATFORM
8c2c3df3 85 select HAVE_PERF_EVENTS
2ee0d7fd
JP
86 select HAVE_PERF_REGS
87 select HAVE_PERF_USER_STACK_DUMP
5e5f6dc1 88 select HAVE_RCU_TABLE_FREE
055b1212 89 select HAVE_SYSCALL_TRACEPOINTS
876945db 90 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 91 select IRQ_DOMAIN
e8557d1f 92 select IRQ_FORCED_THREADING
fea2acaa 93 select MODULES_USE_ELF_RELA
8c2c3df3
CM
94 select NO_BOOTMEM
95 select OF
96 select OF_EARLY_FLATTREE
8ee70879 97 select OF_NUMA if NUMA && OF
9bf14b7c 98 select OF_RESERVED_MEM
8c2c3df3 99 select PERF_USE_VMALLOC
aa1e8ec1
CM
100 select POWER_RESET
101 select POWER_SUPPLY
8c2c3df3
CM
102 select RTC_LIB
103 select SPARSE_IRQ
7ac57a89 104 select SYSCTL_EXCEPTION_TRACE
8c2c3df3
CM
105 help
106 ARM 64-bit (AArch64) Linux support.
107
108config 64BIT
109 def_bool y
110
111config ARCH_PHYS_ADDR_T_64BIT
112 def_bool y
113
114config MMU
115 def_bool y
116
8f0d3aa9
DC
117config ARCH_MMAP_RND_BITS_MIN
118 default 14 if ARM64_64K_PAGES
119 default 16 if ARM64_16K_PAGES
120 default 18
121
122# max bits determined by the following formula:
123# VA_BITS - PAGE_SHIFT - 3
124config ARCH_MMAP_RND_BITS_MAX
125 default 19 if ARM64_VA_BITS=36
126 default 24 if ARM64_VA_BITS=39
127 default 27 if ARM64_VA_BITS=42
128 default 30 if ARM64_VA_BITS=47
129 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
130 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
131 default 33 if ARM64_VA_BITS=48
132 default 14 if ARM64_64K_PAGES
133 default 16 if ARM64_16K_PAGES
134 default 18
135
136config ARCH_MMAP_RND_COMPAT_BITS_MIN
137 default 7 if ARM64_64K_PAGES
138 default 9 if ARM64_16K_PAGES
139 default 11
140
141config ARCH_MMAP_RND_COMPAT_BITS_MAX
142 default 16
143
ce816fa8 144config NO_IOPORT_MAP
d1e6dc91 145 def_bool y if !PCI
8c2c3df3
CM
146
147config STACKTRACE_SUPPORT
148 def_bool y
149
bf0c4e04
JVS
150config ILLEGAL_POINTER_VALUE
151 hex
152 default 0xdead000000000000
153
8c2c3df3
CM
154config LOCKDEP_SUPPORT
155 def_bool y
156
157config TRACE_IRQFLAGS_SUPPORT
158 def_bool y
159
c209f799 160config RWSEM_XCHGADD_ALGORITHM
8c2c3df3
CM
161 def_bool y
162
9fb7410f
DM
163config GENERIC_BUG
164 def_bool y
165 depends on BUG
166
167config GENERIC_BUG_RELATIVE_POINTERS
168 def_bool y
169 depends on GENERIC_BUG
170
8c2c3df3
CM
171config GENERIC_HWEIGHT
172 def_bool y
173
174config GENERIC_CSUM
175 def_bool y
176
177config GENERIC_CALIBRATE_DELAY
178 def_bool y
179
19e7640d 180config ZONE_DMA
8c2c3df3
CM
181 def_bool y
182
29e56940
SC
183config HAVE_GENERIC_RCU_GUP
184 def_bool y
185
8c2c3df3
CM
186config ARCH_DMA_ADDR_T_64BIT
187 def_bool y
188
189config NEED_DMA_MAP_STATE
190 def_bool y
191
192config NEED_SG_DMA_LENGTH
193 def_bool y
194
4b3dc967
WD
195config SMP
196 def_bool y
197
8c2c3df3
CM
198config SWIOTLB
199 def_bool y
200
201config IOMMU_HELPER
202 def_bool SWIOTLB
203
4cfb3613
AB
204config KERNEL_MODE_NEON
205 def_bool y
206
92cc15fc
RH
207config FIX_EARLYCON_MEM
208 def_bool y
209
9f25e6ad
KS
210config PGTABLE_LEVELS
211 int
21539939 212 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad
KS
213 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
214 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
215 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
216 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
217 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 218
8c2c3df3
CM
219source "init/Kconfig"
220
221source "kernel/Kconfig.freezer"
222
6a377491 223source "arch/arm64/Kconfig.platforms"
8c2c3df3
CM
224
225menu "Bus support"
226
d1e6dc91
LD
227config PCI
228 bool "PCI support"
229 help
230 This feature enables support for PCI bus system. If you say Y
231 here, the kernel will include drivers and infrastructure code
232 to support PCI bus devices.
233
234config PCI_DOMAINS
235 def_bool PCI
236
237config PCI_DOMAINS_GENERIC
238 def_bool PCI
239
240config PCI_SYSCALL
241 def_bool PCI
242
243source "drivers/pci/Kconfig"
d1e6dc91 244
8c2c3df3
CM
245endmenu
246
247menu "Kernel Features"
248
c0a01b84
AP
249menu "ARM errata workarounds via the alternatives framework"
250
251config ARM64_ERRATUM_826319
252 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
253 default y
254 help
255 This option adds an alternative code sequence to work around ARM
256 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
257 AXI master interface and an L2 cache.
258
259 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
260 and is unable to accept a certain write via this interface, it will
261 not progress on read data presented on the read data channel and the
262 system can deadlock.
263
264 The workaround promotes data cache clean instructions to
265 data cache clean-and-invalidate.
266 Please note that this does not necessarily enable the workaround,
267 as it depends on the alternative framework, which will only patch
268 the kernel if an affected CPU is detected.
269
270 If unsure, say Y.
271
272config ARM64_ERRATUM_827319
273 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
274 default y
275 help
276 This option adds an alternative code sequence to work around ARM
277 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
278 master interface and an L2 cache.
279
280 Under certain conditions this erratum can cause a clean line eviction
281 to occur at the same time as another transaction to the same address
282 on the AMBA 5 CHI interface, which can cause data corruption if the
283 interconnect reorders the two transactions.
284
285 The workaround promotes data cache clean instructions to
286 data cache clean-and-invalidate.
287 Please note that this does not necessarily enable the workaround,
288 as it depends on the alternative framework, which will only patch
289 the kernel if an affected CPU is detected.
290
291 If unsure, say Y.
292
293config ARM64_ERRATUM_824069
294 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
295 default y
296 help
297 This option adds an alternative code sequence to work around ARM
298 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
299 to a coherent interconnect.
300
301 If a Cortex-A53 processor is executing a store or prefetch for
302 write instruction at the same time as a processor in another
303 cluster is executing a cache maintenance operation to the same
304 address, then this erratum might cause a clean cache line to be
305 incorrectly marked as dirty.
306
307 The workaround promotes data cache clean instructions to
308 data cache clean-and-invalidate.
309 Please note that this option does not necessarily enable the
310 workaround, as it depends on the alternative framework, which will
311 only patch the kernel if an affected CPU is detected.
312
313 If unsure, say Y.
314
315config ARM64_ERRATUM_819472
316 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
317 default y
318 help
319 This option adds an alternative code sequence to work around ARM
320 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
321 present when it is connected to a coherent interconnect.
322
323 If the processor is executing a load and store exclusive sequence at
324 the same time as a processor in another cluster is executing a cache
325 maintenance operation to the same address, then this erratum might
326 cause data corruption.
327
328 The workaround promotes data cache clean instructions to
329 data cache clean-and-invalidate.
330 Please note that this does not necessarily enable the workaround,
331 as it depends on the alternative framework, which will only patch
332 the kernel if an affected CPU is detected.
333
334 If unsure, say Y.
335
336config ARM64_ERRATUM_832075
337 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
338 default y
339 help
340 This option adds an alternative code sequence to work around ARM
341 erratum 832075 on Cortex-A57 parts up to r1p2.
342
343 Affected Cortex-A57 parts might deadlock when exclusive load/store
344 instructions to Write-Back memory are mixed with Device loads.
345
346 The workaround is to promote device loads to use Load-Acquire
347 semantics.
348 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
349 as it depends on the alternative framework, which will only patch
350 the kernel if an affected CPU is detected.
351
352 If unsure, say Y.
353
354config ARM64_ERRATUM_834220
355 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
356 depends on KVM
357 default y
358 help
359 This option adds an alternative code sequence to work around ARM
360 erratum 834220 on Cortex-A57 parts up to r1p2.
361
362 Affected Cortex-A57 parts might report a Stage 2 translation
363 fault as the result of a Stage 1 fault for load crossing a
364 page boundary when there is a permission or device memory
365 alignment fault at Stage 1 and a translation fault at Stage 2.
366
367 The workaround is to verify that the Stage 1 translation
368 doesn't generate a fault before handling the Stage 2 fault.
369 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
370 as it depends on the alternative framework, which will only patch
371 the kernel if an affected CPU is detected.
372
373 If unsure, say Y.
374
905e8c5d
WD
375config ARM64_ERRATUM_845719
376 bool "Cortex-A53: 845719: a load might read incorrect data"
377 depends on COMPAT
378 default y
379 help
380 This option adds an alternative code sequence to work around ARM
381 erratum 845719 on Cortex-A53 parts up to r0p4.
382
383 When running a compat (AArch32) userspace on an affected Cortex-A53
384 part, a load at EL0 from a virtual address that matches the bottom 32
385 bits of the virtual address used by a recent load at (AArch64) EL1
386 might return incorrect data.
387
388 The workaround is to write the contextidr_el1 register on exception
389 return to a 32-bit task.
390 Please note that this does not necessarily enable the workaround,
391 as it depends on the alternative framework, which will only patch
392 the kernel if an affected CPU is detected.
393
394 If unsure, say Y.
395
df057cc7
WD
396config ARM64_ERRATUM_843419
397 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
398 depends on MODULES
399 default y
fd045f6c 400 select ARM64_MODULE_CMODEL_LARGE
df057cc7
WD
401 help
402 This option builds kernel modules using the large memory model in
403 order to avoid the use of the ADRP instruction, which can cause
404 a subsequent memory access to use an incorrect address on Cortex-A53
405 parts up to r0p4.
406
407 Note that the kernel itself must be linked with a version of ld
408 which fixes potentially affected ADRP instructions through the
409 use of veneers.
410
411 If unsure, say Y.
412
94100970
RR
413config CAVIUM_ERRATUM_22375
414 bool "Cavium erratum 22375, 24313"
415 default y
416 help
417 Enable workaround for erratum 22375, 24313.
418
419 This implements two gicv3-its errata workarounds for ThunderX. Both
420 with small impact affecting only ITS table allocation.
421
422 erratum 22375: only alloc 8MB table size
423 erratum 24313: ignore memory access type
424
425 The fixes are in ITS initialization and basically ignore memory access
426 type and table size provided by the TYPER and BASER registers.
427
428 If unsure, say Y.
429
6d4e11c5
RR
430config CAVIUM_ERRATUM_23154
431 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
432 default y
433 help
434 The gicv3 of ThunderX requires a modified version for
435 reading the IAR status to ensure data synchronization
436 (access to icc_iar1_el1 is not sync'ed before and after).
437
438 If unsure, say Y.
439
104a0c02
AP
440config CAVIUM_ERRATUM_27456
441 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
442 default y
443 help
444 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
445 instructions may cause the icache to become corrupted if it
446 contains data for a non-current ASID. The fix is to
447 invalidate the icache when changing the mm context.
448
449 If unsure, say Y.
450
c0a01b84
AP
451endmenu
452
453
e41ceed0
JL
454choice
455 prompt "Page size"
456 default ARM64_4K_PAGES
457 help
458 Page size (translation granule) configuration.
459
460config ARM64_4K_PAGES
461 bool "4KB"
462 help
463 This feature enables 4KB pages support.
464
44eaacf1
SP
465config ARM64_16K_PAGES
466 bool "16KB"
467 help
468 The system will use 16KB pages support. AArch32 emulation
469 requires applications compiled with 16K (or a multiple of 16K)
470 aligned segments.
471
8c2c3df3 472config ARM64_64K_PAGES
e41ceed0 473 bool "64KB"
8c2c3df3
CM
474 help
475 This feature enables 64KB pages support (4KB by default)
476 allowing only two levels of page tables and faster TLB
db488be3
SP
477 look-up. AArch32 emulation requires applications compiled
478 with 64K aligned segments.
8c2c3df3 479
e41ceed0
JL
480endchoice
481
482choice
483 prompt "Virtual address space size"
484 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 485 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
486 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
487 help
488 Allows choosing one of multiple possible virtual address
489 space sizes. The level of translation table is determined by
490 a combination of page size and virtual address space size.
491
21539939 492config ARM64_VA_BITS_36
56a3f30e 493 bool "36-bit" if EXPERT
21539939
SP
494 depends on ARM64_16K_PAGES
495
e41ceed0
JL
496config ARM64_VA_BITS_39
497 bool "39-bit"
498 depends on ARM64_4K_PAGES
499
500config ARM64_VA_BITS_42
501 bool "42-bit"
502 depends on ARM64_64K_PAGES
503
44eaacf1
SP
504config ARM64_VA_BITS_47
505 bool "47-bit"
506 depends on ARM64_16K_PAGES
507
c79b954b
JL
508config ARM64_VA_BITS_48
509 bool "48-bit"
c79b954b 510
e41ceed0
JL
511endchoice
512
513config ARM64_VA_BITS
514 int
21539939 515 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
516 default 39 if ARM64_VA_BITS_39
517 default 42 if ARM64_VA_BITS_42
44eaacf1 518 default 47 if ARM64_VA_BITS_47
c79b954b 519 default 48 if ARM64_VA_BITS_48
e41ceed0 520
a872013d
WD
521config CPU_BIG_ENDIAN
522 bool "Build big-endian kernel"
523 help
524 Say Y if you plan on running a kernel in big-endian mode.
525
f6e763b9
MB
526config SCHED_MC
527 bool "Multi-core scheduler support"
f6e763b9
MB
528 help
529 Multi-core scheduler support improves the CPU scheduler's decision
530 making when dealing with multi-core CPU chips at a cost of slightly
531 increased overhead in some places. If unsure say N here.
532
533config SCHED_SMT
534 bool "SMT scheduler support"
f6e763b9
MB
535 help
536 Improves the CPU scheduler's decision making when dealing with
537 MultiThreading at a cost of slightly increased overhead in some
538 places. If unsure say N here.
539
8c2c3df3 540config NR_CPUS
62aa9655
GK
541 int "Maximum number of CPUs (2-4096)"
542 range 2 4096
15942853 543 # These have to remain sorted largest to smallest
e3672649 544 default "64"
8c2c3df3 545
9327e2c6
MR
546config HOTPLUG_CPU
547 bool "Support for hot-pluggable CPUs"
217d453d 548 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
549 help
550 Say Y here to experiment with turning CPUs off and on. CPUs
551 can be controlled through /sys/devices/system/cpu.
552
1a2db300
GK
553# Common NUMA Features
554config NUMA
555 bool "Numa Memory Allocation and Scheduler Support"
556 depends on SMP
557 help
558 Enable NUMA (Non Uniform Memory Access) support.
559
560 The kernel will try to allocate memory used by a CPU on the
561 local memory of the CPU and add some more
562 NUMA awareness to the kernel.
563
564config NODES_SHIFT
565 int "Maximum NUMA Nodes (as a power of 2)"
566 range 1 10
567 default "2"
568 depends on NEED_MULTIPLE_NODES
569 help
570 Specify the maximum number of NUMA Nodes available on the target
571 system. Increases memory reserved to accommodate various tables.
572
573config USE_PERCPU_NUMA_NODE_ID
574 def_bool y
575 depends on NUMA
576
8c2c3df3 577source kernel/Kconfig.preempt
f90df5e2 578source kernel/Kconfig.hz
8c2c3df3 579
83863f25
LA
580config ARCH_SUPPORTS_DEBUG_PAGEALLOC
581 def_bool y
582
8c2c3df3
CM
583config ARCH_HAS_HOLES_MEMORYMODEL
584 def_bool y if SPARSEMEM
585
586config ARCH_SPARSEMEM_ENABLE
587 def_bool y
588 select SPARSEMEM_VMEMMAP_ENABLE
589
590config ARCH_SPARSEMEM_DEFAULT
591 def_bool ARCH_SPARSEMEM_ENABLE
592
593config ARCH_SELECT_MEMORY_MODEL
594 def_bool ARCH_SPARSEMEM_ENABLE
595
596config HAVE_ARCH_PFN_VALID
597 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
598
599config HW_PERF_EVENTS
6475b2d8
MR
600 def_bool y
601 depends on ARM_PMU
8c2c3df3 602
084bd298
SC
603config SYS_SUPPORTS_HUGETLBFS
604 def_bool y
605
084bd298 606config ARCH_WANT_HUGE_PMD_SHARE
21539939 607 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
084bd298 608
a41dc0e8
CM
609config ARCH_HAS_CACHE_LINE_SIZE
610 def_bool y
611
8c2c3df3
CM
612source "mm/Kconfig"
613
a1ae65b2
AT
614config SECCOMP
615 bool "Enable seccomp to safely compute untrusted bytecode"
616 ---help---
617 This kernel feature is useful for number crunching applications
618 that may need to compute untrusted bytecode during their
619 execution. By using pipes or other transports made available to
620 the process as file descriptors supporting the read/write
621 syscalls, it's possible to isolate those applications in
622 their own address space using seccomp. Once seccomp is
623 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
624 and the task is only allowed to execute a few safe syscalls
625 defined by each seccomp mode.
626
dfd57bc3
SS
627config PARAVIRT
628 bool "Enable paravirtualization code"
629 help
630 This changes the kernel so it can modify itself when it is run
631 under a hypervisor, potentially improving performance significantly
632 over full virtualization.
633
634config PARAVIRT_TIME_ACCOUNTING
635 bool "Paravirtual steal time accounting"
636 select PARAVIRT
637 default n
638 help
639 Select this option to enable fine granularity task steal time
640 accounting. Time spent executing other tasks in parallel with
641 the current vCPU is discounted from the vCPU power. To account for
642 that, there can be a small performance impact.
643
644 If in doubt, say N here.
645
aa42aa13
SS
646config XEN_DOM0
647 def_bool y
648 depends on XEN
649
650config XEN
c2ba1f7d 651 bool "Xen guest support on ARM64"
aa42aa13 652 depends on ARM64 && OF
83862ccf 653 select SWIOTLB_XEN
dfd57bc3 654 select PARAVIRT
aa42aa13
SS
655 help
656 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
657
d03bb145
SC
658config FORCE_MAX_ZONEORDER
659 int
660 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 661 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 662 default "11"
44eaacf1
SP
663 help
664 The kernel memory allocator divides physically contiguous memory
665 blocks into "zones", where each zone is a power of two number of
666 pages. This option selects the largest power of two that the kernel
667 keeps in the memory allocator. If you need to allocate very large
668 blocks of physically contiguous memory, then you may need to
669 increase this value.
670
671 This config option is actually maximum order plus one. For example,
672 a value of 11 means that the largest free memory block is 2^10 pages.
673
674 We make sure that we can allocate upto a HugePage size for each configuration.
675 Hence we have :
676 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
677
678 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
679 4M allocations matching the default size used by generic code.
d03bb145 680
1b907f46
WD
681menuconfig ARMV8_DEPRECATED
682 bool "Emulate deprecated/obsolete ARMv8 instructions"
683 depends on COMPAT
684 help
685 Legacy software support may require certain instructions
686 that have been deprecated or obsoleted in the architecture.
687
688 Enable this config to enable selective emulation of these
689 features.
690
691 If unsure, say Y
692
693if ARMV8_DEPRECATED
694
695config SWP_EMULATION
696 bool "Emulate SWP/SWPB instructions"
697 help
698 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
699 they are always undefined. Say Y here to enable software
700 emulation of these instructions for userspace using LDXR/STXR.
701
702 In some older versions of glibc [<=2.8] SWP is used during futex
703 trylock() operations with the assumption that the code will not
704 be preempted. This invalid assumption may be more likely to fail
705 with SWP emulation enabled, leading to deadlock of the user
706 application.
707
708 NOTE: when accessing uncached shared regions, LDXR/STXR rely
709 on an external transaction monitoring block called a global
710 monitor to maintain update atomicity. If your system does not
711 implement a global monitor, this option can cause programs that
712 perform SWP operations to uncached memory to deadlock.
713
714 If unsure, say Y
715
716config CP15_BARRIER_EMULATION
717 bool "Emulate CP15 Barrier instructions"
718 help
719 The CP15 barrier instructions - CP15ISB, CP15DSB, and
720 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
721 strongly recommended to use the ISB, DSB, and DMB
722 instructions instead.
723
724 Say Y here to enable software emulation of these
725 instructions for AArch32 userspace code. When this option is
726 enabled, CP15 barrier usage is traced which can help
727 identify software that needs updating.
728
729 If unsure, say Y
730
2d888f48
SP
731config SETEND_EMULATION
732 bool "Emulate SETEND instruction"
733 help
734 The SETEND instruction alters the data-endianness of the
735 AArch32 EL0, and is deprecated in ARMv8.
736
737 Say Y here to enable software emulation of the instruction
738 for AArch32 userspace code.
739
740 Note: All the cpus on the system must have mixed endian support at EL0
741 for this feature to be enabled. If a new CPU - which doesn't support mixed
742 endian - is hotplugged in after this feature has been enabled, there could
743 be unexpected results in the applications.
744
745 If unsure, say Y
1b907f46
WD
746endif
747
0e4a0709
WD
748menu "ARMv8.1 architectural features"
749
750config ARM64_HW_AFDBM
751 bool "Support for hardware updates of the Access and Dirty page flags"
752 default y
753 help
754 The ARMv8.1 architecture extensions introduce support for
755 hardware updates of the access and dirty information in page
756 table entries. When enabled in TCR_EL1 (HA and HD bits) on
757 capable processors, accesses to pages with PTE_AF cleared will
758 set this bit instead of raising an access flag fault.
759 Similarly, writes to read-only pages with the DBM bit set will
760 clear the read-only bit (AP[2]) instead of raising a
761 permission fault.
762
763 Kernels built with this configuration option enabled continue
764 to work on pre-ARMv8.1 hardware and the performance impact is
765 minimal. If unsure, say Y.
766
767config ARM64_PAN
768 bool "Enable support for Privileged Access Never (PAN)"
769 default y
770 help
771 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
772 prevents the kernel or hypervisor from accessing user-space (EL0)
773 memory directly.
774
775 Choosing this option will cause any unprotected (not using
776 copy_to_user et al) memory access to fail with a permission fault.
777
778 The feature is detected at runtime, and will remain as a 'nop'
779 instruction if the cpu does not implement the feature.
780
781config ARM64_LSE_ATOMICS
782 bool "Atomic instructions"
783 help
784 As part of the Large System Extensions, ARMv8.1 introduces new
785 atomic instructions that are designed specifically to scale in
786 very large systems.
787
788 Say Y here to make use of these instructions for the in-kernel
789 atomic routines. This incurs a small overhead on CPUs that do
790 not support these instructions and requires the kernel to be
791 built with binutils >= 2.25.
792
1f364c8c
MZ
793config ARM64_VHE
794 bool "Enable support for Virtualization Host Extensions (VHE)"
795 default y
796 help
797 Virtualization Host Extensions (VHE) allow the kernel to run
798 directly at EL2 (instead of EL1) on processors that support
799 it. This leads to better performance for KVM, as they reduce
800 the cost of the world switch.
801
802 Selecting this option allows the VHE feature to be detected
803 at runtime, and does not affect processors that do not
804 implement this feature.
805
0e4a0709
WD
806endmenu
807
f993318b
WD
808menu "ARMv8.2 architectural features"
809
57f4959b
JM
810config ARM64_UAO
811 bool "Enable support for User Access Override (UAO)"
812 default y
813 help
814 User Access Override (UAO; part of the ARMv8.2 Extensions)
815 causes the 'unprivileged' variant of the load/store instructions to
816 be overriden to be privileged.
817
818 This option changes get_user() and friends to use the 'unprivileged'
819 variant of the load/store instructions. This ensures that user-space
820 really did have access to the supplied memory. When addr_limit is
821 set to kernel memory the UAO bit will be set, allowing privileged
822 access to kernel memory.
823
824 Choosing this option will cause copy_to_user() et al to use user-space
825 memory permissions.
826
827 The feature is detected at runtime, the kernel will use the
828 regular load/store instructions if the cpu does not implement the
829 feature.
830
f993318b
WD
831endmenu
832
fd045f6c
AB
833config ARM64_MODULE_CMODEL_LARGE
834 bool
835
836config ARM64_MODULE_PLTS
837 bool
838 select ARM64_MODULE_CMODEL_LARGE
839 select HAVE_MOD_ARCH_SPECIFIC
840
1e48ef7f
AB
841config RELOCATABLE
842 bool
843 help
844 This builds the kernel as a Position Independent Executable (PIE),
845 which retains all relocation metadata required to relocate the
846 kernel binary at runtime to a different virtual address than the
847 address it was linked at.
848 Since AArch64 uses the RELA relocation format, this requires a
849 relocation pass at runtime even if the kernel is loaded at the
850 same address it was linked at.
851
f80fb3a3
AB
852config RANDOMIZE_BASE
853 bool "Randomize the address of the kernel image"
854 select ARM64_MODULE_PLTS
855 select RELOCATABLE
856 help
857 Randomizes the virtual address at which the kernel image is
858 loaded, as a security feature that deters exploit attempts
859 relying on knowledge of the location of kernel internals.
860
861 It is the bootloader's job to provide entropy, by passing a
862 random u64 value in /chosen/kaslr-seed at kernel entry.
863
2b5fe07a
AB
864 When booting via the UEFI stub, it will invoke the firmware's
865 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
866 to the kernel proper. In addition, it will randomise the physical
867 location of the kernel Image as well.
868
f80fb3a3
AB
869 If unsure, say N.
870
871config RANDOMIZE_MODULE_REGION_FULL
872 bool "Randomize the module region independently from the core kernel"
873 depends on RANDOMIZE_BASE
874 default y
875 help
876 Randomizes the location of the module region without considering the
877 location of the core kernel. This way, it is impossible for modules
878 to leak information about the location of core kernel data structures
879 but it does imply that function calls between modules and the core
880 kernel will need to be resolved via veneers in the module PLT.
881
882 When this option is not set, the module region will be randomized over
883 a limited range that contains the [_stext, _etext] interval of the
884 core kernel, so branch relocations are always in range.
885
8c2c3df3
CM
886endmenu
887
888menu "Boot options"
889
5e89c55e
LP
890config ARM64_ACPI_PARKING_PROTOCOL
891 bool "Enable support for the ARM64 ACPI parking protocol"
892 depends on ACPI
893 help
894 Enable support for the ARM64 ACPI parking protocol. If disabled
895 the kernel will not allow booting through the ARM64 ACPI parking
896 protocol even if the corresponding data is present in the ACPI
897 MADT table.
898
8c2c3df3
CM
899config CMDLINE
900 string "Default kernel command string"
901 default ""
902 help
903 Provide a set of default command-line options at build time by
904 entering them here. As a minimum, you should specify the the
905 root device (e.g. root=/dev/nfs).
906
907config CMDLINE_FORCE
908 bool "Always use the default kernel command string"
909 help
910 Always use the default kernel command string, even if the boot
911 loader passes other arguments to the kernel.
912 This is useful if you cannot or don't want to change the
913 command-line options your boot loader passes to the kernel.
914
f4f75ad5
AB
915config EFI_STUB
916 bool
917
f84d0275
MS
918config EFI
919 bool "UEFI runtime support"
920 depends on OF && !CPU_BIG_ENDIAN
921 select LIBFDT
922 select UCS2_STRING
923 select EFI_PARAMS_FROM_FDT
e15dd494 924 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
925 select EFI_STUB
926 select EFI_ARMSTUB
f84d0275
MS
927 default y
928 help
929 This option provides support for runtime services provided
930 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
931 clock, and platform reset). A UEFI stub is also provided to
932 allow the kernel to be booted as an EFI application. This
933 is only useful on systems that have UEFI firmware.
f84d0275 934
d1ae8c00
YL
935config DMI
936 bool "Enable support for SMBIOS (DMI) tables"
937 depends on EFI
938 default y
939 help
940 This enables SMBIOS/DMI feature for systems.
941
942 This option is only useful on systems that have UEFI firmware.
943 However, even with this option, the resultant kernel should
944 continue to boot on existing non-UEFI platforms.
945
8c2c3df3
CM
946endmenu
947
948menu "Userspace binary formats"
949
950source "fs/Kconfig.binfmt"
951
952config COMPAT
953 bool "Kernel support for 32-bit EL0"
755e70b7 954 depends on ARM64_4K_PAGES || EXPERT
8c2c3df3 955 select COMPAT_BINFMT_ELF
af1839eb 956 select HAVE_UID16
84b9e9b4 957 select OLD_SIGSUSPEND3
51682036 958 select COMPAT_OLD_SIGACTION
8c2c3df3
CM
959 help
960 This option enables support for a 32-bit EL0 running under a 64-bit
961 kernel at EL1. AArch32-specific components such as system calls,
962 the user helper functions, VFP support and the ptrace interface are
963 handled appropriately by the kernel.
964
44eaacf1
SP
965 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
966 that you will only be able to execute AArch32 binaries that were compiled
967 with page size aligned segments.
a8fcd8b1 968
8c2c3df3
CM
969 If you want to execute 32-bit userspace applications, say Y.
970
971config SYSVIPC_COMPAT
972 def_bool y
973 depends on COMPAT && SYSVIPC
974
975endmenu
976
166936ba
LP
977menu "Power management options"
978
979source "kernel/power/Kconfig"
980
981config ARCH_SUSPEND_POSSIBLE
982 def_bool y
983
166936ba
LP
984endmenu
985
1307220d
LP
986menu "CPU Power Management"
987
988source "drivers/cpuidle/Kconfig"
989
52e7e816
RH
990source "drivers/cpufreq/Kconfig"
991
992endmenu
993
8c2c3df3
CM
994source "net/Kconfig"
995
996source "drivers/Kconfig"
997
f84d0275
MS
998source "drivers/firmware/Kconfig"
999
b6a02173
GG
1000source "drivers/acpi/Kconfig"
1001
8c2c3df3
CM
1002source "fs/Kconfig"
1003
c3eb5b14
MZ
1004source "arch/arm64/kvm/Kconfig"
1005
8c2c3df3
CM
1006source "arch/arm64/Kconfig.debug"
1007
1008source "security/Kconfig"
1009
1010source "crypto/Kconfig"
2c98833a
AB
1011if CRYPTO
1012source "arch/arm64/crypto/Kconfig"
1013endif
8c2c3df3
CM
1014
1015source "lib/Kconfig"