ARM: OMAP2+: hwmod: provide a function to return the address space of the MPU RT
[linux-2.6-block.git] / arch / arm / mach-omap2 / omap_hwmod.c
CommitLineData
63c85238
PW
1/*
2 * omap_hwmod implementation for OMAP2/3/4
3 *
550c8092 4 * Copyright (C) 2009-2011 Nokia Corporation
30e105c0 5 * Copyright (C) 2011-2012 Texas Instruments, Inc.
63c85238 6 *
4788da26
PW
7 * Paul Walmsley, Benoît Cousson, Kevin Hilman
8 *
9 * Created in collaboration with (alphabetical order): Thara Gopinath,
10 * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
11 * Sawant, Santosh Shilimkar, Richard Woodruff
63c85238
PW
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 *
74ff3a68
PW
17 * Introduction
18 * ------------
19 * One way to view an OMAP SoC is as a collection of largely unrelated
20 * IP blocks connected by interconnects. The IP blocks include
21 * devices such as ARM processors, audio serial interfaces, UARTs,
22 * etc. Some of these devices, like the DSP, are created by TI;
23 * others, like the SGX, largely originate from external vendors. In
24 * TI's documentation, on-chip devices are referred to as "OMAP
25 * modules." Some of these IP blocks are identical across several
26 * OMAP versions. Others are revised frequently.
63c85238 27 *
74ff3a68
PW
28 * These OMAP modules are tied together by various interconnects.
29 * Most of the address and data flow between modules is via OCP-based
30 * interconnects such as the L3 and L4 buses; but there are other
31 * interconnects that distribute the hardware clock tree, handle idle
32 * and reset signaling, supply power, and connect the modules to
33 * various pads or balls on the OMAP package.
34 *
35 * OMAP hwmod provides a consistent way to describe the on-chip
36 * hardware blocks and their integration into the rest of the chip.
37 * This description can be automatically generated from the TI
38 * hardware database. OMAP hwmod provides a standard, consistent API
39 * to reset, enable, idle, and disable these hardware blocks. And
40 * hwmod provides a way for other core code, such as the Linux device
41 * code or the OMAP power management and address space mapping code,
42 * to query the hardware database.
43 *
44 * Using hwmod
45 * -----------
46 * Drivers won't call hwmod functions directly. That is done by the
47 * omap_device code, and in rare occasions, by custom integration code
48 * in arch/arm/ *omap*. The omap_device code includes functions to
49 * build a struct platform_device using omap_hwmod data, and that is
50 * currently how hwmod data is communicated to drivers and to the
51 * Linux driver model. Most drivers will call omap_hwmod functions only
52 * indirectly, via pm_runtime*() functions.
53 *
54 * From a layering perspective, here is where the OMAP hwmod code
55 * fits into the kernel software stack:
56 *
57 * +-------------------------------+
58 * | Device driver code |
59 * | (e.g., drivers/) |
60 * +-------------------------------+
61 * | Linux driver model |
62 * | (platform_device / |
63 * | platform_driver data/code) |
64 * +-------------------------------+
65 * | OMAP core-driver integration |
66 * |(arch/arm/mach-omap2/devices.c)|
67 * +-------------------------------+
68 * | omap_device code |
69 * | (../plat-omap/omap_device.c) |
70 * +-------------------------------+
71 * ----> | omap_hwmod code/data | <-----
72 * | (../mach-omap2/omap_hwmod*) |
73 * +-------------------------------+
74 * | OMAP clock/PRCM/register fns |
75 * | (__raw_{read,write}l, clk*) |
76 * +-------------------------------+
77 *
78 * Device drivers should not contain any OMAP-specific code or data in
79 * them. They should only contain code to operate the IP block that
80 * the driver is responsible for. This is because these IP blocks can
81 * also appear in other SoCs, either from TI (such as DaVinci) or from
82 * other manufacturers; and drivers should be reusable across other
83 * platforms.
84 *
85 * The OMAP hwmod code also will attempt to reset and idle all on-chip
86 * devices upon boot. The goal here is for the kernel to be
87 * completely self-reliant and independent from bootloaders. This is
88 * to ensure a repeatable configuration, both to ensure consistent
89 * runtime behavior, and to make it easier for others to reproduce
90 * bugs.
91 *
92 * OMAP module activity states
93 * ---------------------------
94 * The hwmod code considers modules to be in one of several activity
95 * states. IP blocks start out in an UNKNOWN state, then once they
96 * are registered via the hwmod code, proceed to the REGISTERED state.
97 * Once their clock names are resolved to clock pointers, the module
98 * enters the CLKS_INITED state; and finally, once the module has been
99 * reset and the integration registers programmed, the INITIALIZED state
100 * is entered. The hwmod code will then place the module into either
101 * the IDLE state to save power, or in the case of a critical system
102 * module, the ENABLED state.
103 *
104 * OMAP core integration code can then call omap_hwmod*() functions
105 * directly to move the module between the IDLE, ENABLED, and DISABLED
106 * states, as needed. This is done during both the PM idle loop, and
107 * in the OMAP core integration code's implementation of the PM runtime
108 * functions.
109 *
110 * References
111 * ----------
112 * This is a partial list.
63c85238
PW
113 * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
114 * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
115 * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
116 * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
117 * - Open Core Protocol Specification 2.2
118 *
119 * To do:
63c85238
PW
120 * - handle IO mapping
121 * - bus throughput & module latency measurement code
122 *
123 * XXX add tests at the beginning of each function to ensure the hwmod is
124 * in the appropriate state
125 * XXX error return values should be checked to ensure that they are
126 * appropriate
127 */
128#undef DEBUG
129
130#include <linux/kernel.h>
131#include <linux/errno.h>
132#include <linux/io.h>
133#include <linux/clk.h>
134#include <linux/delay.h>
135#include <linux/err.h>
136#include <linux/list.h>
137#include <linux/mutex.h>
dc6d1cda 138#include <linux/spinlock.h>
abc2d545 139#include <linux/slab.h>
63c85238 140
4e65331c 141#include "common.h"
ce491cf8 142#include <plat/cpu.h>
1540f214 143#include "clockdomain.h"
72e06d08 144#include "powerdomain.h"
ce491cf8
TL
145#include <plat/clock.h>
146#include <plat/omap_hwmod.h>
5365efbe 147#include <plat/prcm.h>
63c85238 148
59fb659b 149#include "cm2xxx_3xxx.h"
d0f0631d 150#include "cminst44xx.h"
59fb659b 151#include "prm2xxx_3xxx.h"
d198b514 152#include "prm44xx.h"
eaac329d 153#include "prminst44xx.h"
8d9af88f 154#include "mux.h"
63c85238 155
5365efbe
BC
156/* Maximum microseconds to wait for OMAP module to softreset */
157#define MAX_MODULE_SOFTRESET_WAIT 10000
63c85238
PW
158
159/* Name of the OMAP hwmod for the MPU */
5c2c0296 160#define MPU_INITIATOR_NAME "mpu"
63c85238
PW
161
162/* omap_hwmod_list contains all registered struct omap_hwmods */
163static LIST_HEAD(omap_hwmod_list);
164
63c85238
PW
165/* mpu_oh: used to add/remove MPU initiator from sleepdep list */
166static struct omap_hwmod *mpu_oh;
167
63c85238
PW
168
169/* Private functions */
170
171/**
172 * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
173 * @oh: struct omap_hwmod *
174 *
175 * Load the current value of the hwmod OCP_SYSCONFIG register into the
176 * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
177 * OCP_SYSCONFIG register or 0 upon success.
178 */
179static int _update_sysc_cache(struct omap_hwmod *oh)
180{
43b40992
PW
181 if (!oh->class->sysc) {
182 WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
63c85238
PW
183 return -EINVAL;
184 }
185
186 /* XXX ensure module interface clock is up */
187
cc7a1d2a 188 oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
63c85238 189
43b40992 190 if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
883edfdd 191 oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
63c85238
PW
192
193 return 0;
194}
195
196/**
197 * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
198 * @v: OCP_SYSCONFIG value to write
199 * @oh: struct omap_hwmod *
200 *
43b40992
PW
201 * Write @v into the module class' OCP_SYSCONFIG register, if it has
202 * one. No return value.
63c85238
PW
203 */
204static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
205{
43b40992
PW
206 if (!oh->class->sysc) {
207 WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
63c85238
PW
208 return;
209 }
210
211 /* XXX ensure module interface clock is up */
212
233cbe5b
RN
213 /* Module might have lost context, always update cache and register */
214 oh->_sysc_cache = v;
215 omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
63c85238
PW
216}
217
218/**
219 * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
220 * @oh: struct omap_hwmod *
221 * @standbymode: MIDLEMODE field bits
222 * @v: pointer to register contents to modify
223 *
224 * Update the master standby mode bits in @v to be @standbymode for
225 * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
226 * upon error or 0 upon success.
227 */
228static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
229 u32 *v)
230{
358f0e63
TG
231 u32 mstandby_mask;
232 u8 mstandby_shift;
233
43b40992
PW
234 if (!oh->class->sysc ||
235 !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
63c85238
PW
236 return -EINVAL;
237
43b40992
PW
238 if (!oh->class->sysc->sysc_fields) {
239 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
240 return -EINVAL;
241 }
242
43b40992 243 mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
358f0e63
TG
244 mstandby_mask = (0x3 << mstandby_shift);
245
246 *v &= ~mstandby_mask;
247 *v |= __ffs(standbymode) << mstandby_shift;
63c85238
PW
248
249 return 0;
250}
251
252/**
253 * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
254 * @oh: struct omap_hwmod *
255 * @idlemode: SIDLEMODE field bits
256 * @v: pointer to register contents to modify
257 *
258 * Update the slave idle mode bits in @v to be @idlemode for the @oh
259 * hwmod. Does not write to the hardware. Returns -EINVAL upon error
260 * or 0 upon success.
261 */
262static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
263{
358f0e63
TG
264 u32 sidle_mask;
265 u8 sidle_shift;
266
43b40992
PW
267 if (!oh->class->sysc ||
268 !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
63c85238
PW
269 return -EINVAL;
270
43b40992
PW
271 if (!oh->class->sysc->sysc_fields) {
272 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
273 return -EINVAL;
274 }
275
43b40992 276 sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
358f0e63
TG
277 sidle_mask = (0x3 << sidle_shift);
278
279 *v &= ~sidle_mask;
280 *v |= __ffs(idlemode) << sidle_shift;
63c85238
PW
281
282 return 0;
283}
284
285/**
286 * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
287 * @oh: struct omap_hwmod *
288 * @clockact: CLOCKACTIVITY field bits
289 * @v: pointer to register contents to modify
290 *
291 * Update the clockactivity mode bits in @v to be @clockact for the
292 * @oh hwmod. Used for additional powersaving on some modules. Does
293 * not write to the hardware. Returns -EINVAL upon error or 0 upon
294 * success.
295 */
296static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
297{
358f0e63
TG
298 u32 clkact_mask;
299 u8 clkact_shift;
300
43b40992
PW
301 if (!oh->class->sysc ||
302 !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
63c85238
PW
303 return -EINVAL;
304
43b40992
PW
305 if (!oh->class->sysc->sysc_fields) {
306 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
307 return -EINVAL;
308 }
309
43b40992 310 clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
358f0e63
TG
311 clkact_mask = (0x3 << clkact_shift);
312
313 *v &= ~clkact_mask;
314 *v |= clockact << clkact_shift;
63c85238
PW
315
316 return 0;
317}
318
319/**
320 * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
321 * @oh: struct omap_hwmod *
322 * @v: pointer to register contents to modify
323 *
324 * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
325 * error or 0 upon success.
326 */
327static int _set_softreset(struct omap_hwmod *oh, u32 *v)
328{
358f0e63
TG
329 u32 softrst_mask;
330
43b40992
PW
331 if (!oh->class->sysc ||
332 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
63c85238
PW
333 return -EINVAL;
334
43b40992
PW
335 if (!oh->class->sysc->sysc_fields) {
336 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
337 return -EINVAL;
338 }
339
43b40992 340 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
358f0e63
TG
341
342 *v |= softrst_mask;
63c85238
PW
343
344 return 0;
345}
346
726072e5
PW
347/**
348 * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
349 * @oh: struct omap_hwmod *
350 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
351 * @v: pointer to register contents to modify
352 *
353 * Update the module autoidle bit in @v to be @autoidle for the @oh
354 * hwmod. The autoidle bit controls whether the module can gate
355 * internal clocks automatically when it isn't doing anything; the
356 * exact function of this bit varies on a per-module basis. This
357 * function does not write to the hardware. Returns -EINVAL upon
358 * error or 0 upon success.
359 */
360static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
361 u32 *v)
362{
358f0e63
TG
363 u32 autoidle_mask;
364 u8 autoidle_shift;
365
43b40992
PW
366 if (!oh->class->sysc ||
367 !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
726072e5
PW
368 return -EINVAL;
369
43b40992
PW
370 if (!oh->class->sysc->sysc_fields) {
371 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
372 return -EINVAL;
373 }
374
43b40992 375 autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
8985b63d 376 autoidle_mask = (0x1 << autoidle_shift);
358f0e63
TG
377
378 *v &= ~autoidle_mask;
379 *v |= autoidle << autoidle_shift;
726072e5
PW
380
381 return 0;
382}
383
eceec009
G
384/**
385 * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
386 * @oh: struct omap_hwmod *
387 * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
388 *
389 * Set or clear the I/O pad wakeup flag in the mux entries for the
390 * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
391 * in memory. If the hwmod is currently idled, and the new idle
392 * values don't match the previous ones, this function will also
393 * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
394 * currently idled, this function won't touch the hardware: the new
395 * mux settings are written to the SCM PADCTRL registers when the
396 * hwmod is idled. No return value.
397 */
398static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
399{
400 struct omap_device_pad *pad;
401 bool change = false;
402 u16 prev_idle;
403 int j;
404
405 if (!oh->mux || !oh->mux->enabled)
406 return;
407
408 for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
409 pad = oh->mux->pads_dynamic[j];
410
411 if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
412 continue;
413
414 prev_idle = pad->idle;
415
416 if (set_wake)
417 pad->idle |= OMAP_WAKEUP_EN;
418 else
419 pad->idle &= ~OMAP_WAKEUP_EN;
420
421 if (prev_idle != pad->idle)
422 change = true;
423 }
424
425 if (change && oh->_state == _HWMOD_STATE_IDLE)
426 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
427}
428
63c85238
PW
429/**
430 * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
431 * @oh: struct omap_hwmod *
432 *
433 * Allow the hardware module @oh to send wakeups. Returns -EINVAL
434 * upon error or 0 upon success.
435 */
5a7ddcbd 436static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
63c85238 437{
43b40992 438 if (!oh->class->sysc ||
86009eb3 439 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
724019b0
BC
440 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
441 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
63c85238
PW
442 return -EINVAL;
443
43b40992
PW
444 if (!oh->class->sysc->sysc_fields) {
445 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
446 return -EINVAL;
447 }
448
1fe74113
BC
449 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
450 *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
63c85238 451
86009eb3
BC
452 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
453 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
724019b0
BC
454 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
455 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
86009eb3 456
63c85238
PW
457 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
458
459 oh->_int_flags |= _HWMOD_WAKEUP_ENABLED;
460
461 return 0;
462}
463
464/**
465 * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
466 * @oh: struct omap_hwmod *
467 *
468 * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
469 * upon error or 0 upon success.
470 */
5a7ddcbd 471static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
63c85238 472{
43b40992 473 if (!oh->class->sysc ||
86009eb3 474 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
724019b0
BC
475 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
476 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
63c85238
PW
477 return -EINVAL;
478
43b40992
PW
479 if (!oh->class->sysc->sysc_fields) {
480 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
481 return -EINVAL;
482 }
483
1fe74113
BC
484 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
485 *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
63c85238 486
86009eb3
BC
487 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
488 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
724019b0
BC
489 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
490 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
86009eb3 491
63c85238
PW
492 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
493
494 oh->_int_flags &= ~_HWMOD_WAKEUP_ENABLED;
495
496 return 0;
497}
498
499/**
500 * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
501 * @oh: struct omap_hwmod *
502 *
503 * Prevent the hardware module @oh from entering idle while the
504 * hardare module initiator @init_oh is active. Useful when a module
505 * will be accessed by a particular initiator (e.g., if a module will
506 * be accessed by the IVA, there should be a sleepdep between the IVA
507 * initiator and the module). Only applies to modules in smart-idle
570b54c7
PW
508 * mode. If the clockdomain is marked as not needing autodeps, return
509 * 0 without doing anything. Otherwise, returns -EINVAL upon error or
510 * passes along clkdm_add_sleepdep() value upon success.
63c85238
PW
511 */
512static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
513{
514 if (!oh->_clk)
515 return -EINVAL;
516
570b54c7
PW
517 if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
518 return 0;
519
55ed9694 520 return clkdm_add_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
63c85238
PW
521}
522
523/**
524 * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
525 * @oh: struct omap_hwmod *
526 *
527 * Allow the hardware module @oh to enter idle while the hardare
528 * module initiator @init_oh is active. Useful when a module will not
529 * be accessed by a particular initiator (e.g., if a module will not
530 * be accessed by the IVA, there should be no sleepdep between the IVA
531 * initiator and the module). Only applies to modules in smart-idle
570b54c7
PW
532 * mode. If the clockdomain is marked as not needing autodeps, return
533 * 0 without doing anything. Returns -EINVAL upon error or passes
534 * along clkdm_del_sleepdep() value upon success.
63c85238
PW
535 */
536static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
537{
538 if (!oh->_clk)
539 return -EINVAL;
540
570b54c7
PW
541 if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
542 return 0;
543
55ed9694 544 return clkdm_del_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
63c85238
PW
545}
546
547/**
548 * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
549 * @oh: struct omap_hwmod *
550 *
551 * Called from _init_clocks(). Populates the @oh _clk (main
552 * functional clock pointer) if a main_clk is present. Returns 0 on
553 * success or -EINVAL on error.
554 */
555static int _init_main_clk(struct omap_hwmod *oh)
556{
63c85238
PW
557 int ret = 0;
558
50ebdac2 559 if (!oh->main_clk)
63c85238
PW
560 return 0;
561
63403384 562 oh->_clk = omap_clk_get_by_name(oh->main_clk);
dc75925d 563 if (!oh->_clk) {
20383d82
BC
564 pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
565 oh->name, oh->main_clk);
63403384 566 return -EINVAL;
dc75925d 567 }
63c85238 568
63403384
BC
569 if (!oh->_clk->clkdm)
570 pr_warning("omap_hwmod: %s: missing clockdomain for %s.\n",
571 oh->main_clk, oh->_clk->name);
81d7c6ff 572
63c85238
PW
573 return ret;
574}
575
576/**
887adeac 577 * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
63c85238
PW
578 * @oh: struct omap_hwmod *
579 *
580 * Called from _init_clocks(). Populates the @oh OCP slave interface
581 * clock pointers. Returns 0 on success or -EINVAL on error.
582 */
583static int _init_interface_clks(struct omap_hwmod *oh)
584{
63c85238
PW
585 struct clk *c;
586 int i;
587 int ret = 0;
588
589 if (oh->slaves_cnt == 0)
590 return 0;
591
682fdc96
BC
592 for (i = 0; i < oh->slaves_cnt; i++) {
593 struct omap_hwmod_ocp_if *os = oh->slaves[i];
594
50ebdac2 595 if (!os->clk)
63c85238
PW
596 continue;
597
50ebdac2 598 c = omap_clk_get_by_name(os->clk);
dc75925d 599 if (!c) {
20383d82
BC
600 pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
601 oh->name, os->clk);
63c85238 602 ret = -EINVAL;
dc75925d 603 }
63c85238
PW
604 os->_clk = c;
605 }
606
607 return ret;
608}
609
610/**
611 * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
612 * @oh: struct omap_hwmod *
613 *
614 * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
615 * clock pointers. Returns 0 on success or -EINVAL on error.
616 */
617static int _init_opt_clks(struct omap_hwmod *oh)
618{
619 struct omap_hwmod_opt_clk *oc;
620 struct clk *c;
621 int i;
622 int ret = 0;
623
624 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
50ebdac2 625 c = omap_clk_get_by_name(oc->clk);
dc75925d 626 if (!c) {
20383d82
BC
627 pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
628 oh->name, oc->clk);
63c85238 629 ret = -EINVAL;
dc75925d 630 }
63c85238
PW
631 oc->_clk = c;
632 }
633
634 return ret;
635}
636
637/**
638 * _enable_clocks - enable hwmod main clock and interface clocks
639 * @oh: struct omap_hwmod *
640 *
641 * Enables all clocks necessary for register reads and writes to succeed
642 * on the hwmod @oh. Returns 0.
643 */
644static int _enable_clocks(struct omap_hwmod *oh)
645{
63c85238
PW
646 int i;
647
648 pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
649
4d3ae5a9 650 if (oh->_clk)
63c85238
PW
651 clk_enable(oh->_clk);
652
653 if (oh->slaves_cnt > 0) {
682fdc96
BC
654 for (i = 0; i < oh->slaves_cnt; i++) {
655 struct omap_hwmod_ocp_if *os = oh->slaves[i];
63c85238
PW
656 struct clk *c = os->_clk;
657
4d3ae5a9 658 if (c && (os->flags & OCPIF_SWSUP_IDLE))
63c85238
PW
659 clk_enable(c);
660 }
661 }
662
663 /* The opt clocks are controlled by the device driver. */
664
665 return 0;
666}
667
668/**
669 * _disable_clocks - disable hwmod main clock and interface clocks
670 * @oh: struct omap_hwmod *
671 *
672 * Disables the hwmod @oh main functional and interface clocks. Returns 0.
673 */
674static int _disable_clocks(struct omap_hwmod *oh)
675{
63c85238
PW
676 int i;
677
678 pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
679
4d3ae5a9 680 if (oh->_clk)
63c85238
PW
681 clk_disable(oh->_clk);
682
683 if (oh->slaves_cnt > 0) {
682fdc96
BC
684 for (i = 0; i < oh->slaves_cnt; i++) {
685 struct omap_hwmod_ocp_if *os = oh->slaves[i];
63c85238
PW
686 struct clk *c = os->_clk;
687
4d3ae5a9 688 if (c && (os->flags & OCPIF_SWSUP_IDLE))
63c85238
PW
689 clk_disable(c);
690 }
691 }
692
693 /* The opt clocks are controlled by the device driver. */
694
695 return 0;
696}
697
96835af9
BC
698static void _enable_optional_clocks(struct omap_hwmod *oh)
699{
700 struct omap_hwmod_opt_clk *oc;
701 int i;
702
703 pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
704
705 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
706 if (oc->_clk) {
707 pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
708 oc->_clk->name);
709 clk_enable(oc->_clk);
710 }
711}
712
713static void _disable_optional_clocks(struct omap_hwmod *oh)
714{
715 struct omap_hwmod_opt_clk *oc;
716 int i;
717
718 pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
719
720 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
721 if (oc->_clk) {
722 pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
723 oc->_clk->name);
724 clk_disable(oc->_clk);
725 }
726}
727
45c38252
BC
728/**
729 * _enable_module - enable CLKCTRL modulemode on OMAP4
730 * @oh: struct omap_hwmod *
731 *
732 * Enables the PRCM module mode related to the hwmod @oh.
733 * No return value.
734 */
735static void _enable_module(struct omap_hwmod *oh)
736{
737 /* The module mode does not exist prior OMAP4 */
738 if (cpu_is_omap24xx() || cpu_is_omap34xx())
739 return;
740
741 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
742 return;
743
744 pr_debug("omap_hwmod: %s: _enable_module: %d\n",
745 oh->name, oh->prcm.omap4.modulemode);
746
747 omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
748 oh->clkdm->prcm_partition,
749 oh->clkdm->cm_inst,
750 oh->clkdm->clkdm_offs,
751 oh->prcm.omap4.clkctrl_offs);
752}
753
754/**
bfc141e3
BC
755 * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
756 * @oh: struct omap_hwmod *
757 *
758 * Wait for a module @oh to enter slave idle. Returns 0 if the module
759 * does not have an IDLEST bit or if the module successfully enters
760 * slave idle; otherwise, pass along the return value of the
761 * appropriate *_cm*_wait_module_idle() function.
762 */
763static int _omap4_wait_target_disable(struct omap_hwmod *oh)
764{
765 if (!cpu_is_omap44xx())
766 return 0;
767
768 if (!oh)
769 return -EINVAL;
770
771 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
772 return 0;
773
774 if (oh->flags & HWMOD_NO_IDLEST)
775 return 0;
776
777 return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
778 oh->clkdm->cm_inst,
779 oh->clkdm->clkdm_offs,
780 oh->prcm.omap4.clkctrl_offs);
781}
782
212738a4
PW
783/**
784 * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
785 * @oh: struct omap_hwmod *oh
786 *
787 * Count and return the number of MPU IRQs associated with the hwmod
788 * @oh. Used to allocate struct resource data. Returns 0 if @oh is
789 * NULL.
790 */
791static int _count_mpu_irqs(struct omap_hwmod *oh)
792{
793 struct omap_hwmod_irq_info *ohii;
794 int i = 0;
795
796 if (!oh || !oh->mpu_irqs)
797 return 0;
798
799 do {
800 ohii = &oh->mpu_irqs[i++];
801 } while (ohii->irq != -1);
802
cc1b0765 803 return i-1;
212738a4
PW
804}
805
bc614958
PW
806/**
807 * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
808 * @oh: struct omap_hwmod *oh
809 *
810 * Count and return the number of SDMA request lines associated with
811 * the hwmod @oh. Used to allocate struct resource data. Returns 0
812 * if @oh is NULL.
813 */
814static int _count_sdma_reqs(struct omap_hwmod *oh)
815{
816 struct omap_hwmod_dma_info *ohdi;
817 int i = 0;
818
819 if (!oh || !oh->sdma_reqs)
820 return 0;
821
822 do {
823 ohdi = &oh->sdma_reqs[i++];
824 } while (ohdi->dma_req != -1);
825
cc1b0765 826 return i-1;
bc614958
PW
827}
828
78183f3f
PW
829/**
830 * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
831 * @oh: struct omap_hwmod *oh
832 *
833 * Count and return the number of address space ranges associated with
834 * the hwmod @oh. Used to allocate struct resource data. Returns 0
835 * if @oh is NULL.
836 */
837static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
838{
839 struct omap_hwmod_addr_space *mem;
840 int i = 0;
841
842 if (!os || !os->addr)
843 return 0;
844
845 do {
846 mem = &os->addr[i++];
847 } while (mem->pa_start != mem->pa_end);
848
cc1b0765 849 return i-1;
78183f3f
PW
850}
851
63c85238
PW
852/**
853 * _find_mpu_port_index - find hwmod OCP slave port ID intended for MPU use
854 * @oh: struct omap_hwmod *
855 *
856 * Returns the array index of the OCP slave port that the MPU
857 * addresses the device on, or -EINVAL upon error or not found.
858 */
01592df9 859static int __init _find_mpu_port_index(struct omap_hwmod *oh)
63c85238 860{
63c85238
PW
861 int i;
862 int found = 0;
863
864 if (!oh || oh->slaves_cnt == 0)
865 return -EINVAL;
866
682fdc96
BC
867 for (i = 0; i < oh->slaves_cnt; i++) {
868 struct omap_hwmod_ocp_if *os = oh->slaves[i];
869
63c85238
PW
870 if (os->user & OCP_USER_MPU) {
871 found = 1;
872 break;
873 }
874 }
875
876 if (found)
877 pr_debug("omap_hwmod: %s: MPU OCP slave port ID %d\n",
878 oh->name, i);
879 else
880 pr_debug("omap_hwmod: %s: no MPU OCP slave port found\n",
881 oh->name);
882
883 return (found) ? i : -EINVAL;
884}
885
886/**
c9aafd23 887 * _find_mpu_rt_addr_space - return MPU register target address space for @oh
63c85238
PW
888 * @oh: struct omap_hwmod *
889 *
c9aafd23
PW
890 * Returns a pointer to the struct omap_hwmod_addr_space record representing
891 * the register target MPU address space; or returns NULL upon error.
63c85238 892 */
c9aafd23 893static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
63c85238
PW
894{
895 struct omap_hwmod_ocp_if *os;
896 struct omap_hwmod_addr_space *mem;
c9aafd23 897 int found = 0, i = 0;
63c85238 898
c9aafd23 899 if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
63c85238
PW
900 return NULL;
901
c9aafd23 902 os = oh->slaves[oh->_mpu_port_index];
78183f3f
PW
903 if (!os->addr)
904 return NULL;
905
906 do {
907 mem = &os->addr[i++];
908 if (mem->flags & ADDR_TYPE_RT)
63c85238 909 found = 1;
78183f3f 910 } while (!found && mem->pa_start != mem->pa_end);
63c85238 911
c9aafd23 912 return (found) ? mem : NULL;
63c85238
PW
913}
914
915/**
74ff3a68 916 * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
63c85238
PW
917 * @oh: struct omap_hwmod *
918 *
919 * If module is marked as SWSUP_SIDLE, force the module out of slave
920 * idle; otherwise, configure it for smart-idle. If module is marked
921 * as SWSUP_MSUSPEND, force the module out of master standby;
922 * otherwise, configure it for smart-standby. No return value.
923 */
74ff3a68 924static void _enable_sysc(struct omap_hwmod *oh)
63c85238 925{
43b40992 926 u8 idlemode, sf;
63c85238
PW
927 u32 v;
928
43b40992 929 if (!oh->class->sysc)
63c85238
PW
930 return;
931
932 v = oh->_sysc_cache;
43b40992 933 sf = oh->class->sysc->sysc_flags;
63c85238 934
43b40992 935 if (sf & SYSC_HAS_SIDLEMODE) {
63c85238
PW
936 idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
937 HWMOD_IDLEMODE_NO : HWMOD_IDLEMODE_SMART;
938 _set_slave_idlemode(oh, idlemode, &v);
939 }
940
43b40992 941 if (sf & SYSC_HAS_MIDLEMODE) {
724019b0
BC
942 if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
943 idlemode = HWMOD_IDLEMODE_NO;
944 } else {
945 if (sf & SYSC_HAS_ENAWAKEUP)
946 _enable_wakeup(oh, &v);
947 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
948 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
949 else
950 idlemode = HWMOD_IDLEMODE_SMART;
951 }
63c85238
PW
952 _set_master_standbymode(oh, idlemode, &v);
953 }
954
a16b1f7f
PW
955 /*
956 * XXX The clock framework should handle this, by
957 * calling into this code. But this must wait until the
958 * clock structures are tagged with omap_hwmod entries
959 */
43b40992
PW
960 if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
961 (sf & SYSC_HAS_CLOCKACTIVITY))
962 _set_clockactivity(oh, oh->class->sysc->clockact, &v);
63c85238 963
9980ce53
RN
964 /* If slave is in SMARTIDLE, also enable wakeup */
965 if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
5a7ddcbd
KH
966 _enable_wakeup(oh, &v);
967
968 _write_sysconfig(v, oh);
78f26e87
HH
969
970 /*
971 * Set the autoidle bit only after setting the smartidle bit
972 * Setting this will not have any impact on the other modules.
973 */
974 if (sf & SYSC_HAS_AUTOIDLE) {
975 idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
976 0 : 1;
977 _set_module_autoidle(oh, idlemode, &v);
978 _write_sysconfig(v, oh);
979 }
63c85238
PW
980}
981
982/**
74ff3a68 983 * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
63c85238
PW
984 * @oh: struct omap_hwmod *
985 *
986 * If module is marked as SWSUP_SIDLE, force the module into slave
987 * idle; otherwise, configure it for smart-idle. If module is marked
988 * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
989 * configure it for smart-standby. No return value.
990 */
74ff3a68 991static void _idle_sysc(struct omap_hwmod *oh)
63c85238 992{
43b40992 993 u8 idlemode, sf;
63c85238
PW
994 u32 v;
995
43b40992 996 if (!oh->class->sysc)
63c85238
PW
997 return;
998
999 v = oh->_sysc_cache;
43b40992 1000 sf = oh->class->sysc->sysc_flags;
63c85238 1001
43b40992 1002 if (sf & SYSC_HAS_SIDLEMODE) {
63c85238
PW
1003 idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
1004 HWMOD_IDLEMODE_FORCE : HWMOD_IDLEMODE_SMART;
1005 _set_slave_idlemode(oh, idlemode, &v);
1006 }
1007
43b40992 1008 if (sf & SYSC_HAS_MIDLEMODE) {
724019b0
BC
1009 if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
1010 idlemode = HWMOD_IDLEMODE_FORCE;
1011 } else {
1012 if (sf & SYSC_HAS_ENAWAKEUP)
1013 _enable_wakeup(oh, &v);
1014 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1015 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1016 else
1017 idlemode = HWMOD_IDLEMODE_SMART;
1018 }
63c85238
PW
1019 _set_master_standbymode(oh, idlemode, &v);
1020 }
1021
86009eb3
BC
1022 /* If slave is in SMARTIDLE, also enable wakeup */
1023 if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
1024 _enable_wakeup(oh, &v);
1025
63c85238
PW
1026 _write_sysconfig(v, oh);
1027}
1028
1029/**
74ff3a68 1030 * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
63c85238
PW
1031 * @oh: struct omap_hwmod *
1032 *
1033 * Force the module into slave idle and master suspend. No return
1034 * value.
1035 */
74ff3a68 1036static void _shutdown_sysc(struct omap_hwmod *oh)
63c85238
PW
1037{
1038 u32 v;
43b40992 1039 u8 sf;
63c85238 1040
43b40992 1041 if (!oh->class->sysc)
63c85238
PW
1042 return;
1043
1044 v = oh->_sysc_cache;
43b40992 1045 sf = oh->class->sysc->sysc_flags;
63c85238 1046
43b40992 1047 if (sf & SYSC_HAS_SIDLEMODE)
63c85238
PW
1048 _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
1049
43b40992 1050 if (sf & SYSC_HAS_MIDLEMODE)
63c85238
PW
1051 _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
1052
43b40992 1053 if (sf & SYSC_HAS_AUTOIDLE)
726072e5 1054 _set_module_autoidle(oh, 1, &v);
63c85238
PW
1055
1056 _write_sysconfig(v, oh);
1057}
1058
1059/**
1060 * _lookup - find an omap_hwmod by name
1061 * @name: find an omap_hwmod by name
1062 *
1063 * Return a pointer to an omap_hwmod by name, or NULL if not found.
63c85238
PW
1064 */
1065static struct omap_hwmod *_lookup(const char *name)
1066{
1067 struct omap_hwmod *oh, *temp_oh;
1068
1069 oh = NULL;
1070
1071 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
1072 if (!strcmp(name, temp_oh->name)) {
1073 oh = temp_oh;
1074 break;
1075 }
1076 }
1077
1078 return oh;
1079}
6ae76997
BC
1080/**
1081 * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
1082 * @oh: struct omap_hwmod *
1083 *
1084 * Convert a clockdomain name stored in a struct omap_hwmod into a
1085 * clockdomain pointer, and save it into the struct omap_hwmod.
1086 * return -EINVAL if clkdm_name does not exist or if the lookup failed.
1087 */
1088static int _init_clkdm(struct omap_hwmod *oh)
1089{
1090 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1091 return 0;
1092
1093 if (!oh->clkdm_name) {
1094 pr_warning("omap_hwmod: %s: no clkdm_name\n", oh->name);
1095 return -EINVAL;
1096 }
1097
1098 oh->clkdm = clkdm_lookup(oh->clkdm_name);
1099 if (!oh->clkdm) {
1100 pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
1101 oh->name, oh->clkdm_name);
1102 return -EINVAL;
1103 }
1104
1105 pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
1106 oh->name, oh->clkdm_name);
1107
1108 return 0;
1109}
63c85238
PW
1110
1111/**
6ae76997
BC
1112 * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
1113 * well the clockdomain.
63c85238 1114 * @oh: struct omap_hwmod *
97d60162 1115 * @data: not used; pass NULL
63c85238 1116 *
a2debdbd 1117 * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
48d54f3f
PW
1118 * Resolves all clock names embedded in the hwmod. Returns 0 on
1119 * success, or a negative error code on failure.
63c85238 1120 */
97d60162 1121static int _init_clocks(struct omap_hwmod *oh, void *data)
63c85238
PW
1122{
1123 int ret = 0;
1124
48d54f3f
PW
1125 if (oh->_state != _HWMOD_STATE_REGISTERED)
1126 return 0;
63c85238
PW
1127
1128 pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
1129
1130 ret |= _init_main_clk(oh);
1131 ret |= _init_interface_clks(oh);
1132 ret |= _init_opt_clks(oh);
6ae76997 1133 ret |= _init_clkdm(oh);
63c85238 1134
f5c1f84b
BC
1135 if (!ret)
1136 oh->_state = _HWMOD_STATE_CLKS_INITED;
6652271a
BC
1137 else
1138 pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
63c85238 1139
09c35f2f 1140 return ret;
63c85238
PW
1141}
1142
1143/**
1144 * _wait_target_ready - wait for a module to leave slave idle
1145 * @oh: struct omap_hwmod *
1146 *
1147 * Wait for a module @oh to leave slave idle. Returns 0 if the module
1148 * does not have an IDLEST bit or if the module successfully leaves
1149 * slave idle; otherwise, pass along the return value of the
d0f0631d 1150 * appropriate *_cm*_wait_module_ready() function.
63c85238
PW
1151 */
1152static int _wait_target_ready(struct omap_hwmod *oh)
1153{
1154 struct omap_hwmod_ocp_if *os;
1155 int ret;
1156
1157 if (!oh)
1158 return -EINVAL;
1159
1160 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
1161 return 0;
1162
682fdc96 1163 os = oh->slaves[oh->_mpu_port_index];
63c85238 1164
33f7ec81 1165 if (oh->flags & HWMOD_NO_IDLEST)
63c85238
PW
1166 return 0;
1167
1168 /* XXX check module SIDLEMODE */
1169
1170 /* XXX check clock enable states */
1171
1172 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1173 ret = omap2_cm_wait_module_ready(oh->prcm.omap2.module_offs,
1174 oh->prcm.omap2.idlest_reg_id,
1175 oh->prcm.omap2.idlest_idle_bit);
63c85238 1176 } else if (cpu_is_omap44xx()) {
d0f0631d
BC
1177 if (!oh->clkdm)
1178 return -EINVAL;
1179
1180 ret = omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
1181 oh->clkdm->cm_inst,
1182 oh->clkdm->clkdm_offs,
1183 oh->prcm.omap4.clkctrl_offs);
63c85238
PW
1184 } else {
1185 BUG();
1186 };
1187
1188 return ret;
1189}
1190
5365efbe 1191/**
cc1226e7 1192 * _lookup_hardreset - fill register bit info for this hwmod/reset line
5365efbe
BC
1193 * @oh: struct omap_hwmod *
1194 * @name: name of the reset line in the context of this hwmod
cc1226e7 1195 * @ohri: struct omap_hwmod_rst_info * that this function will fill in
5365efbe
BC
1196 *
1197 * Return the bit position of the reset line that match the
1198 * input name. Return -ENOENT if not found.
1199 */
cc1226e7 1200static u8 _lookup_hardreset(struct omap_hwmod *oh, const char *name,
1201 struct omap_hwmod_rst_info *ohri)
5365efbe
BC
1202{
1203 int i;
1204
1205 for (i = 0; i < oh->rst_lines_cnt; i++) {
1206 const char *rst_line = oh->rst_lines[i].name;
1207 if (!strcmp(rst_line, name)) {
cc1226e7 1208 ohri->rst_shift = oh->rst_lines[i].rst_shift;
1209 ohri->st_shift = oh->rst_lines[i].st_shift;
1210 pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
1211 oh->name, __func__, rst_line, ohri->rst_shift,
1212 ohri->st_shift);
5365efbe 1213
cc1226e7 1214 return 0;
5365efbe
BC
1215 }
1216 }
1217
1218 return -ENOENT;
1219}
1220
1221/**
1222 * _assert_hardreset - assert the HW reset line of submodules
1223 * contained in the hwmod module.
1224 * @oh: struct omap_hwmod *
1225 * @name: name of the reset line to lookup and assert
1226 *
1227 * Some IP like dsp, ipu or iva contain processor that require
1228 * an HW reset line to be assert / deassert in order to enable fully
1229 * the IP.
1230 */
1231static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
1232{
cc1226e7 1233 struct omap_hwmod_rst_info ohri;
1234 u8 ret;
5365efbe
BC
1235
1236 if (!oh)
1237 return -EINVAL;
1238
cc1226e7 1239 ret = _lookup_hardreset(oh, name, &ohri);
1240 if (IS_ERR_VALUE(ret))
1241 return ret;
5365efbe
BC
1242
1243 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1244 return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
cc1226e7 1245 ohri.rst_shift);
5365efbe 1246 else if (cpu_is_omap44xx())
eaac329d
BC
1247 return omap4_prminst_assert_hardreset(ohri.rst_shift,
1248 oh->clkdm->pwrdm.ptr->prcm_partition,
1249 oh->clkdm->pwrdm.ptr->prcm_offs,
1250 oh->prcm.omap4.rstctrl_offs);
5365efbe
BC
1251 else
1252 return -EINVAL;
1253}
1254
1255/**
1256 * _deassert_hardreset - deassert the HW reset line of submodules contained
1257 * in the hwmod module.
1258 * @oh: struct omap_hwmod *
1259 * @name: name of the reset line to look up and deassert
1260 *
1261 * Some IP like dsp, ipu or iva contain processor that require
1262 * an HW reset line to be assert / deassert in order to enable fully
1263 * the IP.
1264 */
1265static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
1266{
cc1226e7 1267 struct omap_hwmod_rst_info ohri;
1268 int ret;
5365efbe
BC
1269
1270 if (!oh)
1271 return -EINVAL;
1272
cc1226e7 1273 ret = _lookup_hardreset(oh, name, &ohri);
1274 if (IS_ERR_VALUE(ret))
1275 return ret;
5365efbe 1276
cc1226e7 1277 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1278 ret = omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
1279 ohri.rst_shift,
1280 ohri.st_shift);
1281 } else if (cpu_is_omap44xx()) {
1282 if (ohri.st_shift)
1283 pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
1284 oh->name, name);
eaac329d
BC
1285 ret = omap4_prminst_deassert_hardreset(ohri.rst_shift,
1286 oh->clkdm->pwrdm.ptr->prcm_partition,
1287 oh->clkdm->pwrdm.ptr->prcm_offs,
1288 oh->prcm.omap4.rstctrl_offs);
cc1226e7 1289 } else {
5365efbe 1290 return -EINVAL;
cc1226e7 1291 }
5365efbe 1292
cc1226e7 1293 if (ret == -EBUSY)
5365efbe
BC
1294 pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
1295
cc1226e7 1296 return ret;
5365efbe
BC
1297}
1298
1299/**
1300 * _read_hardreset - read the HW reset line state of submodules
1301 * contained in the hwmod module
1302 * @oh: struct omap_hwmod *
1303 * @name: name of the reset line to look up and read
1304 *
1305 * Return the state of the reset line.
1306 */
1307static int _read_hardreset(struct omap_hwmod *oh, const char *name)
1308{
cc1226e7 1309 struct omap_hwmod_rst_info ohri;
1310 u8 ret;
5365efbe
BC
1311
1312 if (!oh)
1313 return -EINVAL;
1314
cc1226e7 1315 ret = _lookup_hardreset(oh, name, &ohri);
1316 if (IS_ERR_VALUE(ret))
1317 return ret;
5365efbe
BC
1318
1319 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1320 return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
cc1226e7 1321 ohri.st_shift);
5365efbe 1322 } else if (cpu_is_omap44xx()) {
eaac329d
BC
1323 return omap4_prminst_is_hardreset_asserted(ohri.rst_shift,
1324 oh->clkdm->pwrdm.ptr->prcm_partition,
1325 oh->clkdm->pwrdm.ptr->prcm_offs,
1326 oh->prcm.omap4.rstctrl_offs);
5365efbe
BC
1327 } else {
1328 return -EINVAL;
1329 }
1330}
1331
747834ab
PW
1332/**
1333 * _are_any_hardreset_lines_asserted - return true if part of @oh is hard-reset
1334 * @oh: struct omap_hwmod *
1335 *
1336 * If any hardreset line associated with @oh is asserted, then return true.
1337 * Otherwise, if @oh has no hardreset lines associated with it, or if
1338 * no hardreset lines associated with @oh are asserted, then return false.
1339 * This function is used to avoid executing some parts of the IP block
1340 * enable/disable sequence if a hardreset line is set.
1341 */
1342static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
1343{
1344 int i;
1345
1346 if (oh->rst_lines_cnt == 0)
1347 return false;
1348
1349 for (i = 0; i < oh->rst_lines_cnt; i++)
1350 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1351 return true;
1352
1353 return false;
1354}
1355
1356/**
1357 * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
1358 * @oh: struct omap_hwmod *
1359 *
1360 * Disable the PRCM module mode related to the hwmod @oh.
1361 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1362 */
1363static int _omap4_disable_module(struct omap_hwmod *oh)
1364{
1365 int v;
1366
1367 /* The module mode does not exist prior OMAP4 */
1368 if (!cpu_is_omap44xx())
1369 return -EINVAL;
1370
1371 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1372 return -EINVAL;
1373
1374 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1375
1376 omap4_cminst_module_disable(oh->clkdm->prcm_partition,
1377 oh->clkdm->cm_inst,
1378 oh->clkdm->clkdm_offs,
1379 oh->prcm.omap4.clkctrl_offs);
1380
1381 if (_are_any_hardreset_lines_asserted(oh))
1382 return 0;
1383
1384 v = _omap4_wait_target_disable(oh);
1385 if (v)
1386 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1387 oh->name);
1388
1389 return 0;
1390}
1391
63c85238 1392/**
bd36179e 1393 * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
63c85238
PW
1394 * @oh: struct omap_hwmod *
1395 *
1396 * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
30e105c0
PW
1397 * enabled for this to work. Returns -ENOENT if the hwmod cannot be
1398 * reset this way, -EINVAL if the hwmod is in the wrong state,
1399 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
2cb06814
BC
1400 *
1401 * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
bd36179e 1402 * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
2cb06814
BC
1403 * use the SYSCONFIG softreset bit to provide the status.
1404 *
bd36179e
PW
1405 * Note that some IP like McBSP do have reset control but don't have
1406 * reset status.
63c85238 1407 */
bd36179e 1408static int _ocp_softreset(struct omap_hwmod *oh)
63c85238 1409{
387ca5bf 1410 u32 v, softrst_mask;
6f8b7ff5 1411 int c = 0;
96835af9 1412 int ret = 0;
63c85238 1413
43b40992 1414 if (!oh->class->sysc ||
2cb06814 1415 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
30e105c0 1416 return -ENOENT;
63c85238
PW
1417
1418 /* clocks must be on for this operation */
1419 if (oh->_state != _HWMOD_STATE_ENABLED) {
76e5589e
BC
1420 pr_warning("omap_hwmod: %s: reset can only be entered from "
1421 "enabled state\n", oh->name);
63c85238
PW
1422 return -EINVAL;
1423 }
1424
96835af9
BC
1425 /* For some modules, all optionnal clocks need to be enabled as well */
1426 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1427 _enable_optional_clocks(oh);
1428
bd36179e 1429 pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
63c85238
PW
1430
1431 v = oh->_sysc_cache;
96835af9
BC
1432 ret = _set_softreset(oh, &v);
1433 if (ret)
1434 goto dis_opt_clks;
63c85238
PW
1435 _write_sysconfig(v, oh);
1436
d99de7f5
FGL
1437 if (oh->class->sysc->srst_udelay)
1438 udelay(oh->class->sysc->srst_udelay);
1439
2cb06814 1440 if (oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
cc7a1d2a 1441 omap_test_timeout((omap_hwmod_read(oh,
2cb06814
BC
1442 oh->class->sysc->syss_offs)
1443 & SYSS_RESETDONE_MASK),
1444 MAX_MODULE_SOFTRESET_WAIT, c);
387ca5bf
RN
1445 else if (oh->class->sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
1446 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
cc7a1d2a 1447 omap_test_timeout(!(omap_hwmod_read(oh,
2cb06814 1448 oh->class->sysc->sysc_offs)
387ca5bf 1449 & softrst_mask),
2cb06814 1450 MAX_MODULE_SOFTRESET_WAIT, c);
387ca5bf 1451 }
63c85238 1452
5365efbe 1453 if (c == MAX_MODULE_SOFTRESET_WAIT)
76e5589e
BC
1454 pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
1455 oh->name, MAX_MODULE_SOFTRESET_WAIT);
63c85238 1456 else
5365efbe 1457 pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
63c85238
PW
1458
1459 /*
1460 * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
1461 * _wait_target_ready() or _reset()
1462 */
1463
96835af9
BC
1464 ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
1465
1466dis_opt_clks:
1467 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1468 _disable_optional_clocks(oh);
1469
1470 return ret;
63c85238
PW
1471}
1472
bd36179e
PW
1473/**
1474 * _reset - reset an omap_hwmod
1475 * @oh: struct omap_hwmod *
1476 *
30e105c0
PW
1477 * Resets an omap_hwmod @oh. If the module has a custom reset
1478 * function pointer defined, then call it to reset the IP block, and
1479 * pass along its return value to the caller. Otherwise, if the IP
1480 * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
1481 * associated with it, call a function to reset the IP block via that
1482 * method, and pass along the return value to the caller. Finally, if
1483 * the IP block has some hardreset lines associated with it, assert
1484 * all of those, but do _not_ deassert them. (This is because driver
1485 * authors have expressed an apparent requirement to control the
1486 * deassertion of the hardreset lines themselves.)
1487 *
1488 * The default software reset mechanism for most OMAP IP blocks is
1489 * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
1490 * hwmods cannot be reset via this method. Some are not targets and
1491 * therefore have no OCP header registers to access. Others (like the
1492 * IVA) have idiosyncratic reset sequences. So for these relatively
1493 * rare cases, custom reset code can be supplied in the struct
1494 * omap_hwmod_class .reset function pointer. Passes along the return
1495 * value from either _ocp_softreset() or the custom reset function -
1496 * these must return -EINVAL if the hwmod cannot be reset this way or
1497 * if the hwmod is in the wrong state, -ETIMEDOUT if the module did
1498 * not reset in time, or 0 upon success.
bd36179e
PW
1499 */
1500static int _reset(struct omap_hwmod *oh)
1501{
30e105c0 1502 int i, r;
bd36179e
PW
1503
1504 pr_debug("omap_hwmod: %s: resetting\n", oh->name);
1505
30e105c0
PW
1506 if (oh->class->reset) {
1507 r = oh->class->reset(oh);
1508 } else {
1509 if (oh->rst_lines_cnt > 0) {
1510 for (i = 0; i < oh->rst_lines_cnt; i++)
1511 _assert_hardreset(oh, oh->rst_lines[i].name);
1512 return 0;
1513 } else {
1514 r = _ocp_softreset(oh);
1515 if (r == -ENOENT)
1516 r = 0;
1517 }
1518 }
1519
9c8b0ec7 1520 /*
30e105c0
PW
1521 * OCP_SYSCONFIG bits need to be reprogrammed after a
1522 * softreset. The _enable() function should be split to avoid
1523 * the rewrite of the OCP_SYSCONFIG register.
9c8b0ec7 1524 */
2800852a
RN
1525 if (oh->class->sysc) {
1526 _update_sysc_cache(oh);
1527 _enable_sysc(oh);
1528 }
1529
30e105c0 1530 return r;
bd36179e
PW
1531}
1532
63c85238 1533/**
dc6d1cda 1534 * _enable - enable an omap_hwmod
63c85238
PW
1535 * @oh: struct omap_hwmod *
1536 *
1537 * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
dc6d1cda
PW
1538 * register target. Returns -EINVAL if the hwmod is in the wrong
1539 * state or passes along the return value of _wait_target_ready().
63c85238 1540 */
dc6d1cda 1541static int _enable(struct omap_hwmod *oh)
63c85238 1542{
747834ab 1543 int r;
665d0013 1544 int hwsup = 0;
63c85238 1545
34617e2a
BC
1546 pr_debug("omap_hwmod: %s: enabling\n", oh->name);
1547
aacf0941 1548 /*
64813c3f
PW
1549 * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
1550 * state at init. Now that someone is really trying to enable
1551 * them, just ensure that the hwmod mux is set.
aacf0941
RN
1552 */
1553 if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
1554 /*
1555 * If the caller has mux data populated, do the mux'ing
1556 * which wouldn't have been done as part of the _enable()
1557 * done during setup.
1558 */
1559 if (oh->mux)
1560 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
1561
1562 oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
1563 return 0;
1564 }
1565
63c85238
PW
1566 if (oh->_state != _HWMOD_STATE_INITIALIZED &&
1567 oh->_state != _HWMOD_STATE_IDLE &&
1568 oh->_state != _HWMOD_STATE_DISABLED) {
4f8a428d
RK
1569 WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
1570 oh->name);
63c85238
PW
1571 return -EINVAL;
1572 }
1573
31f62866 1574 /*
747834ab
PW
1575 * If an IP block contains HW reset lines and any of them are
1576 * asserted, we let integration code associated with that
1577 * block handle the enable. We've received very little
1578 * information on what those driver authors need, and until
1579 * detailed information is provided and the driver code is
1580 * posted to the public lists, this is probably the best we
1581 * can do.
31f62866 1582 */
747834ab
PW
1583 if (_are_any_hardreset_lines_asserted(oh))
1584 return 0;
63c85238 1585
665d0013
RN
1586 /* Mux pins for device runtime if populated */
1587 if (oh->mux && (!oh->mux->enabled ||
1588 ((oh->_state == _HWMOD_STATE_IDLE) &&
1589 oh->mux->pads_dynamic)))
1590 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
1591
1592 _add_initiator_dep(oh, mpu_oh);
34617e2a 1593
665d0013
RN
1594 if (oh->clkdm) {
1595 /*
1596 * A clockdomain must be in SW_SUP before enabling
1597 * completely the module. The clockdomain can be set
1598 * in HW_AUTO only when the module become ready.
1599 */
1600 hwsup = clkdm_in_hwsup(oh->clkdm);
1601 r = clkdm_hwmod_enable(oh->clkdm, oh);
1602 if (r) {
1603 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
1604 oh->name, oh->clkdm->name, r);
1605 return r;
1606 }
34617e2a 1607 }
665d0013
RN
1608
1609 _enable_clocks(oh);
45c38252 1610 _enable_module(oh);
34617e2a 1611
665d0013
RN
1612 r = _wait_target_ready(oh);
1613 if (!r) {
1614 /*
1615 * Set the clockdomain to HW_AUTO only if the target is ready,
1616 * assuming that the previous state was HW_AUTO
1617 */
1618 if (oh->clkdm && hwsup)
1619 clkdm_allow_idle(oh->clkdm);
1620
1621 oh->_state = _HWMOD_STATE_ENABLED;
1622
1623 /* Access the sysconfig only if the target is ready */
1624 if (oh->class->sysc) {
1625 if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
1626 _update_sysc_cache(oh);
1627 _enable_sysc(oh);
1628 }
1629 } else {
1630 _disable_clocks(oh);
1631 pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
1632 oh->name, r);
34617e2a 1633
665d0013
RN
1634 if (oh->clkdm)
1635 clkdm_hwmod_disable(oh->clkdm, oh);
9a23dfe1
BC
1636 }
1637
63c85238
PW
1638 return r;
1639}
1640
1641/**
dc6d1cda 1642 * _idle - idle an omap_hwmod
63c85238
PW
1643 * @oh: struct omap_hwmod *
1644 *
1645 * Idles an omap_hwmod @oh. This should be called once the hwmod has
dc6d1cda
PW
1646 * no further work. Returns -EINVAL if the hwmod is in the wrong
1647 * state or returns 0.
63c85238 1648 */
dc6d1cda 1649static int _idle(struct omap_hwmod *oh)
63c85238 1650{
34617e2a
BC
1651 pr_debug("omap_hwmod: %s: idling\n", oh->name);
1652
63c85238 1653 if (oh->_state != _HWMOD_STATE_ENABLED) {
4f8a428d
RK
1654 WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
1655 oh->name);
63c85238
PW
1656 return -EINVAL;
1657 }
1658
747834ab
PW
1659 if (_are_any_hardreset_lines_asserted(oh))
1660 return 0;
1661
43b40992 1662 if (oh->class->sysc)
74ff3a68 1663 _idle_sysc(oh);
63c85238 1664 _del_initiator_dep(oh, mpu_oh);
bfc141e3
BC
1665
1666 _omap4_disable_module(oh);
1667
45c38252
BC
1668 /*
1669 * The module must be in idle mode before disabling any parents
1670 * clocks. Otherwise, the parent clock might be disabled before
1671 * the module transition is done, and thus will prevent the
1672 * transition to complete properly.
1673 */
1674 _disable_clocks(oh);
665d0013
RN
1675 if (oh->clkdm)
1676 clkdm_hwmod_disable(oh->clkdm, oh);
63c85238 1677
8d9af88f 1678 /* Mux pins for device idle if populated */
029268e4 1679 if (oh->mux && oh->mux->pads_dynamic)
8d9af88f
TL
1680 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
1681
63c85238
PW
1682 oh->_state = _HWMOD_STATE_IDLE;
1683
1684 return 0;
1685}
1686
9599217a
KVA
1687/**
1688 * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
1689 * @oh: struct omap_hwmod *
1690 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
1691 *
1692 * Sets the IP block's OCP autoidle bit in hardware, and updates our
1693 * local copy. Intended to be used by drivers that require
1694 * direct manipulation of the AUTOIDLE bits.
1695 * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
1696 * along the return value from _set_module_autoidle().
1697 *
1698 * Any users of this function should be scrutinized carefully.
1699 */
1700int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
1701{
1702 u32 v;
1703 int retval = 0;
1704 unsigned long flags;
1705
1706 if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
1707 return -EINVAL;
1708
1709 spin_lock_irqsave(&oh->_lock, flags);
1710
1711 v = oh->_sysc_cache;
1712
1713 retval = _set_module_autoidle(oh, autoidle, &v);
1714
1715 if (!retval)
1716 _write_sysconfig(v, oh);
1717
1718 spin_unlock_irqrestore(&oh->_lock, flags);
1719
1720 return retval;
1721}
1722
63c85238
PW
1723/**
1724 * _shutdown - shutdown an omap_hwmod
1725 * @oh: struct omap_hwmod *
1726 *
1727 * Shut down an omap_hwmod @oh. This should be called when the driver
1728 * used for the hwmod is removed or unloaded or if the driver is not
1729 * used by the system. Returns -EINVAL if the hwmod is in the wrong
1730 * state or returns 0.
1731 */
1732static int _shutdown(struct omap_hwmod *oh)
1733{
9c8b0ec7 1734 int ret, i;
e4dc8f50
PW
1735 u8 prev_state;
1736
63c85238
PW
1737 if (oh->_state != _HWMOD_STATE_IDLE &&
1738 oh->_state != _HWMOD_STATE_ENABLED) {
4f8a428d
RK
1739 WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
1740 oh->name);
63c85238
PW
1741 return -EINVAL;
1742 }
1743
747834ab
PW
1744 if (_are_any_hardreset_lines_asserted(oh))
1745 return 0;
1746
63c85238
PW
1747 pr_debug("omap_hwmod: %s: disabling\n", oh->name);
1748
e4dc8f50
PW
1749 if (oh->class->pre_shutdown) {
1750 prev_state = oh->_state;
1751 if (oh->_state == _HWMOD_STATE_IDLE)
dc6d1cda 1752 _enable(oh);
e4dc8f50
PW
1753 ret = oh->class->pre_shutdown(oh);
1754 if (ret) {
1755 if (prev_state == _HWMOD_STATE_IDLE)
dc6d1cda 1756 _idle(oh);
e4dc8f50
PW
1757 return ret;
1758 }
1759 }
1760
6481c73c
MV
1761 if (oh->class->sysc) {
1762 if (oh->_state == _HWMOD_STATE_IDLE)
1763 _enable(oh);
74ff3a68 1764 _shutdown_sysc(oh);
6481c73c 1765 }
5365efbe 1766
3827f949
BC
1767 /* clocks and deps are already disabled in idle */
1768 if (oh->_state == _HWMOD_STATE_ENABLED) {
1769 _del_initiator_dep(oh, mpu_oh);
1770 /* XXX what about the other system initiators here? dma, dsp */
bfc141e3 1771 _omap4_disable_module(oh);
45c38252 1772 _disable_clocks(oh);
665d0013
RN
1773 if (oh->clkdm)
1774 clkdm_hwmod_disable(oh->clkdm, oh);
3827f949 1775 }
63c85238
PW
1776 /* XXX Should this code also force-disable the optional clocks? */
1777
9c8b0ec7
PW
1778 for (i = 0; i < oh->rst_lines_cnt; i++)
1779 _assert_hardreset(oh, oh->rst_lines[i].name);
31f62866 1780
8d9af88f
TL
1781 /* Mux pins to safe mode or use populated off mode values */
1782 if (oh->mux)
1783 omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
63c85238
PW
1784
1785 oh->_state = _HWMOD_STATE_DISABLED;
1786
1787 return 0;
1788}
1789
381d033a
PW
1790/**
1791 * _init_mpu_rt_base - populate the virtual address for a hwmod
1792 * @oh: struct omap_hwmod * to locate the virtual address
1793 *
1794 * Cache the virtual address used by the MPU to access this IP block's
1795 * registers. This address is needed early so the OCP registers that
1796 * are part of the device's address space can be ioremapped properly.
1797 * No return value.
1798 */
1799static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
1800{
c9aafd23
PW
1801 struct omap_hwmod_addr_space *mem;
1802 void __iomem *va_start;
1803
1804 if (!oh)
1805 return;
1806
381d033a
PW
1807 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
1808 return;
1809
c9aafd23
PW
1810 mem = _find_mpu_rt_addr_space(oh);
1811 if (!mem) {
1812 pr_debug("omap_hwmod: %s: no MPU register target found\n",
1813 oh->name);
1814 return;
1815 }
1816
1817 va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
1818 if (!va_start) {
1819 pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
1820 return;
1821 }
1822
1823 pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
1824 oh->name, va_start);
1825
1826 oh->_mpu_rt_va = va_start;
381d033a
PW
1827}
1828
1829/**
1830 * _init - initialize internal data for the hwmod @oh
1831 * @oh: struct omap_hwmod *
1832 * @n: (unused)
1833 *
1834 * Look up the clocks and the address space used by the MPU to access
1835 * registers belonging to the hwmod @oh. @oh must already be
1836 * registered at this point. This is the first of two phases for
1837 * hwmod initialization. Code called here does not touch any hardware
1838 * registers, it simply prepares internal data structures. Returns 0
1839 * upon success or if the hwmod isn't registered, or -EINVAL upon
1840 * failure.
1841 */
1842static int __init _init(struct omap_hwmod *oh, void *data)
1843{
1844 int r;
1845
1846 if (oh->_state != _HWMOD_STATE_REGISTERED)
1847 return 0;
1848
1849 _init_mpu_rt_base(oh, NULL);
1850
1851 r = _init_clocks(oh, NULL);
1852 if (IS_ERR_VALUE(r)) {
1853 WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
1854 return -EINVAL;
1855 }
1856
1857 oh->_state = _HWMOD_STATE_INITIALIZED;
1858
1859 return 0;
1860}
1861
63c85238 1862/**
64813c3f 1863 * _setup_iclk_autoidle - configure an IP block's interface clocks
63c85238
PW
1864 * @oh: struct omap_hwmod *
1865 *
64813c3f
PW
1866 * Set up the module's interface clocks. XXX This function is still mostly
1867 * a stub; implementing this properly requires iclk autoidle usecounting in
1868 * the clock code. No return value.
63c85238 1869 */
64813c3f 1870static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
63c85238 1871{
64813c3f 1872 int i;
97d60162 1873
381d033a 1874 if (oh->_state != _HWMOD_STATE_INITIALIZED)
64813c3f 1875 return;
48d54f3f 1876
64813c3f
PW
1877 for (i = 0; i < oh->slaves_cnt; i++) {
1878 struct omap_hwmod_ocp_if *os = oh->slaves[i];
1879 struct clk *c = os->_clk;
63c85238 1880
64813c3f
PW
1881 if (!c)
1882 continue;
63c85238 1883
64813c3f
PW
1884 if (os->flags & OCPIF_SWSUP_IDLE) {
1885 /* XXX omap_iclk_deny_idle(c); */
1886 } else {
1887 /* XXX omap_iclk_allow_idle(c); */
1888 clk_enable(c);
63c85238
PW
1889 }
1890 }
1891
64813c3f
PW
1892 return;
1893}
1894
1895/**
1896 * _setup_reset - reset an IP block during the setup process
1897 * @oh: struct omap_hwmod *
1898 *
1899 * Reset the IP block corresponding to the hwmod @oh during the setup
1900 * process. The IP block is first enabled so it can be successfully
1901 * reset. Returns 0 upon success or a negative error code upon
1902 * failure.
1903 */
1904static int __init _setup_reset(struct omap_hwmod *oh)
1905{
1906 int r;
1907
1908 if (oh->_state != _HWMOD_STATE_INITIALIZED)
1909 return -EINVAL;
63c85238 1910
747834ab
PW
1911 if (oh->rst_lines_cnt == 0) {
1912 r = _enable(oh);
1913 if (r) {
1914 pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
1915 oh->name, oh->_state);
1916 return -EINVAL;
1917 }
9a23dfe1 1918 }
63c85238 1919
2800852a 1920 if (!(oh->flags & HWMOD_INIT_NO_RESET))
64813c3f
PW
1921 r = _reset(oh);
1922
1923 return r;
1924}
1925
1926/**
1927 * _setup_postsetup - transition to the appropriate state after _setup
1928 * @oh: struct omap_hwmod *
1929 *
1930 * Place an IP block represented by @oh into a "post-setup" state --
1931 * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
1932 * this function is called at the end of _setup().) The postsetup
1933 * state for an IP block can be changed by calling
1934 * omap_hwmod_enter_postsetup_state() early in the boot process,
1935 * before one of the omap_hwmod_setup*() functions are called for the
1936 * IP block.
1937 *
1938 * The IP block stays in this state until a PM runtime-based driver is
1939 * loaded for that IP block. A post-setup state of IDLE is
1940 * appropriate for almost all IP blocks with runtime PM-enabled
1941 * drivers, since those drivers are able to enable the IP block. A
1942 * post-setup state of ENABLED is appropriate for kernels with PM
1943 * runtime disabled. The DISABLED state is appropriate for unusual IP
1944 * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
1945 * included, since the WDTIMER starts running on reset and will reset
1946 * the MPU if left active.
1947 *
1948 * This post-setup mechanism is deprecated. Once all of the OMAP
1949 * drivers have been converted to use PM runtime, and all of the IP
1950 * block data and interconnect data is available to the hwmod code, it
1951 * should be possible to replace this mechanism with a "lazy reset"
1952 * arrangement. In a "lazy reset" setup, each IP block is enabled
1953 * when the driver first probes, then all remaining IP blocks without
1954 * drivers are either shut down or enabled after the drivers have
1955 * loaded. However, this cannot take place until the above
1956 * preconditions have been met, since otherwise the late reset code
1957 * has no way of knowing which IP blocks are in use by drivers, and
1958 * which ones are unused.
1959 *
1960 * No return value.
1961 */
1962static void __init _setup_postsetup(struct omap_hwmod *oh)
1963{
1964 u8 postsetup_state;
1965
1966 if (oh->rst_lines_cnt > 0)
1967 return;
76e5589e 1968
2092e5cc
PW
1969 postsetup_state = oh->_postsetup_state;
1970 if (postsetup_state == _HWMOD_STATE_UNKNOWN)
1971 postsetup_state = _HWMOD_STATE_ENABLED;
1972
1973 /*
1974 * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
1975 * it should be set by the core code as a runtime flag during startup
1976 */
1977 if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
aacf0941
RN
1978 (postsetup_state == _HWMOD_STATE_IDLE)) {
1979 oh->_int_flags |= _HWMOD_SKIP_ENABLE;
2092e5cc 1980 postsetup_state = _HWMOD_STATE_ENABLED;
aacf0941 1981 }
2092e5cc
PW
1982
1983 if (postsetup_state == _HWMOD_STATE_IDLE)
dc6d1cda 1984 _idle(oh);
2092e5cc
PW
1985 else if (postsetup_state == _HWMOD_STATE_DISABLED)
1986 _shutdown(oh);
1987 else if (postsetup_state != _HWMOD_STATE_ENABLED)
1988 WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
1989 oh->name, postsetup_state);
63c85238 1990
64813c3f
PW
1991 return;
1992}
1993
1994/**
1995 * _setup - prepare IP block hardware for use
1996 * @oh: struct omap_hwmod *
1997 * @n: (unused, pass NULL)
1998 *
1999 * Configure the IP block represented by @oh. This may include
2000 * enabling the IP block, resetting it, and placing it into a
2001 * post-setup state, depending on the type of IP block and applicable
2002 * flags. IP blocks are reset to prevent any previous configuration
2003 * by the bootloader or previous operating system from interfering
2004 * with power management or other parts of the system. The reset can
2005 * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
2006 * two phases for hwmod initialization. Code called here generally
2007 * affects the IP block hardware, or system integration hardware
2008 * associated with the IP block. Returns 0.
2009 */
2010static int __init _setup(struct omap_hwmod *oh, void *data)
2011{
2012 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2013 return 0;
2014
2015 _setup_iclk_autoidle(oh);
2016
2017 if (!_setup_reset(oh))
2018 _setup_postsetup(oh);
2019
63c85238
PW
2020 return 0;
2021}
2022
63c85238 2023/**
0102b627 2024 * _register - register a struct omap_hwmod
63c85238
PW
2025 * @oh: struct omap_hwmod *
2026 *
43b40992
PW
2027 * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
2028 * already has been registered by the same name; -EINVAL if the
2029 * omap_hwmod is in the wrong state, if @oh is NULL, if the
2030 * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
2031 * name, or if the omap_hwmod's class is missing a name; or 0 upon
2032 * success.
63c85238
PW
2033 *
2034 * XXX The data should be copied into bootmem, so the original data
2035 * should be marked __initdata and freed after init. This would allow
2036 * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
2037 * that the copy process would be relatively complex due to the large number
2038 * of substructures.
2039 */
01592df9 2040static int __init _register(struct omap_hwmod *oh)
63c85238 2041{
569edd70 2042 int ms_id;
63c85238 2043
43b40992
PW
2044 if (!oh || !oh->name || !oh->class || !oh->class->name ||
2045 (oh->_state != _HWMOD_STATE_UNKNOWN))
63c85238
PW
2046 return -EINVAL;
2047
63c85238
PW
2048 pr_debug("omap_hwmod: %s: registering\n", oh->name);
2049
ce35b244
BC
2050 if (_lookup(oh->name))
2051 return -EEXIST;
63c85238
PW
2052
2053 ms_id = _find_mpu_port_index(oh);
e7c7d760 2054 if (!IS_ERR_VALUE(ms_id))
63c85238 2055 oh->_mpu_port_index = ms_id;
e7c7d760 2056 else
63c85238 2057 oh->_int_flags |= _HWMOD_NO_MPU_PORT;
63c85238
PW
2058
2059 list_add_tail(&oh->node, &omap_hwmod_list);
2060
dc6d1cda 2061 spin_lock_init(&oh->_lock);
2092e5cc 2062
63c85238
PW
2063 oh->_state = _HWMOD_STATE_REGISTERED;
2064
569edd70
PW
2065 /*
2066 * XXX Rather than doing a strcmp(), this should test a flag
2067 * set in the hwmod data, inserted by the autogenerator code.
2068 */
2069 if (!strcmp(oh->name, MPU_INITIATOR_NAME))
2070 mpu_oh = oh;
63c85238 2071
569edd70 2072 return 0;
63c85238
PW
2073}
2074
0102b627
BC
2075
2076/* Public functions */
2077
2078u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
2079{
2080 if (oh->flags & HWMOD_16BIT_REG)
2081 return __raw_readw(oh->_mpu_rt_va + reg_offs);
2082 else
2083 return __raw_readl(oh->_mpu_rt_va + reg_offs);
2084}
2085
2086void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
2087{
2088 if (oh->flags & HWMOD_16BIT_REG)
2089 __raw_writew(v, oh->_mpu_rt_va + reg_offs);
2090 else
2091 __raw_writel(v, oh->_mpu_rt_va + reg_offs);
2092}
2093
6d3c55fd
A
2094/**
2095 * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
2096 * @oh: struct omap_hwmod *
2097 *
2098 * This is a public function exposed to drivers. Some drivers may need to do
2099 * some settings before and after resetting the device. Those drivers after
2100 * doing the necessary settings could use this function to start a reset by
2101 * setting the SYSCONFIG.SOFTRESET bit.
2102 */
2103int omap_hwmod_softreset(struct omap_hwmod *oh)
2104{
3c55c1ba
PW
2105 u32 v;
2106 int ret;
2107
2108 if (!oh || !(oh->_sysc_cache))
6d3c55fd
A
2109 return -EINVAL;
2110
3c55c1ba
PW
2111 v = oh->_sysc_cache;
2112 ret = _set_softreset(oh, &v);
2113 if (ret)
2114 goto error;
2115 _write_sysconfig(v, oh);
2116
2117error:
2118 return ret;
6d3c55fd
A
2119}
2120
0102b627
BC
2121/**
2122 * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
2123 * @oh: struct omap_hwmod *
2124 * @idlemode: SIDLEMODE field bits (shifted to bit 0)
2125 *
2126 * Sets the IP block's OCP slave idlemode in hardware, and updates our
2127 * local copy. Intended to be used by drivers that have some erratum
2128 * that requires direct manipulation of the SIDLEMODE bits. Returns
2129 * -EINVAL if @oh is null, or passes along the return value from
2130 * _set_slave_idlemode().
2131 *
2132 * XXX Does this function have any current users? If not, we should
2133 * remove it; it is better to let the rest of the hwmod code handle this.
2134 * Any users of this function should be scrutinized carefully.
2135 */
2136int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
2137{
2138 u32 v;
2139 int retval = 0;
2140
2141 if (!oh)
2142 return -EINVAL;
2143
2144 v = oh->_sysc_cache;
2145
2146 retval = _set_slave_idlemode(oh, idlemode, &v);
2147 if (!retval)
2148 _write_sysconfig(v, oh);
2149
2150 return retval;
2151}
2152
63c85238
PW
2153/**
2154 * omap_hwmod_lookup - look up a registered omap_hwmod by name
2155 * @name: name of the omap_hwmod to look up
2156 *
2157 * Given a @name of an omap_hwmod, return a pointer to the registered
2158 * struct omap_hwmod *, or NULL upon error.
2159 */
2160struct omap_hwmod *omap_hwmod_lookup(const char *name)
2161{
2162 struct omap_hwmod *oh;
2163
2164 if (!name)
2165 return NULL;
2166
63c85238 2167 oh = _lookup(name);
63c85238
PW
2168
2169 return oh;
2170}
2171
2172/**
2173 * omap_hwmod_for_each - call function for each registered omap_hwmod
2174 * @fn: pointer to a callback function
97d60162 2175 * @data: void * data to pass to callback function
63c85238
PW
2176 *
2177 * Call @fn for each registered omap_hwmod, passing @data to each
2178 * function. @fn must return 0 for success or any other value for
2179 * failure. If @fn returns non-zero, the iteration across omap_hwmods
2180 * will stop and the non-zero return value will be passed to the
2181 * caller of omap_hwmod_for_each(). @fn is called with
2182 * omap_hwmod_for_each() held.
2183 */
97d60162
PW
2184int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
2185 void *data)
63c85238
PW
2186{
2187 struct omap_hwmod *temp_oh;
30ebad9d 2188 int ret = 0;
63c85238
PW
2189
2190 if (!fn)
2191 return -EINVAL;
2192
63c85238 2193 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
97d60162 2194 ret = (*fn)(temp_oh, data);
63c85238
PW
2195 if (ret)
2196 break;
2197 }
63c85238
PW
2198
2199 return ret;
2200}
2201
63c85238 2202/**
550c8092 2203 * omap_hwmod_register - register an array of hwmods
63c85238
PW
2204 * @ohs: pointer to an array of omap_hwmods to register
2205 *
2206 * Intended to be called early in boot before the clock framework is
2207 * initialized. If @ohs is not null, will register all omap_hwmods
550c8092 2208 * listed in @ohs that are valid for this chip. Returns 0.
63c85238 2209 */
550c8092 2210int __init omap_hwmod_register(struct omap_hwmod **ohs)
63c85238 2211{
bac1a0f0 2212 int r, i;
63c85238
PW
2213
2214 if (!ohs)
2215 return 0;
2216
bac1a0f0
PW
2217 i = 0;
2218 do {
bac1a0f0
PW
2219 r = _register(ohs[i]);
2220 WARN(r, "omap_hwmod: %s: _register returned %d\n", ohs[i]->name,
2221 r);
2222 } while (ohs[++i]);
63c85238
PW
2223
2224 return 0;
2225}
2226
381d033a
PW
2227/**
2228 * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
2229 * @oh: pointer to the hwmod currently being set up (usually not the MPU)
2230 *
2231 * If the hwmod data corresponding to the MPU subsystem IP block
2232 * hasn't been initialized and set up yet, do so now. This must be
2233 * done first since sleep dependencies may be added from other hwmods
2234 * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
2235 * return value.
63c85238 2236 */
381d033a 2237static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
e7c7d760 2238{
381d033a
PW
2239 if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
2240 pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
2241 __func__, MPU_INITIATOR_NAME);
2242 else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
2243 omap_hwmod_setup_one(MPU_INITIATOR_NAME);
e7c7d760
TL
2244}
2245
63c85238 2246/**
a2debdbd
PW
2247 * omap_hwmod_setup_one - set up a single hwmod
2248 * @oh_name: const char * name of the already-registered hwmod to set up
2249 *
381d033a
PW
2250 * Initialize and set up a single hwmod. Intended to be used for a
2251 * small number of early devices, such as the timer IP blocks used for
2252 * the scheduler clock. Must be called after omap2_clk_init().
2253 * Resolves the struct clk names to struct clk pointers for each
2254 * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
2255 * -EINVAL upon error or 0 upon success.
a2debdbd
PW
2256 */
2257int __init omap_hwmod_setup_one(const char *oh_name)
63c85238
PW
2258{
2259 struct omap_hwmod *oh;
63c85238 2260
a2debdbd
PW
2261 pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
2262
a2debdbd
PW
2263 oh = _lookup(oh_name);
2264 if (!oh) {
2265 WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
2266 return -EINVAL;
2267 }
63c85238 2268
381d033a 2269 _ensure_mpu_hwmod_is_setup(oh);
63c85238 2270
381d033a 2271 _init(oh, NULL);
a2debdbd
PW
2272 _setup(oh, NULL);
2273
63c85238
PW
2274 return 0;
2275}
2276
2277/**
381d033a 2278 * omap_hwmod_setup_all - set up all registered IP blocks
63c85238 2279 *
381d033a
PW
2280 * Initialize and set up all IP blocks registered with the hwmod code.
2281 * Must be called after omap2_clk_init(). Resolves the struct clk
2282 * names to struct clk pointers for each registered omap_hwmod. Also
2283 * calls _setup() on each hwmod. Returns 0 upon success.
63c85238 2284 */
550c8092 2285static int __init omap_hwmod_setup_all(void)
63c85238 2286{
381d033a 2287 _ensure_mpu_hwmod_is_setup(NULL);
63c85238 2288
381d033a 2289 omap_hwmod_for_each(_init, NULL);
2092e5cc 2290 omap_hwmod_for_each(_setup, NULL);
63c85238
PW
2291
2292 return 0;
2293}
550c8092 2294core_initcall(omap_hwmod_setup_all);
63c85238 2295
63c85238
PW
2296/**
2297 * omap_hwmod_enable - enable an omap_hwmod
2298 * @oh: struct omap_hwmod *
2299 *
74ff3a68 2300 * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
63c85238
PW
2301 * Returns -EINVAL on error or passes along the return value from _enable().
2302 */
2303int omap_hwmod_enable(struct omap_hwmod *oh)
2304{
2305 int r;
dc6d1cda 2306 unsigned long flags;
63c85238
PW
2307
2308 if (!oh)
2309 return -EINVAL;
2310
dc6d1cda
PW
2311 spin_lock_irqsave(&oh->_lock, flags);
2312 r = _enable(oh);
2313 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
2314
2315 return r;
2316}
2317
2318/**
2319 * omap_hwmod_idle - idle an omap_hwmod
2320 * @oh: struct omap_hwmod *
2321 *
74ff3a68 2322 * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
63c85238
PW
2323 * Returns -EINVAL on error or passes along the return value from _idle().
2324 */
2325int omap_hwmod_idle(struct omap_hwmod *oh)
2326{
dc6d1cda
PW
2327 unsigned long flags;
2328
63c85238
PW
2329 if (!oh)
2330 return -EINVAL;
2331
dc6d1cda
PW
2332 spin_lock_irqsave(&oh->_lock, flags);
2333 _idle(oh);
2334 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
2335
2336 return 0;
2337}
2338
2339/**
2340 * omap_hwmod_shutdown - shutdown an omap_hwmod
2341 * @oh: struct omap_hwmod *
2342 *
74ff3a68 2343 * Shutdown an omap_hwmod @oh. Intended to be called by
63c85238
PW
2344 * omap_device_shutdown(). Returns -EINVAL on error or passes along
2345 * the return value from _shutdown().
2346 */
2347int omap_hwmod_shutdown(struct omap_hwmod *oh)
2348{
dc6d1cda
PW
2349 unsigned long flags;
2350
63c85238
PW
2351 if (!oh)
2352 return -EINVAL;
2353
dc6d1cda 2354 spin_lock_irqsave(&oh->_lock, flags);
63c85238 2355 _shutdown(oh);
dc6d1cda 2356 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
2357
2358 return 0;
2359}
2360
2361/**
2362 * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
2363 * @oh: struct omap_hwmod *oh
2364 *
2365 * Intended to be called by the omap_device code.
2366 */
2367int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
2368{
dc6d1cda
PW
2369 unsigned long flags;
2370
2371 spin_lock_irqsave(&oh->_lock, flags);
63c85238 2372 _enable_clocks(oh);
dc6d1cda 2373 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
2374
2375 return 0;
2376}
2377
2378/**
2379 * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
2380 * @oh: struct omap_hwmod *oh
2381 *
2382 * Intended to be called by the omap_device code.
2383 */
2384int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
2385{
dc6d1cda
PW
2386 unsigned long flags;
2387
2388 spin_lock_irqsave(&oh->_lock, flags);
63c85238 2389 _disable_clocks(oh);
dc6d1cda 2390 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
2391
2392 return 0;
2393}
2394
2395/**
2396 * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
2397 * @oh: struct omap_hwmod *oh
2398 *
2399 * Intended to be called by drivers and core code when all posted
2400 * writes to a device must complete before continuing further
2401 * execution (for example, after clearing some device IRQSTATUS
2402 * register bits)
2403 *
2404 * XXX what about targets with multiple OCP threads?
2405 */
2406void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
2407{
2408 BUG_ON(!oh);
2409
43b40992 2410 if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
4f8a428d
RK
2411 WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
2412 oh->name);
63c85238
PW
2413 return;
2414 }
2415
2416 /*
2417 * Forces posted writes to complete on the OCP thread handling
2418 * register writes
2419 */
cc7a1d2a 2420 omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
63c85238
PW
2421}
2422
2423/**
2424 * omap_hwmod_reset - reset the hwmod
2425 * @oh: struct omap_hwmod *
2426 *
2427 * Under some conditions, a driver may wish to reset the entire device.
2428 * Called from omap_device code. Returns -EINVAL on error or passes along
9b579114 2429 * the return value from _reset().
63c85238
PW
2430 */
2431int omap_hwmod_reset(struct omap_hwmod *oh)
2432{
2433 int r;
dc6d1cda 2434 unsigned long flags;
63c85238 2435
9b579114 2436 if (!oh)
63c85238
PW
2437 return -EINVAL;
2438
dc6d1cda 2439 spin_lock_irqsave(&oh->_lock, flags);
63c85238 2440 r = _reset(oh);
dc6d1cda 2441 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
2442
2443 return r;
2444}
2445
2446/**
2447 * omap_hwmod_count_resources - count number of struct resources needed by hwmod
2448 * @oh: struct omap_hwmod *
2449 * @res: pointer to the first element of an array of struct resource to fill
2450 *
2451 * Count the number of struct resource array elements necessary to
2452 * contain omap_hwmod @oh resources. Intended to be called by code
2453 * that registers omap_devices. Intended to be used to determine the
2454 * size of a dynamically-allocated struct resource array, before
2455 * calling omap_hwmod_fill_resources(). Returns the number of struct
2456 * resource array elements needed.
2457 *
2458 * XXX This code is not optimized. It could attempt to merge adjacent
2459 * resource IDs.
2460 *
2461 */
2462int omap_hwmod_count_resources(struct omap_hwmod *oh)
2463{
2464 int ret, i;
2465
bc614958 2466 ret = _count_mpu_irqs(oh) + _count_sdma_reqs(oh);
63c85238
PW
2467
2468 for (i = 0; i < oh->slaves_cnt; i++)
78183f3f 2469 ret += _count_ocp_if_addr_spaces(oh->slaves[i]);
63c85238
PW
2470
2471 return ret;
2472}
2473
2474/**
2475 * omap_hwmod_fill_resources - fill struct resource array with hwmod data
2476 * @oh: struct omap_hwmod *
2477 * @res: pointer to the first element of an array of struct resource to fill
2478 *
2479 * Fill the struct resource array @res with resource data from the
2480 * omap_hwmod @oh. Intended to be called by code that registers
2481 * omap_devices. See also omap_hwmod_count_resources(). Returns the
2482 * number of array elements filled.
2483 */
2484int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
2485{
bc614958 2486 int i, j, mpu_irqs_cnt, sdma_reqs_cnt;
63c85238
PW
2487 int r = 0;
2488
2489 /* For each IRQ, DMA, memory area, fill in array.*/
2490
212738a4
PW
2491 mpu_irqs_cnt = _count_mpu_irqs(oh);
2492 for (i = 0; i < mpu_irqs_cnt; i++) {
718bfd76
PW
2493 (res + r)->name = (oh->mpu_irqs + i)->name;
2494 (res + r)->start = (oh->mpu_irqs + i)->irq;
2495 (res + r)->end = (oh->mpu_irqs + i)->irq;
63c85238
PW
2496 (res + r)->flags = IORESOURCE_IRQ;
2497 r++;
2498 }
2499
bc614958
PW
2500 sdma_reqs_cnt = _count_sdma_reqs(oh);
2501 for (i = 0; i < sdma_reqs_cnt; i++) {
9ee9fff9
BC
2502 (res + r)->name = (oh->sdma_reqs + i)->name;
2503 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
2504 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
63c85238
PW
2505 (res + r)->flags = IORESOURCE_DMA;
2506 r++;
2507 }
2508
2509 for (i = 0; i < oh->slaves_cnt; i++) {
2510 struct omap_hwmod_ocp_if *os;
78183f3f 2511 int addr_cnt;
63c85238 2512
682fdc96 2513 os = oh->slaves[i];
78183f3f 2514 addr_cnt = _count_ocp_if_addr_spaces(os);
63c85238 2515
78183f3f 2516 for (j = 0; j < addr_cnt; j++) {
cd503802 2517 (res + r)->name = (os->addr + j)->name;
63c85238
PW
2518 (res + r)->start = (os->addr + j)->pa_start;
2519 (res + r)->end = (os->addr + j)->pa_end;
2520 (res + r)->flags = IORESOURCE_MEM;
2521 r++;
2522 }
2523 }
2524
2525 return r;
2526}
2527
2528/**
2529 * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
2530 * @oh: struct omap_hwmod *
2531 *
2532 * Return the powerdomain pointer associated with the OMAP module
2533 * @oh's main clock. If @oh does not have a main clk, return the
2534 * powerdomain associated with the interface clock associated with the
2535 * module's MPU port. (XXX Perhaps this should use the SDMA port
2536 * instead?) Returns NULL on error, or a struct powerdomain * on
2537 * success.
2538 */
2539struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
2540{
2541 struct clk *c;
2542
2543 if (!oh)
2544 return NULL;
2545
2546 if (oh->_clk) {
2547 c = oh->_clk;
2548 } else {
2549 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
2550 return NULL;
2551 c = oh->slaves[oh->_mpu_port_index]->_clk;
2552 }
2553
d5647c18
TG
2554 if (!c->clkdm)
2555 return NULL;
2556
63c85238
PW
2557 return c->clkdm->pwrdm.ptr;
2558
2559}
2560
db2a60bf
PW
2561/**
2562 * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
2563 * @oh: struct omap_hwmod *
2564 *
2565 * Returns the virtual address corresponding to the beginning of the
2566 * module's register target, in the address range that is intended to
2567 * be used by the MPU. Returns the virtual address upon success or NULL
2568 * upon error.
2569 */
2570void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
2571{
2572 if (!oh)
2573 return NULL;
2574
2575 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
2576 return NULL;
2577
2578 if (oh->_state == _HWMOD_STATE_UNKNOWN)
2579 return NULL;
2580
2581 return oh->_mpu_rt_va;
2582}
2583
63c85238
PW
2584/**
2585 * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
2586 * @oh: struct omap_hwmod *
2587 * @init_oh: struct omap_hwmod * (initiator)
2588 *
2589 * Add a sleep dependency between the initiator @init_oh and @oh.
2590 * Intended to be called by DSP/Bridge code via platform_data for the
2591 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
2592 * code needs to add/del initiator dependencies dynamically
2593 * before/after accessing a device. Returns the return value from
2594 * _add_initiator_dep().
2595 *
2596 * XXX Keep a usecount in the clockdomain code
2597 */
2598int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
2599 struct omap_hwmod *init_oh)
2600{
2601 return _add_initiator_dep(oh, init_oh);
2602}
2603
2604/*
2605 * XXX what about functions for drivers to save/restore ocp_sysconfig
2606 * for context save/restore operations?
2607 */
2608
2609/**
2610 * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
2611 * @oh: struct omap_hwmod *
2612 * @init_oh: struct omap_hwmod * (initiator)
2613 *
2614 * Remove a sleep dependency between the initiator @init_oh and @oh.
2615 * Intended to be called by DSP/Bridge code via platform_data for the
2616 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
2617 * code needs to add/del initiator dependencies dynamically
2618 * before/after accessing a device. Returns the return value from
2619 * _del_initiator_dep().
2620 *
2621 * XXX Keep a usecount in the clockdomain code
2622 */
2623int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
2624 struct omap_hwmod *init_oh)
2625{
2626 return _del_initiator_dep(oh, init_oh);
2627}
2628
63c85238
PW
2629/**
2630 * omap_hwmod_enable_wakeup - allow device to wake up the system
2631 * @oh: struct omap_hwmod *
2632 *
2633 * Sets the module OCP socket ENAWAKEUP bit to allow the module to
2a1cc144
G
2634 * send wakeups to the PRCM, and enable I/O ring wakeup events for
2635 * this IP block if it has dynamic mux entries. Eventually this
2636 * should set PRCM wakeup registers to cause the PRCM to receive
2637 * wakeup events from the module. Does not set any wakeup routing
2638 * registers beyond this point - if the module is to wake up any other
2639 * module or subsystem, that must be set separately. Called by
2640 * omap_device code. Returns -EINVAL on error or 0 upon success.
63c85238
PW
2641 */
2642int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
2643{
dc6d1cda 2644 unsigned long flags;
5a7ddcbd 2645 u32 v;
dc6d1cda 2646
dc6d1cda 2647 spin_lock_irqsave(&oh->_lock, flags);
2a1cc144
G
2648
2649 if (oh->class->sysc &&
2650 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
2651 v = oh->_sysc_cache;
2652 _enable_wakeup(oh, &v);
2653 _write_sysconfig(v, oh);
2654 }
2655
eceec009 2656 _set_idle_ioring_wakeup(oh, true);
dc6d1cda 2657 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
2658
2659 return 0;
2660}
2661
2662/**
2663 * omap_hwmod_disable_wakeup - prevent device from waking the system
2664 * @oh: struct omap_hwmod *
2665 *
2666 * Clears the module OCP socket ENAWAKEUP bit to prevent the module
2a1cc144
G
2667 * from sending wakeups to the PRCM, and disable I/O ring wakeup
2668 * events for this IP block if it has dynamic mux entries. Eventually
2669 * this should clear PRCM wakeup registers to cause the PRCM to ignore
2670 * wakeup events from the module. Does not set any wakeup routing
2671 * registers beyond this point - if the module is to wake up any other
2672 * module or subsystem, that must be set separately. Called by
2673 * omap_device code. Returns -EINVAL on error or 0 upon success.
63c85238
PW
2674 */
2675int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
2676{
dc6d1cda 2677 unsigned long flags;
5a7ddcbd 2678 u32 v;
dc6d1cda 2679
dc6d1cda 2680 spin_lock_irqsave(&oh->_lock, flags);
2a1cc144
G
2681
2682 if (oh->class->sysc &&
2683 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
2684 v = oh->_sysc_cache;
2685 _disable_wakeup(oh, &v);
2686 _write_sysconfig(v, oh);
2687 }
2688
eceec009 2689 _set_idle_ioring_wakeup(oh, false);
dc6d1cda 2690 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
2691
2692 return 0;
2693}
43b40992 2694
aee48e3c
PW
2695/**
2696 * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
2697 * contained in the hwmod module.
2698 * @oh: struct omap_hwmod *
2699 * @name: name of the reset line to lookup and assert
2700 *
2701 * Some IP like dsp, ipu or iva contain processor that require
2702 * an HW reset line to be assert / deassert in order to enable fully
2703 * the IP. Returns -EINVAL if @oh is null or if the operation is not
2704 * yet supported on this OMAP; otherwise, passes along the return value
2705 * from _assert_hardreset().
2706 */
2707int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
2708{
2709 int ret;
dc6d1cda 2710 unsigned long flags;
aee48e3c
PW
2711
2712 if (!oh)
2713 return -EINVAL;
2714
dc6d1cda 2715 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 2716 ret = _assert_hardreset(oh, name);
dc6d1cda 2717 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
2718
2719 return ret;
2720}
2721
2722/**
2723 * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
2724 * contained in the hwmod module.
2725 * @oh: struct omap_hwmod *
2726 * @name: name of the reset line to look up and deassert
2727 *
2728 * Some IP like dsp, ipu or iva contain processor that require
2729 * an HW reset line to be assert / deassert in order to enable fully
2730 * the IP. Returns -EINVAL if @oh is null or if the operation is not
2731 * yet supported on this OMAP; otherwise, passes along the return value
2732 * from _deassert_hardreset().
2733 */
2734int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
2735{
2736 int ret;
dc6d1cda 2737 unsigned long flags;
aee48e3c
PW
2738
2739 if (!oh)
2740 return -EINVAL;
2741
dc6d1cda 2742 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 2743 ret = _deassert_hardreset(oh, name);
dc6d1cda 2744 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
2745
2746 return ret;
2747}
2748
2749/**
2750 * omap_hwmod_read_hardreset - read the HW reset line state of submodules
2751 * contained in the hwmod module
2752 * @oh: struct omap_hwmod *
2753 * @name: name of the reset line to look up and read
2754 *
2755 * Return the current state of the hwmod @oh's reset line named @name:
2756 * returns -EINVAL upon parameter error or if this operation
2757 * is unsupported on the current OMAP; otherwise, passes along the return
2758 * value from _read_hardreset().
2759 */
2760int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
2761{
2762 int ret;
dc6d1cda 2763 unsigned long flags;
aee48e3c
PW
2764
2765 if (!oh)
2766 return -EINVAL;
2767
dc6d1cda 2768 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 2769 ret = _read_hardreset(oh, name);
dc6d1cda 2770 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
2771
2772 return ret;
2773}
2774
2775
43b40992
PW
2776/**
2777 * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
2778 * @classname: struct omap_hwmod_class name to search for
2779 * @fn: callback function pointer to call for each hwmod in class @classname
2780 * @user: arbitrary context data to pass to the callback function
2781 *
ce35b244
BC
2782 * For each omap_hwmod of class @classname, call @fn.
2783 * If the callback function returns something other than
43b40992
PW
2784 * zero, the iterator is terminated, and the callback function's return
2785 * value is passed back to the caller. Returns 0 upon success, -EINVAL
2786 * if @classname or @fn are NULL, or passes back the error code from @fn.
2787 */
2788int omap_hwmod_for_each_by_class(const char *classname,
2789 int (*fn)(struct omap_hwmod *oh,
2790 void *user),
2791 void *user)
2792{
2793 struct omap_hwmod *temp_oh;
2794 int ret = 0;
2795
2796 if (!classname || !fn)
2797 return -EINVAL;
2798
2799 pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
2800 __func__, classname);
2801
43b40992
PW
2802 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
2803 if (!strcmp(temp_oh->class->name, classname)) {
2804 pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
2805 __func__, temp_oh->name);
2806 ret = (*fn)(temp_oh, user);
2807 if (ret)
2808 break;
2809 }
2810 }
2811
43b40992
PW
2812 if (ret)
2813 pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
2814 __func__, ret);
2815
2816 return ret;
2817}
2818
2092e5cc
PW
2819/**
2820 * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
2821 * @oh: struct omap_hwmod *
2822 * @state: state that _setup() should leave the hwmod in
2823 *
550c8092 2824 * Sets the hwmod state that @oh will enter at the end of _setup()
64813c3f
PW
2825 * (called by omap_hwmod_setup_*()). See also the documentation
2826 * for _setup_postsetup(), above. Returns 0 upon success or
2827 * -EINVAL if there is a problem with the arguments or if the hwmod is
2828 * in the wrong state.
2092e5cc
PW
2829 */
2830int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
2831{
2832 int ret;
dc6d1cda 2833 unsigned long flags;
2092e5cc
PW
2834
2835 if (!oh)
2836 return -EINVAL;
2837
2838 if (state != _HWMOD_STATE_DISABLED &&
2839 state != _HWMOD_STATE_ENABLED &&
2840 state != _HWMOD_STATE_IDLE)
2841 return -EINVAL;
2842
dc6d1cda 2843 spin_lock_irqsave(&oh->_lock, flags);
2092e5cc
PW
2844
2845 if (oh->_state != _HWMOD_STATE_REGISTERED) {
2846 ret = -EINVAL;
2847 goto ohsps_unlock;
2848 }
2849
2850 oh->_postsetup_state = state;
2851 ret = 0;
2852
2853ohsps_unlock:
dc6d1cda 2854 spin_unlock_irqrestore(&oh->_lock, flags);
2092e5cc
PW
2855
2856 return ret;
2857}
c80705aa
KH
2858
2859/**
2860 * omap_hwmod_get_context_loss_count - get lost context count
2861 * @oh: struct omap_hwmod *
2862 *
2863 * Query the powerdomain of of @oh to get the context loss
2864 * count for this device.
2865 *
2866 * Returns the context loss count of the powerdomain assocated with @oh
2867 * upon success, or zero if no powerdomain exists for @oh.
2868 */
fc013873 2869int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
c80705aa
KH
2870{
2871 struct powerdomain *pwrdm;
2872 int ret = 0;
2873
2874 pwrdm = omap_hwmod_get_pwrdm(oh);
2875 if (pwrdm)
2876 ret = pwrdm_get_context_loss_count(pwrdm);
2877
2878 return ret;
2879}
43b01643
PW
2880
2881/**
2882 * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
2883 * @oh: struct omap_hwmod *
2884 *
2885 * Prevent the hwmod @oh from being reset during the setup process.
2886 * Intended for use by board-*.c files on boards with devices that
2887 * cannot tolerate being reset. Must be called before the hwmod has
2888 * been set up. Returns 0 upon success or negative error code upon
2889 * failure.
2890 */
2891int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
2892{
2893 if (!oh)
2894 return -EINVAL;
2895
2896 if (oh->_state != _HWMOD_STATE_REGISTERED) {
2897 pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
2898 oh->name);
2899 return -EINVAL;
2900 }
2901
2902 oh->flags |= HWMOD_INIT_NO_RESET;
2903
2904 return 0;
2905}
abc2d545
TK
2906
2907/**
2908 * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
2909 * @oh: struct omap_hwmod * containing hwmod mux entries
2910 * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
2911 * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
2912 *
2913 * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
2914 * entry number @pad_idx for the hwmod @oh, trigger the interrupt
2915 * service routine for the hwmod's mpu_irqs array index @irq_idx. If
2916 * this function is not called for a given pad_idx, then the ISR
2917 * associated with @oh's first MPU IRQ will be triggered when an I/O
2918 * pad wakeup occurs on that pad. Note that @pad_idx is the index of
2919 * the _dynamic or wakeup_ entry: if there are other entries not
2920 * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
2921 * entries are NOT COUNTED in the dynamic pad index. This function
2922 * must be called separately for each pad that requires its interrupt
2923 * to be re-routed this way. Returns -EINVAL if there is an argument
2924 * problem or if @oh does not have hwmod mux entries or MPU IRQs;
2925 * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
2926 *
2927 * XXX This function interface is fragile. Rather than using array
2928 * indexes, which are subject to unpredictable change, it should be
2929 * using hwmod IRQ names, and some other stable key for the hwmod mux
2930 * pad records.
2931 */
2932int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
2933{
2934 int nr_irqs;
2935
2936 might_sleep();
2937
2938 if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
2939 pad_idx >= oh->mux->nr_pads_dynamic)
2940 return -EINVAL;
2941
2942 /* Check the number of available mpu_irqs */
2943 for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
2944 ;
2945
2946 if (irq_idx >= nr_irqs)
2947 return -EINVAL;
2948
2949 if (!oh->mux->irqs) {
2950 /* XXX What frees this? */
2951 oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
2952 GFP_KERNEL);
2953 if (!oh->mux->irqs)
2954 return -ENOMEM;
2955 }
2956 oh->mux->irqs[pad_idx] = irq_idx;
2957
2958 return 0;
2959}