ARM: OMAP2+: hwmod: cleanup HWMOD_INIT_NO_RESET usage
[linux-2.6-block.git] / arch / arm / mach-omap2 / omap_hwmod.c
CommitLineData
63c85238
PW
1/*
2 * omap_hwmod implementation for OMAP2/3/4
3 *
550c8092 4 * Copyright (C) 2009-2011 Nokia Corporation
30e105c0 5 * Copyright (C) 2011-2012 Texas Instruments, Inc.
63c85238 6 *
4788da26
PW
7 * Paul Walmsley, BenoƮt Cousson, Kevin Hilman
8 *
9 * Created in collaboration with (alphabetical order): Thara Gopinath,
10 * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
11 * Sawant, Santosh Shilimkar, Richard Woodruff
63c85238
PW
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 *
74ff3a68
PW
17 * Introduction
18 * ------------
19 * One way to view an OMAP SoC is as a collection of largely unrelated
20 * IP blocks connected by interconnects. The IP blocks include
21 * devices such as ARM processors, audio serial interfaces, UARTs,
22 * etc. Some of these devices, like the DSP, are created by TI;
23 * others, like the SGX, largely originate from external vendors. In
24 * TI's documentation, on-chip devices are referred to as "OMAP
25 * modules." Some of these IP blocks are identical across several
26 * OMAP versions. Others are revised frequently.
63c85238 27 *
74ff3a68
PW
28 * These OMAP modules are tied together by various interconnects.
29 * Most of the address and data flow between modules is via OCP-based
30 * interconnects such as the L3 and L4 buses; but there are other
31 * interconnects that distribute the hardware clock tree, handle idle
32 * and reset signaling, supply power, and connect the modules to
33 * various pads or balls on the OMAP package.
34 *
35 * OMAP hwmod provides a consistent way to describe the on-chip
36 * hardware blocks and their integration into the rest of the chip.
37 * This description can be automatically generated from the TI
38 * hardware database. OMAP hwmod provides a standard, consistent API
39 * to reset, enable, idle, and disable these hardware blocks. And
40 * hwmod provides a way for other core code, such as the Linux device
41 * code or the OMAP power management and address space mapping code,
42 * to query the hardware database.
43 *
44 * Using hwmod
45 * -----------
46 * Drivers won't call hwmod functions directly. That is done by the
47 * omap_device code, and in rare occasions, by custom integration code
48 * in arch/arm/ *omap*. The omap_device code includes functions to
49 * build a struct platform_device using omap_hwmod data, and that is
50 * currently how hwmod data is communicated to drivers and to the
51 * Linux driver model. Most drivers will call omap_hwmod functions only
52 * indirectly, via pm_runtime*() functions.
53 *
54 * From a layering perspective, here is where the OMAP hwmod code
55 * fits into the kernel software stack:
56 *
57 * +-------------------------------+
58 * | Device driver code |
59 * | (e.g., drivers/) |
60 * +-------------------------------+
61 * | Linux driver model |
62 * | (platform_device / |
63 * | platform_driver data/code) |
64 * +-------------------------------+
65 * | OMAP core-driver integration |
66 * |(arch/arm/mach-omap2/devices.c)|
67 * +-------------------------------+
68 * | omap_device code |
69 * | (../plat-omap/omap_device.c) |
70 * +-------------------------------+
71 * ----> | omap_hwmod code/data | <-----
72 * | (../mach-omap2/omap_hwmod*) |
73 * +-------------------------------+
74 * | OMAP clock/PRCM/register fns |
75 * | (__raw_{read,write}l, clk*) |
76 * +-------------------------------+
77 *
78 * Device drivers should not contain any OMAP-specific code or data in
79 * them. They should only contain code to operate the IP block that
80 * the driver is responsible for. This is because these IP blocks can
81 * also appear in other SoCs, either from TI (such as DaVinci) or from
82 * other manufacturers; and drivers should be reusable across other
83 * platforms.
84 *
85 * The OMAP hwmod code also will attempt to reset and idle all on-chip
86 * devices upon boot. The goal here is for the kernel to be
87 * completely self-reliant and independent from bootloaders. This is
88 * to ensure a repeatable configuration, both to ensure consistent
89 * runtime behavior, and to make it easier for others to reproduce
90 * bugs.
91 *
92 * OMAP module activity states
93 * ---------------------------
94 * The hwmod code considers modules to be in one of several activity
95 * states. IP blocks start out in an UNKNOWN state, then once they
96 * are registered via the hwmod code, proceed to the REGISTERED state.
97 * Once their clock names are resolved to clock pointers, the module
98 * enters the CLKS_INITED state; and finally, once the module has been
99 * reset and the integration registers programmed, the INITIALIZED state
100 * is entered. The hwmod code will then place the module into either
101 * the IDLE state to save power, or in the case of a critical system
102 * module, the ENABLED state.
103 *
104 * OMAP core integration code can then call omap_hwmod*() functions
105 * directly to move the module between the IDLE, ENABLED, and DISABLED
106 * states, as needed. This is done during both the PM idle loop, and
107 * in the OMAP core integration code's implementation of the PM runtime
108 * functions.
109 *
110 * References
111 * ----------
112 * This is a partial list.
63c85238
PW
113 * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
114 * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
115 * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
116 * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
117 * - Open Core Protocol Specification 2.2
118 *
119 * To do:
63c85238
PW
120 * - handle IO mapping
121 * - bus throughput & module latency measurement code
122 *
123 * XXX add tests at the beginning of each function to ensure the hwmod is
124 * in the appropriate state
125 * XXX error return values should be checked to ensure that they are
126 * appropriate
127 */
128#undef DEBUG
129
130#include <linux/kernel.h>
131#include <linux/errno.h>
132#include <linux/io.h>
f5dd3bb5 133#include <linux/clk-provider.h>
63c85238
PW
134#include <linux/delay.h>
135#include <linux/err.h>
136#include <linux/list.h>
137#include <linux/mutex.h>
dc6d1cda 138#include <linux/spinlock.h>
abc2d545 139#include <linux/slab.h>
2221b5cd 140#include <linux/bootmem.h>
f7b861b7 141#include <linux/cpu.h>
079abade
SS
142#include <linux/of.h>
143#include <linux/of_address.h>
63c85238 144
fa200222
PW
145#include <asm/system_misc.h>
146
a135eaae 147#include "clock.h"
2a296c8f 148#include "omap_hwmod.h"
63c85238 149
dbc04161
TL
150#include "soc.h"
151#include "common.h"
152#include "clockdomain.h"
153#include "powerdomain.h"
ff4ae5d9
PW
154#include "cm2xxx.h"
155#include "cm3xxx.h"
d0f0631d 156#include "cminst44xx.h"
1688bf19 157#include "cm33xx.h"
b13159af 158#include "prm.h"
139563ad 159#include "prm3xxx.h"
d198b514 160#include "prm44xx.h"
1688bf19 161#include "prm33xx.h"
eaac329d 162#include "prminst44xx.h"
8d9af88f 163#include "mux.h"
5165882a 164#include "pm.h"
63c85238 165
63c85238 166/* Name of the OMAP hwmod for the MPU */
5c2c0296 167#define MPU_INITIATOR_NAME "mpu"
63c85238 168
2221b5cd
PW
169/*
170 * Number of struct omap_hwmod_link records per struct
171 * omap_hwmod_ocp_if record (master->slave and slave->master)
172 */
173#define LINKS_PER_OCP_IF 2
174
9ebfd285
KH
175/**
176 * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
177 * @enable_module: function to enable a module (via MODULEMODE)
178 * @disable_module: function to disable a module (via MODULEMODE)
179 *
180 * XXX Eventually this functionality will be hidden inside the PRM/CM
181 * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
182 * conditionals in this code.
183 */
184struct omap_hwmod_soc_ops {
185 void (*enable_module)(struct omap_hwmod *oh);
186 int (*disable_module)(struct omap_hwmod *oh);
8f6aa8ee 187 int (*wait_target_ready)(struct omap_hwmod *oh);
b8249cf2
KH
188 int (*assert_hardreset)(struct omap_hwmod *oh,
189 struct omap_hwmod_rst_info *ohri);
190 int (*deassert_hardreset)(struct omap_hwmod *oh,
191 struct omap_hwmod_rst_info *ohri);
192 int (*is_hardreset_asserted)(struct omap_hwmod *oh,
193 struct omap_hwmod_rst_info *ohri);
0a179eaa 194 int (*init_clkdm)(struct omap_hwmod *oh);
e6d3a8b0
RN
195 void (*update_context_lost)(struct omap_hwmod *oh);
196 int (*get_context_lost)(struct omap_hwmod *oh);
9ebfd285
KH
197};
198
199/* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
200static struct omap_hwmod_soc_ops soc_ops;
201
63c85238
PW
202/* omap_hwmod_list contains all registered struct omap_hwmods */
203static LIST_HEAD(omap_hwmod_list);
204
63c85238
PW
205/* mpu_oh: used to add/remove MPU initiator from sleepdep list */
206static struct omap_hwmod *mpu_oh;
207
5165882a
VB
208/* io_chain_lock: used to serialize reconfigurations of the I/O chain */
209static DEFINE_SPINLOCK(io_chain_lock);
210
2221b5cd
PW
211/*
212 * linkspace: ptr to a buffer that struct omap_hwmod_link records are
213 * allocated from - used to reduce the number of small memory
214 * allocations, which has a significant impact on performance
215 */
216static struct omap_hwmod_link *linkspace;
217
218/*
219 * free_ls, max_ls: array indexes into linkspace; representing the
220 * next free struct omap_hwmod_link index, and the maximum number of
221 * struct omap_hwmod_link records allocated (respectively)
222 */
223static unsigned short free_ls, max_ls, ls_supp;
63c85238 224
9ebfd285
KH
225/* inited: set to true once the hwmod code is initialized */
226static bool inited;
227
63c85238
PW
228/* Private functions */
229
5d95dde7 230/**
11cd4b94 231 * _fetch_next_ocp_if - return the next OCP interface in a list
2221b5cd 232 * @p: ptr to a ptr to the list_head inside the ocp_if to return
11cd4b94
PW
233 * @i: pointer to the index of the element pointed to by @p in the list
234 *
235 * Return a pointer to the struct omap_hwmod_ocp_if record
236 * containing the struct list_head pointed to by @p, and increment
237 * @p such that a future call to this routine will return the next
238 * record.
5d95dde7
PW
239 */
240static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
5d95dde7
PW
241 int *i)
242{
243 struct omap_hwmod_ocp_if *oi;
244
11cd4b94
PW
245 oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
246 *p = (*p)->next;
2221b5cd 247
5d95dde7
PW
248 *i = *i + 1;
249
250 return oi;
251}
252
63c85238
PW
253/**
254 * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
255 * @oh: struct omap_hwmod *
256 *
257 * Load the current value of the hwmod OCP_SYSCONFIG register into the
258 * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
259 * OCP_SYSCONFIG register or 0 upon success.
260 */
261static int _update_sysc_cache(struct omap_hwmod *oh)
262{
43b40992
PW
263 if (!oh->class->sysc) {
264 WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
63c85238
PW
265 return -EINVAL;
266 }
267
268 /* XXX ensure module interface clock is up */
269
cc7a1d2a 270 oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
63c85238 271
43b40992 272 if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
883edfdd 273 oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
63c85238
PW
274
275 return 0;
276}
277
278/**
279 * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
280 * @v: OCP_SYSCONFIG value to write
281 * @oh: struct omap_hwmod *
282 *
43b40992
PW
283 * Write @v into the module class' OCP_SYSCONFIG register, if it has
284 * one. No return value.
63c85238
PW
285 */
286static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
287{
43b40992
PW
288 if (!oh->class->sysc) {
289 WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
63c85238
PW
290 return;
291 }
292
293 /* XXX ensure module interface clock is up */
294
233cbe5b
RN
295 /* Module might have lost context, always update cache and register */
296 oh->_sysc_cache = v;
297 omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
63c85238
PW
298}
299
300/**
301 * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
302 * @oh: struct omap_hwmod *
303 * @standbymode: MIDLEMODE field bits
304 * @v: pointer to register contents to modify
305 *
306 * Update the master standby mode bits in @v to be @standbymode for
307 * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
308 * upon error or 0 upon success.
309 */
310static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
311 u32 *v)
312{
358f0e63
TG
313 u32 mstandby_mask;
314 u8 mstandby_shift;
315
43b40992
PW
316 if (!oh->class->sysc ||
317 !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
63c85238
PW
318 return -EINVAL;
319
43b40992
PW
320 if (!oh->class->sysc->sysc_fields) {
321 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
322 return -EINVAL;
323 }
324
43b40992 325 mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
358f0e63
TG
326 mstandby_mask = (0x3 << mstandby_shift);
327
328 *v &= ~mstandby_mask;
329 *v |= __ffs(standbymode) << mstandby_shift;
63c85238
PW
330
331 return 0;
332}
333
334/**
335 * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
336 * @oh: struct omap_hwmod *
337 * @idlemode: SIDLEMODE field bits
338 * @v: pointer to register contents to modify
339 *
340 * Update the slave idle mode bits in @v to be @idlemode for the @oh
341 * hwmod. Does not write to the hardware. Returns -EINVAL upon error
342 * or 0 upon success.
343 */
344static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
345{
358f0e63
TG
346 u32 sidle_mask;
347 u8 sidle_shift;
348
43b40992
PW
349 if (!oh->class->sysc ||
350 !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
63c85238
PW
351 return -EINVAL;
352
43b40992
PW
353 if (!oh->class->sysc->sysc_fields) {
354 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
355 return -EINVAL;
356 }
357
43b40992 358 sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
358f0e63
TG
359 sidle_mask = (0x3 << sidle_shift);
360
361 *v &= ~sidle_mask;
362 *v |= __ffs(idlemode) << sidle_shift;
63c85238
PW
363
364 return 0;
365}
366
367/**
368 * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
369 * @oh: struct omap_hwmod *
370 * @clockact: CLOCKACTIVITY field bits
371 * @v: pointer to register contents to modify
372 *
373 * Update the clockactivity mode bits in @v to be @clockact for the
374 * @oh hwmod. Used for additional powersaving on some modules. Does
375 * not write to the hardware. Returns -EINVAL upon error or 0 upon
376 * success.
377 */
378static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
379{
358f0e63
TG
380 u32 clkact_mask;
381 u8 clkact_shift;
382
43b40992
PW
383 if (!oh->class->sysc ||
384 !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
63c85238
PW
385 return -EINVAL;
386
43b40992
PW
387 if (!oh->class->sysc->sysc_fields) {
388 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
389 return -EINVAL;
390 }
391
43b40992 392 clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
358f0e63
TG
393 clkact_mask = (0x3 << clkact_shift);
394
395 *v &= ~clkact_mask;
396 *v |= clockact << clkact_shift;
63c85238
PW
397
398 return 0;
399}
400
401/**
402 * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
403 * @oh: struct omap_hwmod *
404 * @v: pointer to register contents to modify
405 *
406 * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
407 * error or 0 upon success.
408 */
409static int _set_softreset(struct omap_hwmod *oh, u32 *v)
410{
358f0e63
TG
411 u32 softrst_mask;
412
43b40992
PW
413 if (!oh->class->sysc ||
414 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
63c85238
PW
415 return -EINVAL;
416
43b40992
PW
417 if (!oh->class->sysc->sysc_fields) {
418 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
419 return -EINVAL;
420 }
421
43b40992 422 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
358f0e63
TG
423
424 *v |= softrst_mask;
63c85238
PW
425
426 return 0;
427}
428
613ad0e9
TK
429/**
430 * _wait_softreset_complete - wait for an OCP softreset to complete
431 * @oh: struct omap_hwmod * to wait on
432 *
433 * Wait until the IP block represented by @oh reports that its OCP
434 * softreset is complete. This can be triggered by software (see
435 * _ocp_softreset()) or by hardware upon returning from off-mode (one
436 * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
437 * microseconds. Returns the number of microseconds waited.
438 */
439static int _wait_softreset_complete(struct omap_hwmod *oh)
440{
441 struct omap_hwmod_class_sysconfig *sysc;
442 u32 softrst_mask;
443 int c = 0;
444
445 sysc = oh->class->sysc;
446
447 if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
448 omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
449 & SYSS_RESETDONE_MASK),
450 MAX_MODULE_SOFTRESET_WAIT, c);
451 else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
452 softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
453 omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
454 & softrst_mask),
455 MAX_MODULE_SOFTRESET_WAIT, c);
456 }
457
458 return c;
459}
460
6668546f
KVA
461/**
462 * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
463 * @oh: struct omap_hwmod *
464 *
465 * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
466 * of some modules. When the DMA must perform read/write accesses, the
467 * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
468 * for power management, software must set the DMADISABLE bit back to 1.
469 *
470 * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
471 * error or 0 upon success.
472 */
473static int _set_dmadisable(struct omap_hwmod *oh)
474{
475 u32 v;
476 u32 dmadisable_mask;
477
478 if (!oh->class->sysc ||
479 !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
480 return -EINVAL;
481
482 if (!oh->class->sysc->sysc_fields) {
483 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
484 return -EINVAL;
485 }
486
487 /* clocks must be on for this operation */
488 if (oh->_state != _HWMOD_STATE_ENABLED) {
489 pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
490 return -EINVAL;
491 }
492
493 pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
494
495 v = oh->_sysc_cache;
496 dmadisable_mask =
497 (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
498 v |= dmadisable_mask;
499 _write_sysconfig(v, oh);
500
501 return 0;
502}
503
726072e5
PW
504/**
505 * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
506 * @oh: struct omap_hwmod *
507 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
508 * @v: pointer to register contents to modify
509 *
510 * Update the module autoidle bit in @v to be @autoidle for the @oh
511 * hwmod. The autoidle bit controls whether the module can gate
512 * internal clocks automatically when it isn't doing anything; the
513 * exact function of this bit varies on a per-module basis. This
514 * function does not write to the hardware. Returns -EINVAL upon
515 * error or 0 upon success.
516 */
517static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
518 u32 *v)
519{
358f0e63
TG
520 u32 autoidle_mask;
521 u8 autoidle_shift;
522
43b40992
PW
523 if (!oh->class->sysc ||
524 !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
726072e5
PW
525 return -EINVAL;
526
43b40992
PW
527 if (!oh->class->sysc->sysc_fields) {
528 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
529 return -EINVAL;
530 }
531
43b40992 532 autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
8985b63d 533 autoidle_mask = (0x1 << autoidle_shift);
358f0e63
TG
534
535 *v &= ~autoidle_mask;
536 *v |= autoidle << autoidle_shift;
726072e5
PW
537
538 return 0;
539}
540
eceec009
G
541/**
542 * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
543 * @oh: struct omap_hwmod *
544 * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
545 *
546 * Set or clear the I/O pad wakeup flag in the mux entries for the
547 * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
548 * in memory. If the hwmod is currently idled, and the new idle
549 * values don't match the previous ones, this function will also
550 * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
551 * currently idled, this function won't touch the hardware: the new
552 * mux settings are written to the SCM PADCTRL registers when the
553 * hwmod is idled. No return value.
554 */
555static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
556{
557 struct omap_device_pad *pad;
558 bool change = false;
559 u16 prev_idle;
560 int j;
561
562 if (!oh->mux || !oh->mux->enabled)
563 return;
564
565 for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
566 pad = oh->mux->pads_dynamic[j];
567
568 if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
569 continue;
570
571 prev_idle = pad->idle;
572
573 if (set_wake)
574 pad->idle |= OMAP_WAKEUP_EN;
575 else
576 pad->idle &= ~OMAP_WAKEUP_EN;
577
578 if (prev_idle != pad->idle)
579 change = true;
580 }
581
582 if (change && oh->_state == _HWMOD_STATE_IDLE)
583 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
584}
585
63c85238
PW
586/**
587 * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
588 * @oh: struct omap_hwmod *
589 *
590 * Allow the hardware module @oh to send wakeups. Returns -EINVAL
591 * upon error or 0 upon success.
592 */
5a7ddcbd 593static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
63c85238 594{
43b40992 595 if (!oh->class->sysc ||
86009eb3 596 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
724019b0
BC
597 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
598 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
63c85238
PW
599 return -EINVAL;
600
43b40992
PW
601 if (!oh->class->sysc->sysc_fields) {
602 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
603 return -EINVAL;
604 }
605
1fe74113
BC
606 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
607 *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
63c85238 608
86009eb3
BC
609 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
610 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
724019b0
BC
611 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
612 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
86009eb3 613
63c85238
PW
614 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
615
63c85238
PW
616 return 0;
617}
618
619/**
620 * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
621 * @oh: struct omap_hwmod *
622 *
623 * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
624 * upon error or 0 upon success.
625 */
5a7ddcbd 626static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
63c85238 627{
43b40992 628 if (!oh->class->sysc ||
86009eb3 629 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
724019b0
BC
630 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
631 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
63c85238
PW
632 return -EINVAL;
633
43b40992
PW
634 if (!oh->class->sysc->sysc_fields) {
635 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
636 return -EINVAL;
637 }
638
1fe74113
BC
639 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
640 *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
63c85238 641
86009eb3
BC
642 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
643 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
724019b0 644 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
561038f0 645 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
86009eb3 646
63c85238
PW
647 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
648
63c85238
PW
649 return 0;
650}
651
f5dd3bb5
RN
652static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
653{
c4a1ea2c
RN
654 struct clk_hw_omap *clk;
655
f5dd3bb5
RN
656 if (oh->clkdm) {
657 return oh->clkdm;
658 } else if (oh->_clk) {
f5dd3bb5
RN
659 clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
660 return clk->clkdm;
f5dd3bb5
RN
661 }
662 return NULL;
663}
664
63c85238
PW
665/**
666 * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
667 * @oh: struct omap_hwmod *
668 *
669 * Prevent the hardware module @oh from entering idle while the
670 * hardare module initiator @init_oh is active. Useful when a module
671 * will be accessed by a particular initiator (e.g., if a module will
672 * be accessed by the IVA, there should be a sleepdep between the IVA
673 * initiator and the module). Only applies to modules in smart-idle
570b54c7
PW
674 * mode. If the clockdomain is marked as not needing autodeps, return
675 * 0 without doing anything. Otherwise, returns -EINVAL upon error or
676 * passes along clkdm_add_sleepdep() value upon success.
63c85238
PW
677 */
678static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
679{
f5dd3bb5
RN
680 struct clockdomain *clkdm, *init_clkdm;
681
682 clkdm = _get_clkdm(oh);
683 init_clkdm = _get_clkdm(init_oh);
684
685 if (!clkdm || !init_clkdm)
63c85238
PW
686 return -EINVAL;
687
f5dd3bb5 688 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
570b54c7
PW
689 return 0;
690
f5dd3bb5 691 return clkdm_add_sleepdep(clkdm, init_clkdm);
63c85238
PW
692}
693
694/**
695 * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
696 * @oh: struct omap_hwmod *
697 *
698 * Allow the hardware module @oh to enter idle while the hardare
699 * module initiator @init_oh is active. Useful when a module will not
700 * be accessed by a particular initiator (e.g., if a module will not
701 * be accessed by the IVA, there should be no sleepdep between the IVA
702 * initiator and the module). Only applies to modules in smart-idle
570b54c7
PW
703 * mode. If the clockdomain is marked as not needing autodeps, return
704 * 0 without doing anything. Returns -EINVAL upon error or passes
705 * along clkdm_del_sleepdep() value upon success.
63c85238
PW
706 */
707static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
708{
f5dd3bb5
RN
709 struct clockdomain *clkdm, *init_clkdm;
710
711 clkdm = _get_clkdm(oh);
712 init_clkdm = _get_clkdm(init_oh);
713
714 if (!clkdm || !init_clkdm)
63c85238
PW
715 return -EINVAL;
716
f5dd3bb5 717 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
570b54c7
PW
718 return 0;
719
f5dd3bb5 720 return clkdm_del_sleepdep(clkdm, init_clkdm);
63c85238
PW
721}
722
723/**
724 * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
725 * @oh: struct omap_hwmod *
726 *
727 * Called from _init_clocks(). Populates the @oh _clk (main
728 * functional clock pointer) if a main_clk is present. Returns 0 on
729 * success or -EINVAL on error.
730 */
731static int _init_main_clk(struct omap_hwmod *oh)
732{
63c85238
PW
733 int ret = 0;
734
50ebdac2 735 if (!oh->main_clk)
63c85238
PW
736 return 0;
737
6ea74cb9
RN
738 oh->_clk = clk_get(NULL, oh->main_clk);
739 if (IS_ERR(oh->_clk)) {
20383d82
BC
740 pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
741 oh->name, oh->main_clk);
63403384 742 return -EINVAL;
dc75925d 743 }
4d7cb45e
RN
744 /*
745 * HACK: This needs a re-visit once clk_prepare() is implemented
746 * to do something meaningful. Today its just a no-op.
747 * If clk_prepare() is used at some point to do things like
748 * voltage scaling etc, then this would have to be moved to
749 * some point where subsystems like i2c and pmic become
750 * available.
751 */
752 clk_prepare(oh->_clk);
63c85238 753
f5dd3bb5 754 if (!_get_clkdm(oh))
3bb05dbf 755 pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
5dcc3b97 756 oh->name, oh->main_clk);
81d7c6ff 757
63c85238
PW
758 return ret;
759}
760
761/**
887adeac 762 * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
63c85238
PW
763 * @oh: struct omap_hwmod *
764 *
765 * Called from _init_clocks(). Populates the @oh OCP slave interface
766 * clock pointers. Returns 0 on success or -EINVAL on error.
767 */
768static int _init_interface_clks(struct omap_hwmod *oh)
769{
5d95dde7 770 struct omap_hwmod_ocp_if *os;
11cd4b94 771 struct list_head *p;
63c85238 772 struct clk *c;
5d95dde7 773 int i = 0;
63c85238
PW
774 int ret = 0;
775
11cd4b94 776 p = oh->slave_ports.next;
2221b5cd 777
5d95dde7 778 while (i < oh->slaves_cnt) {
11cd4b94 779 os = _fetch_next_ocp_if(&p, &i);
50ebdac2 780 if (!os->clk)
63c85238
PW
781 continue;
782
6ea74cb9
RN
783 c = clk_get(NULL, os->clk);
784 if (IS_ERR(c)) {
20383d82
BC
785 pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
786 oh->name, os->clk);
63c85238 787 ret = -EINVAL;
dc75925d 788 }
63c85238 789 os->_clk = c;
4d7cb45e
RN
790 /*
791 * HACK: This needs a re-visit once clk_prepare() is implemented
792 * to do something meaningful. Today its just a no-op.
793 * If clk_prepare() is used at some point to do things like
794 * voltage scaling etc, then this would have to be moved to
795 * some point where subsystems like i2c and pmic become
796 * available.
797 */
798 clk_prepare(os->_clk);
63c85238
PW
799 }
800
801 return ret;
802}
803
804/**
805 * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
806 * @oh: struct omap_hwmod *
807 *
808 * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
809 * clock pointers. Returns 0 on success or -EINVAL on error.
810 */
811static int _init_opt_clks(struct omap_hwmod *oh)
812{
813 struct omap_hwmod_opt_clk *oc;
814 struct clk *c;
815 int i;
816 int ret = 0;
817
818 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
6ea74cb9
RN
819 c = clk_get(NULL, oc->clk);
820 if (IS_ERR(c)) {
20383d82
BC
821 pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
822 oh->name, oc->clk);
63c85238 823 ret = -EINVAL;
dc75925d 824 }
63c85238 825 oc->_clk = c;
4d7cb45e
RN
826 /*
827 * HACK: This needs a re-visit once clk_prepare() is implemented
828 * to do something meaningful. Today its just a no-op.
829 * If clk_prepare() is used at some point to do things like
830 * voltage scaling etc, then this would have to be moved to
831 * some point where subsystems like i2c and pmic become
832 * available.
833 */
834 clk_prepare(oc->_clk);
63c85238
PW
835 }
836
837 return ret;
838}
839
840/**
841 * _enable_clocks - enable hwmod main clock and interface clocks
842 * @oh: struct omap_hwmod *
843 *
844 * Enables all clocks necessary for register reads and writes to succeed
845 * on the hwmod @oh. Returns 0.
846 */
847static int _enable_clocks(struct omap_hwmod *oh)
848{
5d95dde7 849 struct omap_hwmod_ocp_if *os;
11cd4b94 850 struct list_head *p;
5d95dde7 851 int i = 0;
63c85238
PW
852
853 pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
854
4d3ae5a9 855 if (oh->_clk)
63c85238
PW
856 clk_enable(oh->_clk);
857
11cd4b94 858 p = oh->slave_ports.next;
2221b5cd 859
5d95dde7 860 while (i < oh->slaves_cnt) {
11cd4b94 861 os = _fetch_next_ocp_if(&p, &i);
63c85238 862
5d95dde7
PW
863 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
864 clk_enable(os->_clk);
63c85238
PW
865 }
866
867 /* The opt clocks are controlled by the device driver. */
868
869 return 0;
870}
871
872/**
873 * _disable_clocks - disable hwmod main clock and interface clocks
874 * @oh: struct omap_hwmod *
875 *
876 * Disables the hwmod @oh main functional and interface clocks. Returns 0.
877 */
878static int _disable_clocks(struct omap_hwmod *oh)
879{
5d95dde7 880 struct omap_hwmod_ocp_if *os;
11cd4b94 881 struct list_head *p;
5d95dde7 882 int i = 0;
63c85238
PW
883
884 pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
885
4d3ae5a9 886 if (oh->_clk)
63c85238
PW
887 clk_disable(oh->_clk);
888
11cd4b94 889 p = oh->slave_ports.next;
2221b5cd 890
5d95dde7 891 while (i < oh->slaves_cnt) {
11cd4b94 892 os = _fetch_next_ocp_if(&p, &i);
63c85238 893
5d95dde7
PW
894 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
895 clk_disable(os->_clk);
63c85238
PW
896 }
897
898 /* The opt clocks are controlled by the device driver. */
899
900 return 0;
901}
902
96835af9
BC
903static void _enable_optional_clocks(struct omap_hwmod *oh)
904{
905 struct omap_hwmod_opt_clk *oc;
906 int i;
907
908 pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
909
910 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
911 if (oc->_clk) {
912 pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
5dcc3b97 913 __clk_get_name(oc->_clk));
96835af9
BC
914 clk_enable(oc->_clk);
915 }
916}
917
918static void _disable_optional_clocks(struct omap_hwmod *oh)
919{
920 struct omap_hwmod_opt_clk *oc;
921 int i;
922
923 pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
924
925 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
926 if (oc->_clk) {
927 pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
5dcc3b97 928 __clk_get_name(oc->_clk));
96835af9
BC
929 clk_disable(oc->_clk);
930 }
931}
932
45c38252 933/**
3d9f0327 934 * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
45c38252
BC
935 * @oh: struct omap_hwmod *
936 *
937 * Enables the PRCM module mode related to the hwmod @oh.
938 * No return value.
939 */
3d9f0327 940static void _omap4_enable_module(struct omap_hwmod *oh)
45c38252 941{
45c38252
BC
942 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
943 return;
944
3d9f0327
KH
945 pr_debug("omap_hwmod: %s: %s: %d\n",
946 oh->name, __func__, oh->prcm.omap4.modulemode);
45c38252
BC
947
948 omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
949 oh->clkdm->prcm_partition,
950 oh->clkdm->cm_inst,
951 oh->clkdm->clkdm_offs,
952 oh->prcm.omap4.clkctrl_offs);
953}
954
1688bf19
VH
955/**
956 * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
957 * @oh: struct omap_hwmod *
958 *
959 * Enables the PRCM module mode related to the hwmod @oh.
960 * No return value.
961 */
962static void _am33xx_enable_module(struct omap_hwmod *oh)
963{
964 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
965 return;
966
967 pr_debug("omap_hwmod: %s: %s: %d\n",
968 oh->name, __func__, oh->prcm.omap4.modulemode);
969
970 am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
971 oh->clkdm->clkdm_offs,
972 oh->prcm.omap4.clkctrl_offs);
973}
974
45c38252 975/**
bfc141e3
BC
976 * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
977 * @oh: struct omap_hwmod *
978 *
979 * Wait for a module @oh to enter slave idle. Returns 0 if the module
980 * does not have an IDLEST bit or if the module successfully enters
981 * slave idle; otherwise, pass along the return value of the
982 * appropriate *_cm*_wait_module_idle() function.
983 */
984static int _omap4_wait_target_disable(struct omap_hwmod *oh)
985{
2b026d13 986 if (!oh)
bfc141e3
BC
987 return -EINVAL;
988
2b026d13 989 if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
bfc141e3
BC
990 return 0;
991
992 if (oh->flags & HWMOD_NO_IDLEST)
993 return 0;
994
995 return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
996 oh->clkdm->cm_inst,
997 oh->clkdm->clkdm_offs,
998 oh->prcm.omap4.clkctrl_offs);
999}
1000
1688bf19
VH
1001/**
1002 * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
1003 * @oh: struct omap_hwmod *
1004 *
1005 * Wait for a module @oh to enter slave idle. Returns 0 if the module
1006 * does not have an IDLEST bit or if the module successfully enters
1007 * slave idle; otherwise, pass along the return value of the
1008 * appropriate *_cm*_wait_module_idle() function.
1009 */
1010static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
1011{
1012 if (!oh)
1013 return -EINVAL;
1014
1015 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
1016 return 0;
1017
1018 if (oh->flags & HWMOD_NO_IDLEST)
1019 return 0;
1020
1021 return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
1022 oh->clkdm->clkdm_offs,
1023 oh->prcm.omap4.clkctrl_offs);
1024}
1025
212738a4
PW
1026/**
1027 * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
1028 * @oh: struct omap_hwmod *oh
1029 *
1030 * Count and return the number of MPU IRQs associated with the hwmod
1031 * @oh. Used to allocate struct resource data. Returns 0 if @oh is
1032 * NULL.
1033 */
1034static int _count_mpu_irqs(struct omap_hwmod *oh)
1035{
1036 struct omap_hwmod_irq_info *ohii;
1037 int i = 0;
1038
1039 if (!oh || !oh->mpu_irqs)
1040 return 0;
1041
1042 do {
1043 ohii = &oh->mpu_irqs[i++];
1044 } while (ohii->irq != -1);
1045
cc1b0765 1046 return i-1;
212738a4
PW
1047}
1048
bc614958
PW
1049/**
1050 * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
1051 * @oh: struct omap_hwmod *oh
1052 *
1053 * Count and return the number of SDMA request lines associated with
1054 * the hwmod @oh. Used to allocate struct resource data. Returns 0
1055 * if @oh is NULL.
1056 */
1057static int _count_sdma_reqs(struct omap_hwmod *oh)
1058{
1059 struct omap_hwmod_dma_info *ohdi;
1060 int i = 0;
1061
1062 if (!oh || !oh->sdma_reqs)
1063 return 0;
1064
1065 do {
1066 ohdi = &oh->sdma_reqs[i++];
1067 } while (ohdi->dma_req != -1);
1068
cc1b0765 1069 return i-1;
bc614958
PW
1070}
1071
78183f3f
PW
1072/**
1073 * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
1074 * @oh: struct omap_hwmod *oh
1075 *
1076 * Count and return the number of address space ranges associated with
1077 * the hwmod @oh. Used to allocate struct resource data. Returns 0
1078 * if @oh is NULL.
1079 */
1080static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
1081{
1082 struct omap_hwmod_addr_space *mem;
1083 int i = 0;
1084
1085 if (!os || !os->addr)
1086 return 0;
1087
1088 do {
1089 mem = &os->addr[i++];
1090 } while (mem->pa_start != mem->pa_end);
1091
cc1b0765 1092 return i-1;
78183f3f
PW
1093}
1094
5e8370f1
PW
1095/**
1096 * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
1097 * @oh: struct omap_hwmod * to operate on
1098 * @name: pointer to the name of the MPU interrupt number to fetch (optional)
1099 * @irq: pointer to an unsigned int to store the MPU IRQ number to
1100 *
1101 * Retrieve a MPU hardware IRQ line number named by @name associated
1102 * with the IP block pointed to by @oh. The IRQ number will be filled
1103 * into the address pointed to by @dma. When @name is non-null, the
1104 * IRQ line number associated with the named entry will be returned.
1105 * If @name is null, the first matching entry will be returned. Data
1106 * order is not meaningful in hwmod data, so callers are strongly
1107 * encouraged to use a non-null @name whenever possible to avoid
1108 * unpredictable effects if hwmod data is later added that causes data
1109 * ordering to change. Returns 0 upon success or a negative error
1110 * code upon error.
1111 */
1112static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
1113 unsigned int *irq)
1114{
1115 int i;
1116 bool found = false;
1117
1118 if (!oh->mpu_irqs)
1119 return -ENOENT;
1120
1121 i = 0;
1122 while (oh->mpu_irqs[i].irq != -1) {
1123 if (name == oh->mpu_irqs[i].name ||
1124 !strcmp(name, oh->mpu_irqs[i].name)) {
1125 found = true;
1126 break;
1127 }
1128 i++;
1129 }
1130
1131 if (!found)
1132 return -ENOENT;
1133
1134 *irq = oh->mpu_irqs[i].irq;
1135
1136 return 0;
1137}
1138
1139/**
1140 * _get_sdma_req_by_name - fetch SDMA request line ID by name
1141 * @oh: struct omap_hwmod * to operate on
1142 * @name: pointer to the name of the SDMA request line to fetch (optional)
1143 * @dma: pointer to an unsigned int to store the request line ID to
1144 *
1145 * Retrieve an SDMA request line ID named by @name on the IP block
1146 * pointed to by @oh. The ID will be filled into the address pointed
1147 * to by @dma. When @name is non-null, the request line ID associated
1148 * with the named entry will be returned. If @name is null, the first
1149 * matching entry will be returned. Data order is not meaningful in
1150 * hwmod data, so callers are strongly encouraged to use a non-null
1151 * @name whenever possible to avoid unpredictable effects if hwmod
1152 * data is later added that causes data ordering to change. Returns 0
1153 * upon success or a negative error code upon error.
1154 */
1155static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
1156 unsigned int *dma)
1157{
1158 int i;
1159 bool found = false;
1160
1161 if (!oh->sdma_reqs)
1162 return -ENOENT;
1163
1164 i = 0;
1165 while (oh->sdma_reqs[i].dma_req != -1) {
1166 if (name == oh->sdma_reqs[i].name ||
1167 !strcmp(name, oh->sdma_reqs[i].name)) {
1168 found = true;
1169 break;
1170 }
1171 i++;
1172 }
1173
1174 if (!found)
1175 return -ENOENT;
1176
1177 *dma = oh->sdma_reqs[i].dma_req;
1178
1179 return 0;
1180}
1181
1182/**
1183 * _get_addr_space_by_name - fetch address space start & end by name
1184 * @oh: struct omap_hwmod * to operate on
1185 * @name: pointer to the name of the address space to fetch (optional)
1186 * @pa_start: pointer to a u32 to store the starting address to
1187 * @pa_end: pointer to a u32 to store the ending address to
1188 *
1189 * Retrieve address space start and end addresses for the IP block
1190 * pointed to by @oh. The data will be filled into the addresses
1191 * pointed to by @pa_start and @pa_end. When @name is non-null, the
1192 * address space data associated with the named entry will be
1193 * returned. If @name is null, the first matching entry will be
1194 * returned. Data order is not meaningful in hwmod data, so callers
1195 * are strongly encouraged to use a non-null @name whenever possible
1196 * to avoid unpredictable effects if hwmod data is later added that
1197 * causes data ordering to change. Returns 0 upon success or a
1198 * negative error code upon error.
1199 */
1200static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
1201 u32 *pa_start, u32 *pa_end)
1202{
1203 int i, j;
1204 struct omap_hwmod_ocp_if *os;
2221b5cd 1205 struct list_head *p = NULL;
5e8370f1
PW
1206 bool found = false;
1207
11cd4b94 1208 p = oh->slave_ports.next;
2221b5cd 1209
5d95dde7
PW
1210 i = 0;
1211 while (i < oh->slaves_cnt) {
11cd4b94 1212 os = _fetch_next_ocp_if(&p, &i);
5e8370f1
PW
1213
1214 if (!os->addr)
1215 return -ENOENT;
1216
1217 j = 0;
1218 while (os->addr[j].pa_start != os->addr[j].pa_end) {
1219 if (name == os->addr[j].name ||
1220 !strcmp(name, os->addr[j].name)) {
1221 found = true;
1222 break;
1223 }
1224 j++;
1225 }
1226
1227 if (found)
1228 break;
1229 }
1230
1231 if (!found)
1232 return -ENOENT;
1233
1234 *pa_start = os->addr[j].pa_start;
1235 *pa_end = os->addr[j].pa_end;
1236
1237 return 0;
1238}
1239
63c85238 1240/**
24dbc213 1241 * _save_mpu_port_index - find and save the index to @oh's MPU port
63c85238
PW
1242 * @oh: struct omap_hwmod *
1243 *
24dbc213
PW
1244 * Determines the array index of the OCP slave port that the MPU uses
1245 * to address the device, and saves it into the struct omap_hwmod.
1246 * Intended to be called during hwmod registration only. No return
1247 * value.
63c85238 1248 */
24dbc213 1249static void __init _save_mpu_port_index(struct omap_hwmod *oh)
63c85238 1250{
24dbc213 1251 struct omap_hwmod_ocp_if *os = NULL;
11cd4b94 1252 struct list_head *p;
5d95dde7 1253 int i = 0;
63c85238 1254
5d95dde7 1255 if (!oh)
24dbc213
PW
1256 return;
1257
1258 oh->_int_flags |= _HWMOD_NO_MPU_PORT;
63c85238 1259
11cd4b94 1260 p = oh->slave_ports.next;
2221b5cd 1261
5d95dde7 1262 while (i < oh->slaves_cnt) {
11cd4b94 1263 os = _fetch_next_ocp_if(&p, &i);
63c85238 1264 if (os->user & OCP_USER_MPU) {
2221b5cd 1265 oh->_mpu_port = os;
24dbc213 1266 oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
63c85238
PW
1267 break;
1268 }
1269 }
1270
24dbc213 1271 return;
63c85238
PW
1272}
1273
2d6141ba
PW
1274/**
1275 * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
1276 * @oh: struct omap_hwmod *
1277 *
1278 * Given a pointer to a struct omap_hwmod record @oh, return a pointer
1279 * to the struct omap_hwmod_ocp_if record that is used by the MPU to
1280 * communicate with the IP block. This interface need not be directly
1281 * connected to the MPU (and almost certainly is not), but is directly
1282 * connected to the IP block represented by @oh. Returns a pointer
1283 * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
1284 * error or if there does not appear to be a path from the MPU to this
1285 * IP block.
1286 */
1287static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
1288{
1289 if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
1290 return NULL;
1291
11cd4b94 1292 return oh->_mpu_port;
2d6141ba
PW
1293};
1294
63c85238 1295/**
c9aafd23 1296 * _find_mpu_rt_addr_space - return MPU register target address space for @oh
63c85238
PW
1297 * @oh: struct omap_hwmod *
1298 *
c9aafd23
PW
1299 * Returns a pointer to the struct omap_hwmod_addr_space record representing
1300 * the register target MPU address space; or returns NULL upon error.
63c85238 1301 */
c9aafd23 1302static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
63c85238
PW
1303{
1304 struct omap_hwmod_ocp_if *os;
1305 struct omap_hwmod_addr_space *mem;
c9aafd23 1306 int found = 0, i = 0;
63c85238 1307
2d6141ba 1308 os = _find_mpu_rt_port(oh);
24dbc213 1309 if (!os || !os->addr)
78183f3f
PW
1310 return NULL;
1311
1312 do {
1313 mem = &os->addr[i++];
1314 if (mem->flags & ADDR_TYPE_RT)
63c85238 1315 found = 1;
78183f3f 1316 } while (!found && mem->pa_start != mem->pa_end);
63c85238 1317
c9aafd23 1318 return (found) ? mem : NULL;
63c85238
PW
1319}
1320
1321/**
74ff3a68 1322 * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
63c85238
PW
1323 * @oh: struct omap_hwmod *
1324 *
006c7f18
PW
1325 * Ensure that the OCP_SYSCONFIG register for the IP block represented
1326 * by @oh is set to indicate to the PRCM that the IP block is active.
1327 * Usually this means placing the module into smart-idle mode and
1328 * smart-standby, but if there is a bug in the automatic idle handling
1329 * for the IP block, it may need to be placed into the force-idle or
1330 * no-idle variants of these modes. No return value.
63c85238 1331 */
74ff3a68 1332static void _enable_sysc(struct omap_hwmod *oh)
63c85238 1333{
43b40992 1334 u8 idlemode, sf;
63c85238 1335 u32 v;
006c7f18 1336 bool clkdm_act;
f5dd3bb5 1337 struct clockdomain *clkdm;
63c85238 1338
43b40992 1339 if (!oh->class->sysc)
63c85238
PW
1340 return;
1341
613ad0e9
TK
1342 /*
1343 * Wait until reset has completed, this is needed as the IP
1344 * block is reset automatically by hardware in some cases
1345 * (off-mode for example), and the drivers require the
1346 * IP to be ready when they access it
1347 */
1348 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1349 _enable_optional_clocks(oh);
1350 _wait_softreset_complete(oh);
1351 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1352 _disable_optional_clocks(oh);
1353
63c85238 1354 v = oh->_sysc_cache;
43b40992 1355 sf = oh->class->sysc->sysc_flags;
63c85238 1356
f5dd3bb5 1357 clkdm = _get_clkdm(oh);
43b40992 1358 if (sf & SYSC_HAS_SIDLEMODE) {
ca43ea34
RN
1359 if (oh->flags & HWMOD_SWSUP_SIDLE ||
1360 oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
35513171
RN
1361 idlemode = HWMOD_IDLEMODE_NO;
1362 } else {
1363 if (sf & SYSC_HAS_ENAWAKEUP)
1364 _enable_wakeup(oh, &v);
1365 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1366 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1367 else
1368 idlemode = HWMOD_IDLEMODE_SMART;
1369 }
1370
1371 /*
1372 * This is special handling for some IPs like
1373 * 32k sync timer. Force them to idle!
1374 */
f5dd3bb5 1375 clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
006c7f18
PW
1376 if (clkdm_act && !(oh->class->sysc->idlemodes &
1377 (SIDLE_SMART | SIDLE_SMART_WKUP)))
1378 idlemode = HWMOD_IDLEMODE_FORCE;
35513171 1379
63c85238
PW
1380 _set_slave_idlemode(oh, idlemode, &v);
1381 }
1382
43b40992 1383 if (sf & SYSC_HAS_MIDLEMODE) {
092bc089
GI
1384 if (oh->flags & HWMOD_FORCE_MSTANDBY) {
1385 idlemode = HWMOD_IDLEMODE_FORCE;
1386 } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
724019b0
BC
1387 idlemode = HWMOD_IDLEMODE_NO;
1388 } else {
1389 if (sf & SYSC_HAS_ENAWAKEUP)
1390 _enable_wakeup(oh, &v);
1391 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1392 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1393 else
1394 idlemode = HWMOD_IDLEMODE_SMART;
1395 }
63c85238
PW
1396 _set_master_standbymode(oh, idlemode, &v);
1397 }
1398
a16b1f7f
PW
1399 /*
1400 * XXX The clock framework should handle this, by
1401 * calling into this code. But this must wait until the
1402 * clock structures are tagged with omap_hwmod entries
1403 */
43b40992
PW
1404 if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
1405 (sf & SYSC_HAS_CLOCKACTIVITY))
1406 _set_clockactivity(oh, oh->class->sysc->clockact, &v);
63c85238 1407
127500cc
JH
1408 /* If the cached value is the same as the new value, skip the write */
1409 if (oh->_sysc_cache != v)
1410 _write_sysconfig(v, oh);
78f26e87
HH
1411
1412 /*
1413 * Set the autoidle bit only after setting the smartidle bit
1414 * Setting this will not have any impact on the other modules.
1415 */
1416 if (sf & SYSC_HAS_AUTOIDLE) {
1417 idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
1418 0 : 1;
1419 _set_module_autoidle(oh, idlemode, &v);
1420 _write_sysconfig(v, oh);
1421 }
63c85238
PW
1422}
1423
1424/**
74ff3a68 1425 * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
63c85238
PW
1426 * @oh: struct omap_hwmod *
1427 *
1428 * If module is marked as SWSUP_SIDLE, force the module into slave
1429 * idle; otherwise, configure it for smart-idle. If module is marked
1430 * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
1431 * configure it for smart-standby. No return value.
1432 */
74ff3a68 1433static void _idle_sysc(struct omap_hwmod *oh)
63c85238 1434{
43b40992 1435 u8 idlemode, sf;
63c85238
PW
1436 u32 v;
1437
43b40992 1438 if (!oh->class->sysc)
63c85238
PW
1439 return;
1440
1441 v = oh->_sysc_cache;
43b40992 1442 sf = oh->class->sysc->sysc_flags;
63c85238 1443
43b40992 1444 if (sf & SYSC_HAS_SIDLEMODE) {
35513171 1445 if (oh->flags & HWMOD_SWSUP_SIDLE) {
006c7f18 1446 idlemode = HWMOD_IDLEMODE_FORCE;
35513171
RN
1447 } else {
1448 if (sf & SYSC_HAS_ENAWAKEUP)
1449 _enable_wakeup(oh, &v);
1450 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1451 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1452 else
1453 idlemode = HWMOD_IDLEMODE_SMART;
1454 }
63c85238
PW
1455 _set_slave_idlemode(oh, idlemode, &v);
1456 }
1457
43b40992 1458 if (sf & SYSC_HAS_MIDLEMODE) {
092bc089
GI
1459 if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
1460 (oh->flags & HWMOD_FORCE_MSTANDBY)) {
724019b0
BC
1461 idlemode = HWMOD_IDLEMODE_FORCE;
1462 } else {
1463 if (sf & SYSC_HAS_ENAWAKEUP)
1464 _enable_wakeup(oh, &v);
1465 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1466 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1467 else
1468 idlemode = HWMOD_IDLEMODE_SMART;
1469 }
63c85238
PW
1470 _set_master_standbymode(oh, idlemode, &v);
1471 }
1472
1473 _write_sysconfig(v, oh);
1474}
1475
1476/**
74ff3a68 1477 * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
63c85238
PW
1478 * @oh: struct omap_hwmod *
1479 *
1480 * Force the module into slave idle and master suspend. No return
1481 * value.
1482 */
74ff3a68 1483static void _shutdown_sysc(struct omap_hwmod *oh)
63c85238
PW
1484{
1485 u32 v;
43b40992 1486 u8 sf;
63c85238 1487
43b40992 1488 if (!oh->class->sysc)
63c85238
PW
1489 return;
1490
1491 v = oh->_sysc_cache;
43b40992 1492 sf = oh->class->sysc->sysc_flags;
63c85238 1493
43b40992 1494 if (sf & SYSC_HAS_SIDLEMODE)
63c85238
PW
1495 _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
1496
43b40992 1497 if (sf & SYSC_HAS_MIDLEMODE)
63c85238
PW
1498 _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
1499
43b40992 1500 if (sf & SYSC_HAS_AUTOIDLE)
726072e5 1501 _set_module_autoidle(oh, 1, &v);
63c85238
PW
1502
1503 _write_sysconfig(v, oh);
1504}
1505
1506/**
1507 * _lookup - find an omap_hwmod by name
1508 * @name: find an omap_hwmod by name
1509 *
1510 * Return a pointer to an omap_hwmod by name, or NULL if not found.
63c85238
PW
1511 */
1512static struct omap_hwmod *_lookup(const char *name)
1513{
1514 struct omap_hwmod *oh, *temp_oh;
1515
1516 oh = NULL;
1517
1518 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
1519 if (!strcmp(name, temp_oh->name)) {
1520 oh = temp_oh;
1521 break;
1522 }
1523 }
1524
1525 return oh;
1526}
868c157d 1527
6ae76997
BC
1528/**
1529 * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
1530 * @oh: struct omap_hwmod *
1531 *
1532 * Convert a clockdomain name stored in a struct omap_hwmod into a
1533 * clockdomain pointer, and save it into the struct omap_hwmod.
868c157d 1534 * Return -EINVAL if the clkdm_name lookup failed.
6ae76997
BC
1535 */
1536static int _init_clkdm(struct omap_hwmod *oh)
1537{
3bb05dbf
PW
1538 if (!oh->clkdm_name) {
1539 pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
6ae76997 1540 return 0;
3bb05dbf 1541 }
6ae76997 1542
6ae76997
BC
1543 oh->clkdm = clkdm_lookup(oh->clkdm_name);
1544 if (!oh->clkdm) {
1545 pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
1546 oh->name, oh->clkdm_name);
1547 return -EINVAL;
1548 }
1549
1550 pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
1551 oh->name, oh->clkdm_name);
1552
1553 return 0;
1554}
63c85238
PW
1555
1556/**
6ae76997
BC
1557 * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
1558 * well the clockdomain.
63c85238 1559 * @oh: struct omap_hwmod *
97d60162 1560 * @data: not used; pass NULL
63c85238 1561 *
a2debdbd 1562 * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
48d54f3f
PW
1563 * Resolves all clock names embedded in the hwmod. Returns 0 on
1564 * success, or a negative error code on failure.
63c85238 1565 */
97d60162 1566static int _init_clocks(struct omap_hwmod *oh, void *data)
63c85238
PW
1567{
1568 int ret = 0;
1569
48d54f3f
PW
1570 if (oh->_state != _HWMOD_STATE_REGISTERED)
1571 return 0;
63c85238
PW
1572
1573 pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
1574
b797be1d
VH
1575 if (soc_ops.init_clkdm)
1576 ret |= soc_ops.init_clkdm(oh);
1577
63c85238
PW
1578 ret |= _init_main_clk(oh);
1579 ret |= _init_interface_clks(oh);
1580 ret |= _init_opt_clks(oh);
1581
f5c1f84b
BC
1582 if (!ret)
1583 oh->_state = _HWMOD_STATE_CLKS_INITED;
6652271a
BC
1584 else
1585 pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
63c85238 1586
09c35f2f 1587 return ret;
63c85238
PW
1588}
1589
5365efbe 1590/**
cc1226e7 1591 * _lookup_hardreset - fill register bit info for this hwmod/reset line
5365efbe
BC
1592 * @oh: struct omap_hwmod *
1593 * @name: name of the reset line in the context of this hwmod
cc1226e7 1594 * @ohri: struct omap_hwmod_rst_info * that this function will fill in
5365efbe
BC
1595 *
1596 * Return the bit position of the reset line that match the
1597 * input name. Return -ENOENT if not found.
1598 */
a032d33b
PW
1599static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
1600 struct omap_hwmod_rst_info *ohri)
5365efbe
BC
1601{
1602 int i;
1603
1604 for (i = 0; i < oh->rst_lines_cnt; i++) {
1605 const char *rst_line = oh->rst_lines[i].name;
1606 if (!strcmp(rst_line, name)) {
cc1226e7 1607 ohri->rst_shift = oh->rst_lines[i].rst_shift;
1608 ohri->st_shift = oh->rst_lines[i].st_shift;
1609 pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
1610 oh->name, __func__, rst_line, ohri->rst_shift,
1611 ohri->st_shift);
5365efbe 1612
cc1226e7 1613 return 0;
5365efbe
BC
1614 }
1615 }
1616
1617 return -ENOENT;
1618}
1619
1620/**
1621 * _assert_hardreset - assert the HW reset line of submodules
1622 * contained in the hwmod module.
1623 * @oh: struct omap_hwmod *
1624 * @name: name of the reset line to lookup and assert
1625 *
b8249cf2
KH
1626 * Some IP like dsp, ipu or iva contain processor that require an HW
1627 * reset line to be assert / deassert in order to enable fully the IP.
1628 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1629 * asserting the hardreset line on the currently-booted SoC, or passes
1630 * along the return value from _lookup_hardreset() or the SoC's
1631 * assert_hardreset code.
5365efbe
BC
1632 */
1633static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
1634{
cc1226e7 1635 struct omap_hwmod_rst_info ohri;
a032d33b 1636 int ret = -EINVAL;
5365efbe
BC
1637
1638 if (!oh)
1639 return -EINVAL;
1640
b8249cf2
KH
1641 if (!soc_ops.assert_hardreset)
1642 return -ENOSYS;
1643
cc1226e7 1644 ret = _lookup_hardreset(oh, name, &ohri);
a032d33b 1645 if (ret < 0)
cc1226e7 1646 return ret;
5365efbe 1647
b8249cf2
KH
1648 ret = soc_ops.assert_hardreset(oh, &ohri);
1649
1650 return ret;
5365efbe
BC
1651}
1652
1653/**
1654 * _deassert_hardreset - deassert the HW reset line of submodules contained
1655 * in the hwmod module.
1656 * @oh: struct omap_hwmod *
1657 * @name: name of the reset line to look up and deassert
1658 *
b8249cf2
KH
1659 * Some IP like dsp, ipu or iva contain processor that require an HW
1660 * reset line to be assert / deassert in order to enable fully the IP.
1661 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1662 * deasserting the hardreset line on the currently-booted SoC, or passes
1663 * along the return value from _lookup_hardreset() or the SoC's
1664 * deassert_hardreset code.
5365efbe
BC
1665 */
1666static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
1667{
cc1226e7 1668 struct omap_hwmod_rst_info ohri;
b8249cf2 1669 int ret = -EINVAL;
e8e96dff 1670 int hwsup = 0;
5365efbe
BC
1671
1672 if (!oh)
1673 return -EINVAL;
1674
b8249cf2
KH
1675 if (!soc_ops.deassert_hardreset)
1676 return -ENOSYS;
1677
cc1226e7 1678 ret = _lookup_hardreset(oh, name, &ohri);
c48cd659 1679 if (ret < 0)
cc1226e7 1680 return ret;
5365efbe 1681
e8e96dff
ORL
1682 if (oh->clkdm) {
1683 /*
1684 * A clockdomain must be in SW_SUP otherwise reset
1685 * might not be completed. The clockdomain can be set
1686 * in HW_AUTO only when the module become ready.
1687 */
1688 hwsup = clkdm_in_hwsup(oh->clkdm);
1689 ret = clkdm_hwmod_enable(oh->clkdm, oh);
1690 if (ret) {
1691 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
1692 oh->name, oh->clkdm->name, ret);
1693 return ret;
1694 }
1695 }
1696
1697 _enable_clocks(oh);
1698 if (soc_ops.enable_module)
1699 soc_ops.enable_module(oh);
1700
b8249cf2 1701 ret = soc_ops.deassert_hardreset(oh, &ohri);
e8e96dff
ORL
1702
1703 if (soc_ops.disable_module)
1704 soc_ops.disable_module(oh);
1705 _disable_clocks(oh);
1706
cc1226e7 1707 if (ret == -EBUSY)
5365efbe
BC
1708 pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
1709
e8e96dff
ORL
1710 if (!ret) {
1711 /*
1712 * Set the clockdomain to HW_AUTO, assuming that the
1713 * previous state was HW_AUTO.
1714 */
1715 if (oh->clkdm && hwsup)
1716 clkdm_allow_idle(oh->clkdm);
1717 } else {
1718 if (oh->clkdm)
1719 clkdm_hwmod_disable(oh->clkdm, oh);
1720 }
1721
cc1226e7 1722 return ret;
5365efbe
BC
1723}
1724
1725/**
1726 * _read_hardreset - read the HW reset line state of submodules
1727 * contained in the hwmod module
1728 * @oh: struct omap_hwmod *
1729 * @name: name of the reset line to look up and read
1730 *
b8249cf2
KH
1731 * Return the state of the reset line. Returns -EINVAL if @oh is
1732 * null, -ENOSYS if we have no way of reading the hardreset line
1733 * status on the currently-booted SoC, or passes along the return
1734 * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
1735 * code.
5365efbe
BC
1736 */
1737static int _read_hardreset(struct omap_hwmod *oh, const char *name)
1738{
cc1226e7 1739 struct omap_hwmod_rst_info ohri;
a032d33b 1740 int ret = -EINVAL;
5365efbe
BC
1741
1742 if (!oh)
1743 return -EINVAL;
1744
b8249cf2
KH
1745 if (!soc_ops.is_hardreset_asserted)
1746 return -ENOSYS;
1747
cc1226e7 1748 ret = _lookup_hardreset(oh, name, &ohri);
a032d33b 1749 if (ret < 0)
cc1226e7 1750 return ret;
5365efbe 1751
b8249cf2 1752 return soc_ops.is_hardreset_asserted(oh, &ohri);
5365efbe
BC
1753}
1754
747834ab 1755/**
eb05f691 1756 * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
747834ab
PW
1757 * @oh: struct omap_hwmod *
1758 *
eb05f691
ORL
1759 * If all hardreset lines associated with @oh are asserted, then return true.
1760 * Otherwise, if part of @oh is out hardreset or if no hardreset lines
1761 * associated with @oh are asserted, then return false.
747834ab 1762 * This function is used to avoid executing some parts of the IP block
eb05f691 1763 * enable/disable sequence if its hardreset line is set.
747834ab 1764 */
eb05f691 1765static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
747834ab 1766{
eb05f691 1767 int i, rst_cnt = 0;
747834ab
PW
1768
1769 if (oh->rst_lines_cnt == 0)
1770 return false;
1771
1772 for (i = 0; i < oh->rst_lines_cnt; i++)
1773 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
eb05f691
ORL
1774 rst_cnt++;
1775
1776 if (oh->rst_lines_cnt == rst_cnt)
1777 return true;
747834ab
PW
1778
1779 return false;
1780}
1781
e9332b6e
PW
1782/**
1783 * _are_any_hardreset_lines_asserted - return true if any part of @oh is
1784 * hard-reset
1785 * @oh: struct omap_hwmod *
1786 *
1787 * If any hardreset lines associated with @oh are asserted, then
1788 * return true. Otherwise, if no hardreset lines associated with @oh
1789 * are asserted, or if @oh has no hardreset lines, then return false.
1790 * This function is used to avoid executing some parts of the IP block
1791 * enable/disable sequence if any hardreset line is set.
1792 */
1793static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
1794{
1795 int rst_cnt = 0;
1796 int i;
1797
1798 for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
1799 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1800 rst_cnt++;
1801
1802 return (rst_cnt) ? true : false;
1803}
1804
747834ab
PW
1805/**
1806 * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
1807 * @oh: struct omap_hwmod *
1808 *
1809 * Disable the PRCM module mode related to the hwmod @oh.
1810 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1811 */
1812static int _omap4_disable_module(struct omap_hwmod *oh)
1813{
1814 int v;
1815
747834ab
PW
1816 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1817 return -EINVAL;
1818
eb05f691
ORL
1819 /*
1820 * Since integration code might still be doing something, only
1821 * disable if all lines are under hardreset.
1822 */
e9332b6e 1823 if (_are_any_hardreset_lines_asserted(oh))
eb05f691
ORL
1824 return 0;
1825
747834ab
PW
1826 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1827
1828 omap4_cminst_module_disable(oh->clkdm->prcm_partition,
1829 oh->clkdm->cm_inst,
1830 oh->clkdm->clkdm_offs,
1831 oh->prcm.omap4.clkctrl_offs);
1832
747834ab
PW
1833 v = _omap4_wait_target_disable(oh);
1834 if (v)
1835 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1836 oh->name);
1837
1838 return 0;
1839}
1840
1688bf19
VH
1841/**
1842 * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
1843 * @oh: struct omap_hwmod *
1844 *
1845 * Disable the PRCM module mode related to the hwmod @oh.
1846 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1847 */
1848static int _am33xx_disable_module(struct omap_hwmod *oh)
1849{
1850 int v;
1851
1852 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1853 return -EINVAL;
1854
1855 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1856
e9332b6e
PW
1857 if (_are_any_hardreset_lines_asserted(oh))
1858 return 0;
1859
1688bf19
VH
1860 am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
1861 oh->prcm.omap4.clkctrl_offs);
1862
1688bf19
VH
1863 v = _am33xx_wait_target_disable(oh);
1864 if (v)
1865 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1866 oh->name);
1867
1868 return 0;
1869}
1870
63c85238 1871/**
bd36179e 1872 * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
63c85238
PW
1873 * @oh: struct omap_hwmod *
1874 *
1875 * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
30e105c0
PW
1876 * enabled for this to work. Returns -ENOENT if the hwmod cannot be
1877 * reset this way, -EINVAL if the hwmod is in the wrong state,
1878 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
2cb06814
BC
1879 *
1880 * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
bd36179e 1881 * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
2cb06814
BC
1882 * use the SYSCONFIG softreset bit to provide the status.
1883 *
bd36179e
PW
1884 * Note that some IP like McBSP do have reset control but don't have
1885 * reset status.
63c85238 1886 */
bd36179e 1887static int _ocp_softreset(struct omap_hwmod *oh)
63c85238 1888{
613ad0e9 1889 u32 v;
6f8b7ff5 1890 int c = 0;
96835af9 1891 int ret = 0;
63c85238 1892
43b40992 1893 if (!oh->class->sysc ||
2cb06814 1894 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
30e105c0 1895 return -ENOENT;
63c85238
PW
1896
1897 /* clocks must be on for this operation */
1898 if (oh->_state != _HWMOD_STATE_ENABLED) {
7852ec05
PW
1899 pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
1900 oh->name);
63c85238
PW
1901 return -EINVAL;
1902 }
1903
96835af9
BC
1904 /* For some modules, all optionnal clocks need to be enabled as well */
1905 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1906 _enable_optional_clocks(oh);
1907
bd36179e 1908 pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
63c85238
PW
1909
1910 v = oh->_sysc_cache;
96835af9
BC
1911 ret = _set_softreset(oh, &v);
1912 if (ret)
1913 goto dis_opt_clks;
63c85238
PW
1914 _write_sysconfig(v, oh);
1915
d99de7f5
FGL
1916 if (oh->class->sysc->srst_udelay)
1917 udelay(oh->class->sysc->srst_udelay);
1918
613ad0e9 1919 c = _wait_softreset_complete(oh);
5365efbe 1920 if (c == MAX_MODULE_SOFTRESET_WAIT)
76e5589e
BC
1921 pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
1922 oh->name, MAX_MODULE_SOFTRESET_WAIT);
63c85238 1923 else
5365efbe 1924 pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
63c85238
PW
1925
1926 /*
1927 * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
1928 * _wait_target_ready() or _reset()
1929 */
1930
96835af9
BC
1931 ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
1932
1933dis_opt_clks:
1934 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1935 _disable_optional_clocks(oh);
1936
1937 return ret;
63c85238
PW
1938}
1939
bd36179e
PW
1940/**
1941 * _reset - reset an omap_hwmod
1942 * @oh: struct omap_hwmod *
1943 *
30e105c0
PW
1944 * Resets an omap_hwmod @oh. If the module has a custom reset
1945 * function pointer defined, then call it to reset the IP block, and
1946 * pass along its return value to the caller. Otherwise, if the IP
1947 * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
1948 * associated with it, call a function to reset the IP block via that
1949 * method, and pass along the return value to the caller. Finally, if
1950 * the IP block has some hardreset lines associated with it, assert
1951 * all of those, but do _not_ deassert them. (This is because driver
1952 * authors have expressed an apparent requirement to control the
1953 * deassertion of the hardreset lines themselves.)
1954 *
1955 * The default software reset mechanism for most OMAP IP blocks is
1956 * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
1957 * hwmods cannot be reset via this method. Some are not targets and
1958 * therefore have no OCP header registers to access. Others (like the
1959 * IVA) have idiosyncratic reset sequences. So for these relatively
1960 * rare cases, custom reset code can be supplied in the struct
6668546f
KVA
1961 * omap_hwmod_class .reset function pointer.
1962 *
1963 * _set_dmadisable() is called to set the DMADISABLE bit so that it
1964 * does not prevent idling of the system. This is necessary for cases
1965 * where ROMCODE/BOOTLOADER uses dma and transfers control to the
1966 * kernel without disabling dma.
1967 *
1968 * Passes along the return value from either _ocp_softreset() or the
1969 * custom reset function - these must return -EINVAL if the hwmod
1970 * cannot be reset this way or if the hwmod is in the wrong state,
1971 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
bd36179e
PW
1972 */
1973static int _reset(struct omap_hwmod *oh)
1974{
30e105c0 1975 int i, r;
bd36179e
PW
1976
1977 pr_debug("omap_hwmod: %s: resetting\n", oh->name);
1978
30e105c0
PW
1979 if (oh->class->reset) {
1980 r = oh->class->reset(oh);
1981 } else {
1982 if (oh->rst_lines_cnt > 0) {
1983 for (i = 0; i < oh->rst_lines_cnt; i++)
1984 _assert_hardreset(oh, oh->rst_lines[i].name);
1985 return 0;
1986 } else {
1987 r = _ocp_softreset(oh);
1988 if (r == -ENOENT)
1989 r = 0;
1990 }
1991 }
1992
6668546f
KVA
1993 _set_dmadisable(oh);
1994
9c8b0ec7 1995 /*
30e105c0
PW
1996 * OCP_SYSCONFIG bits need to be reprogrammed after a
1997 * softreset. The _enable() function should be split to avoid
1998 * the rewrite of the OCP_SYSCONFIG register.
9c8b0ec7 1999 */
2800852a
RN
2000 if (oh->class->sysc) {
2001 _update_sysc_cache(oh);
2002 _enable_sysc(oh);
2003 }
2004
30e105c0 2005 return r;
bd36179e
PW
2006}
2007
5165882a
VB
2008/**
2009 * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
2010 *
2011 * Call the appropriate PRM function to clear any logged I/O chain
2012 * wakeups and to reconfigure the chain. This apparently needs to be
2013 * done upon every mux change. Since hwmods can be concurrently
2014 * enabled and idled, hold a spinlock around the I/O chain
2015 * reconfiguration sequence. No return value.
2016 *
2017 * XXX When the PRM code is moved to drivers, this function can be removed,
2018 * as the PRM infrastructure should abstract this.
2019 */
2020static void _reconfigure_io_chain(void)
2021{
2022 unsigned long flags;
2023
2024 spin_lock_irqsave(&io_chain_lock, flags);
2025
2026 if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
2027 omap3xxx_prm_reconfigure_io_chain();
2028 else if (cpu_is_omap44xx())
2029 omap44xx_prm_reconfigure_io_chain();
2030
2031 spin_unlock_irqrestore(&io_chain_lock, flags);
2032}
2033
e6d3a8b0
RN
2034/**
2035 * _omap4_update_context_lost - increment hwmod context loss counter if
2036 * hwmod context was lost, and clear hardware context loss reg
2037 * @oh: hwmod to check for context loss
2038 *
2039 * If the PRCM indicates that the hwmod @oh lost context, increment
2040 * our in-memory context loss counter, and clear the RM_*_CONTEXT
2041 * bits. No return value.
2042 */
2043static void _omap4_update_context_lost(struct omap_hwmod *oh)
2044{
2045 if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
2046 return;
2047
2048 if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2049 oh->clkdm->pwrdm.ptr->prcm_offs,
2050 oh->prcm.omap4.context_offs))
2051 return;
2052
2053 oh->prcm.omap4.context_lost_counter++;
2054 prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2055 oh->clkdm->pwrdm.ptr->prcm_offs,
2056 oh->prcm.omap4.context_offs);
2057}
2058
2059/**
2060 * _omap4_get_context_lost - get context loss counter for a hwmod
2061 * @oh: hwmod to get context loss counter for
2062 *
2063 * Returns the in-memory context loss counter for a hwmod.
2064 */
2065static int _omap4_get_context_lost(struct omap_hwmod *oh)
2066{
2067 return oh->prcm.omap4.context_lost_counter;
2068}
2069
6d266f63
PW
2070/**
2071 * _enable_preprogram - Pre-program an IP block during the _enable() process
2072 * @oh: struct omap_hwmod *
2073 *
2074 * Some IP blocks (such as AESS) require some additional programming
2075 * after enable before they can enter idle. If a function pointer to
2076 * do so is present in the hwmod data, then call it and pass along the
2077 * return value; otherwise, return 0.
2078 */
0f497039 2079static int _enable_preprogram(struct omap_hwmod *oh)
6d266f63
PW
2080{
2081 if (!oh->class->enable_preprogram)
2082 return 0;
2083
2084 return oh->class->enable_preprogram(oh);
2085}
2086
63c85238 2087/**
dc6d1cda 2088 * _enable - enable an omap_hwmod
63c85238
PW
2089 * @oh: struct omap_hwmod *
2090 *
2091 * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
dc6d1cda
PW
2092 * register target. Returns -EINVAL if the hwmod is in the wrong
2093 * state or passes along the return value of _wait_target_ready().
63c85238 2094 */
dc6d1cda 2095static int _enable(struct omap_hwmod *oh)
63c85238 2096{
747834ab 2097 int r;
665d0013 2098 int hwsup = 0;
63c85238 2099
34617e2a
BC
2100 pr_debug("omap_hwmod: %s: enabling\n", oh->name);
2101
aacf0941 2102 /*
64813c3f
PW
2103 * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
2104 * state at init. Now that someone is really trying to enable
2105 * them, just ensure that the hwmod mux is set.
aacf0941
RN
2106 */
2107 if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
2108 /*
2109 * If the caller has mux data populated, do the mux'ing
2110 * which wouldn't have been done as part of the _enable()
2111 * done during setup.
2112 */
2113 if (oh->mux)
2114 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
2115
2116 oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
2117 return 0;
2118 }
2119
63c85238
PW
2120 if (oh->_state != _HWMOD_STATE_INITIALIZED &&
2121 oh->_state != _HWMOD_STATE_IDLE &&
2122 oh->_state != _HWMOD_STATE_DISABLED) {
4f8a428d
RK
2123 WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
2124 oh->name);
63c85238
PW
2125 return -EINVAL;
2126 }
2127
31f62866 2128 /*
eb05f691 2129 * If an IP block contains HW reset lines and all of them are
747834ab
PW
2130 * asserted, we let integration code associated with that
2131 * block handle the enable. We've received very little
2132 * information on what those driver authors need, and until
2133 * detailed information is provided and the driver code is
2134 * posted to the public lists, this is probably the best we
2135 * can do.
31f62866 2136 */
eb05f691 2137 if (_are_all_hardreset_lines_asserted(oh))
747834ab 2138 return 0;
63c85238 2139
665d0013
RN
2140 /* Mux pins for device runtime if populated */
2141 if (oh->mux && (!oh->mux->enabled ||
2142 ((oh->_state == _HWMOD_STATE_IDLE) &&
5165882a 2143 oh->mux->pads_dynamic))) {
665d0013 2144 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
5165882a
VB
2145 _reconfigure_io_chain();
2146 }
665d0013
RN
2147
2148 _add_initiator_dep(oh, mpu_oh);
34617e2a 2149
665d0013
RN
2150 if (oh->clkdm) {
2151 /*
2152 * A clockdomain must be in SW_SUP before enabling
2153 * completely the module. The clockdomain can be set
2154 * in HW_AUTO only when the module become ready.
2155 */
b71c7217
PW
2156 hwsup = clkdm_in_hwsup(oh->clkdm) &&
2157 !clkdm_missing_idle_reporting(oh->clkdm);
665d0013
RN
2158 r = clkdm_hwmod_enable(oh->clkdm, oh);
2159 if (r) {
2160 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
2161 oh->name, oh->clkdm->name, r);
2162 return r;
2163 }
34617e2a 2164 }
665d0013
RN
2165
2166 _enable_clocks(oh);
9ebfd285
KH
2167 if (soc_ops.enable_module)
2168 soc_ops.enable_module(oh);
fa200222 2169 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2170 cpu_idle_poll_ctrl(true);
34617e2a 2171
e6d3a8b0
RN
2172 if (soc_ops.update_context_lost)
2173 soc_ops.update_context_lost(oh);
2174
8f6aa8ee
KH
2175 r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
2176 -EINVAL;
665d0013
RN
2177 if (!r) {
2178 /*
2179 * Set the clockdomain to HW_AUTO only if the target is ready,
2180 * assuming that the previous state was HW_AUTO
2181 */
2182 if (oh->clkdm && hwsup)
2183 clkdm_allow_idle(oh->clkdm);
2184
2185 oh->_state = _HWMOD_STATE_ENABLED;
2186
2187 /* Access the sysconfig only if the target is ready */
2188 if (oh->class->sysc) {
2189 if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
2190 _update_sysc_cache(oh);
2191 _enable_sysc(oh);
2192 }
6d266f63 2193 r = _enable_preprogram(oh);
665d0013 2194 } else {
2577a4a6
PW
2195 if (soc_ops.disable_module)
2196 soc_ops.disable_module(oh);
665d0013
RN
2197 _disable_clocks(oh);
2198 pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
2199 oh->name, r);
34617e2a 2200
665d0013
RN
2201 if (oh->clkdm)
2202 clkdm_hwmod_disable(oh->clkdm, oh);
9a23dfe1
BC
2203 }
2204
63c85238
PW
2205 return r;
2206}
2207
2208/**
dc6d1cda 2209 * _idle - idle an omap_hwmod
63c85238
PW
2210 * @oh: struct omap_hwmod *
2211 *
2212 * Idles an omap_hwmod @oh. This should be called once the hwmod has
dc6d1cda
PW
2213 * no further work. Returns -EINVAL if the hwmod is in the wrong
2214 * state or returns 0.
63c85238 2215 */
dc6d1cda 2216static int _idle(struct omap_hwmod *oh)
63c85238 2217{
34617e2a
BC
2218 pr_debug("omap_hwmod: %s: idling\n", oh->name);
2219
63c85238 2220 if (oh->_state != _HWMOD_STATE_ENABLED) {
4f8a428d
RK
2221 WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
2222 oh->name);
63c85238
PW
2223 return -EINVAL;
2224 }
2225
eb05f691 2226 if (_are_all_hardreset_lines_asserted(oh))
747834ab
PW
2227 return 0;
2228
43b40992 2229 if (oh->class->sysc)
74ff3a68 2230 _idle_sysc(oh);
63c85238 2231 _del_initiator_dep(oh, mpu_oh);
bfc141e3 2232
fa200222 2233 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2234 cpu_idle_poll_ctrl(false);
9ebfd285
KH
2235 if (soc_ops.disable_module)
2236 soc_ops.disable_module(oh);
bfc141e3 2237
45c38252
BC
2238 /*
2239 * The module must be in idle mode before disabling any parents
2240 * clocks. Otherwise, the parent clock might be disabled before
2241 * the module transition is done, and thus will prevent the
2242 * transition to complete properly.
2243 */
2244 _disable_clocks(oh);
665d0013
RN
2245 if (oh->clkdm)
2246 clkdm_hwmod_disable(oh->clkdm, oh);
63c85238 2247
8d9af88f 2248 /* Mux pins for device idle if populated */
5165882a 2249 if (oh->mux && oh->mux->pads_dynamic) {
8d9af88f 2250 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
5165882a
VB
2251 _reconfigure_io_chain();
2252 }
8d9af88f 2253
63c85238
PW
2254 oh->_state = _HWMOD_STATE_IDLE;
2255
2256 return 0;
2257}
2258
2259/**
2260 * _shutdown - shutdown an omap_hwmod
2261 * @oh: struct omap_hwmod *
2262 *
2263 * Shut down an omap_hwmod @oh. This should be called when the driver
2264 * used for the hwmod is removed or unloaded or if the driver is not
2265 * used by the system. Returns -EINVAL if the hwmod is in the wrong
2266 * state or returns 0.
2267 */
2268static int _shutdown(struct omap_hwmod *oh)
2269{
9c8b0ec7 2270 int ret, i;
e4dc8f50
PW
2271 u8 prev_state;
2272
63c85238
PW
2273 if (oh->_state != _HWMOD_STATE_IDLE &&
2274 oh->_state != _HWMOD_STATE_ENABLED) {
4f8a428d
RK
2275 WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
2276 oh->name);
63c85238
PW
2277 return -EINVAL;
2278 }
2279
eb05f691 2280 if (_are_all_hardreset_lines_asserted(oh))
747834ab
PW
2281 return 0;
2282
63c85238
PW
2283 pr_debug("omap_hwmod: %s: disabling\n", oh->name);
2284
e4dc8f50
PW
2285 if (oh->class->pre_shutdown) {
2286 prev_state = oh->_state;
2287 if (oh->_state == _HWMOD_STATE_IDLE)
dc6d1cda 2288 _enable(oh);
e4dc8f50
PW
2289 ret = oh->class->pre_shutdown(oh);
2290 if (ret) {
2291 if (prev_state == _HWMOD_STATE_IDLE)
dc6d1cda 2292 _idle(oh);
e4dc8f50
PW
2293 return ret;
2294 }
2295 }
2296
6481c73c
MV
2297 if (oh->class->sysc) {
2298 if (oh->_state == _HWMOD_STATE_IDLE)
2299 _enable(oh);
74ff3a68 2300 _shutdown_sysc(oh);
6481c73c 2301 }
5365efbe 2302
3827f949
BC
2303 /* clocks and deps are already disabled in idle */
2304 if (oh->_state == _HWMOD_STATE_ENABLED) {
2305 _del_initiator_dep(oh, mpu_oh);
2306 /* XXX what about the other system initiators here? dma, dsp */
fa200222 2307 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2308 cpu_idle_poll_ctrl(false);
9ebfd285
KH
2309 if (soc_ops.disable_module)
2310 soc_ops.disable_module(oh);
45c38252 2311 _disable_clocks(oh);
665d0013
RN
2312 if (oh->clkdm)
2313 clkdm_hwmod_disable(oh->clkdm, oh);
3827f949 2314 }
63c85238
PW
2315 /* XXX Should this code also force-disable the optional clocks? */
2316
9c8b0ec7
PW
2317 for (i = 0; i < oh->rst_lines_cnt; i++)
2318 _assert_hardreset(oh, oh->rst_lines[i].name);
31f62866 2319
8d9af88f
TL
2320 /* Mux pins to safe mode or use populated off mode values */
2321 if (oh->mux)
2322 omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
63c85238
PW
2323
2324 oh->_state = _HWMOD_STATE_DISABLED;
2325
2326 return 0;
2327}
2328
079abade
SS
2329/**
2330 * of_dev_hwmod_lookup - look up needed hwmod from dt blob
2331 * @np: struct device_node *
2332 * @oh: struct omap_hwmod *
2333 *
2334 * Parse the dt blob and find out needed hwmod. Recursive function is
2335 * implemented to take care hierarchical dt blob parsing.
2336 * Return: The device node on success or NULL on failure.
2337 */
2338static struct device_node *of_dev_hwmod_lookup(struct device_node *np,
2339 struct omap_hwmod *oh)
2340{
2341 struct device_node *np0 = NULL, *np1 = NULL;
2342 const char *p;
2343
2344 for_each_child_of_node(np, np0) {
2345 if (of_find_property(np0, "ti,hwmods", NULL)) {
2346 p = of_get_property(np0, "ti,hwmods", NULL);
2347 if (!strcmp(p, oh->name))
2348 return np0;
2349 np1 = of_dev_hwmod_lookup(np0, oh);
2350 if (np1)
2351 return np1;
2352 }
2353 }
2354 return NULL;
2355}
2356
381d033a
PW
2357/**
2358 * _init_mpu_rt_base - populate the virtual address for a hwmod
2359 * @oh: struct omap_hwmod * to locate the virtual address
2360 *
2361 * Cache the virtual address used by the MPU to access this IP block's
2362 * registers. This address is needed early so the OCP registers that
2363 * are part of the device's address space can be ioremapped properly.
6423d6df
SA
2364 *
2365 * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
2366 * -ENXIO on absent or invalid register target address space.
381d033a 2367 */
6423d6df 2368static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
381d033a 2369{
c9aafd23 2370 struct omap_hwmod_addr_space *mem;
079abade
SS
2371 void __iomem *va_start = NULL;
2372 struct device_node *np;
c9aafd23
PW
2373
2374 if (!oh)
6423d6df 2375 return -EINVAL;
c9aafd23 2376
2221b5cd
PW
2377 _save_mpu_port_index(oh);
2378
381d033a 2379 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
6423d6df 2380 return -ENXIO;
381d033a 2381
c9aafd23
PW
2382 mem = _find_mpu_rt_addr_space(oh);
2383 if (!mem) {
2384 pr_debug("omap_hwmod: %s: no MPU register target found\n",
2385 oh->name);
079abade
SS
2386
2387 /* Extract the IO space from device tree blob */
2388 if (!of_have_populated_dt())
6423d6df 2389 return -ENXIO;
079abade
SS
2390
2391 np = of_dev_hwmod_lookup(of_find_node_by_name(NULL, "ocp"), oh);
2392 if (np)
130142d9 2393 va_start = of_iomap(np, oh->mpu_rt_idx);
079abade
SS
2394 } else {
2395 va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
c9aafd23
PW
2396 }
2397
c9aafd23
PW
2398 if (!va_start) {
2399 pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
6423d6df 2400 return -ENXIO;
c9aafd23
PW
2401 }
2402
2403 pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
2404 oh->name, va_start);
2405
2406 oh->_mpu_rt_va = va_start;
6423d6df 2407 return 0;
381d033a
PW
2408}
2409
2410/**
2411 * _init - initialize internal data for the hwmod @oh
2412 * @oh: struct omap_hwmod *
2413 * @n: (unused)
2414 *
2415 * Look up the clocks and the address space used by the MPU to access
2416 * registers belonging to the hwmod @oh. @oh must already be
2417 * registered at this point. This is the first of two phases for
2418 * hwmod initialization. Code called here does not touch any hardware
2419 * registers, it simply prepares internal data structures. Returns 0
6423d6df
SA
2420 * upon success or if the hwmod isn't registered or if the hwmod's
2421 * address space is not defined, or -EINVAL upon failure.
381d033a
PW
2422 */
2423static int __init _init(struct omap_hwmod *oh, void *data)
2424{
2425 int r;
2426
2427 if (oh->_state != _HWMOD_STATE_REGISTERED)
2428 return 0;
2429
6423d6df
SA
2430 if (oh->class->sysc) {
2431 r = _init_mpu_rt_base(oh, NULL);
2432 if (r < 0) {
2433 WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
2434 oh->name);
2435 return 0;
2436 }
2437 }
381d033a
PW
2438
2439 r = _init_clocks(oh, NULL);
c48cd659 2440 if (r < 0) {
381d033a
PW
2441 WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
2442 return -EINVAL;
2443 }
2444
2445 oh->_state = _HWMOD_STATE_INITIALIZED;
2446
2447 return 0;
2448}
2449
63c85238 2450/**
64813c3f 2451 * _setup_iclk_autoidle - configure an IP block's interface clocks
63c85238
PW
2452 * @oh: struct omap_hwmod *
2453 *
64813c3f
PW
2454 * Set up the module's interface clocks. XXX This function is still mostly
2455 * a stub; implementing this properly requires iclk autoidle usecounting in
2456 * the clock code. No return value.
63c85238 2457 */
64813c3f 2458static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
63c85238 2459{
5d95dde7 2460 struct omap_hwmod_ocp_if *os;
11cd4b94 2461 struct list_head *p;
5d95dde7 2462 int i = 0;
381d033a 2463 if (oh->_state != _HWMOD_STATE_INITIALIZED)
64813c3f 2464 return;
48d54f3f 2465
11cd4b94 2466 p = oh->slave_ports.next;
63c85238 2467
5d95dde7 2468 while (i < oh->slaves_cnt) {
11cd4b94 2469 os = _fetch_next_ocp_if(&p, &i);
5d95dde7 2470 if (!os->_clk)
64813c3f 2471 continue;
63c85238 2472
64813c3f
PW
2473 if (os->flags & OCPIF_SWSUP_IDLE) {
2474 /* XXX omap_iclk_deny_idle(c); */
2475 } else {
2476 /* XXX omap_iclk_allow_idle(c); */
5d95dde7 2477 clk_enable(os->_clk);
63c85238
PW
2478 }
2479 }
2480
64813c3f
PW
2481 return;
2482}
2483
2484/**
2485 * _setup_reset - reset an IP block during the setup process
2486 * @oh: struct omap_hwmod *
2487 *
2488 * Reset the IP block corresponding to the hwmod @oh during the setup
2489 * process. The IP block is first enabled so it can be successfully
2490 * reset. Returns 0 upon success or a negative error code upon
2491 * failure.
2492 */
2493static int __init _setup_reset(struct omap_hwmod *oh)
2494{
2495 int r;
2496
2497 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2498 return -EINVAL;
63c85238 2499
5fb3d522
PW
2500 if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
2501 return -EPERM;
2502
747834ab
PW
2503 if (oh->rst_lines_cnt == 0) {
2504 r = _enable(oh);
2505 if (r) {
2506 pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
2507 oh->name, oh->_state);
2508 return -EINVAL;
2509 }
9a23dfe1 2510 }
63c85238 2511
2800852a 2512 if (!(oh->flags & HWMOD_INIT_NO_RESET))
64813c3f
PW
2513 r = _reset(oh);
2514
2515 return r;
2516}
2517
2518/**
2519 * _setup_postsetup - transition to the appropriate state after _setup
2520 * @oh: struct omap_hwmod *
2521 *
2522 * Place an IP block represented by @oh into a "post-setup" state --
2523 * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
2524 * this function is called at the end of _setup().) The postsetup
2525 * state for an IP block can be changed by calling
2526 * omap_hwmod_enter_postsetup_state() early in the boot process,
2527 * before one of the omap_hwmod_setup*() functions are called for the
2528 * IP block.
2529 *
2530 * The IP block stays in this state until a PM runtime-based driver is
2531 * loaded for that IP block. A post-setup state of IDLE is
2532 * appropriate for almost all IP blocks with runtime PM-enabled
2533 * drivers, since those drivers are able to enable the IP block. A
2534 * post-setup state of ENABLED is appropriate for kernels with PM
2535 * runtime disabled. The DISABLED state is appropriate for unusual IP
2536 * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
2537 * included, since the WDTIMER starts running on reset and will reset
2538 * the MPU if left active.
2539 *
2540 * This post-setup mechanism is deprecated. Once all of the OMAP
2541 * drivers have been converted to use PM runtime, and all of the IP
2542 * block data and interconnect data is available to the hwmod code, it
2543 * should be possible to replace this mechanism with a "lazy reset"
2544 * arrangement. In a "lazy reset" setup, each IP block is enabled
2545 * when the driver first probes, then all remaining IP blocks without
2546 * drivers are either shut down or enabled after the drivers have
2547 * loaded. However, this cannot take place until the above
2548 * preconditions have been met, since otherwise the late reset code
2549 * has no way of knowing which IP blocks are in use by drivers, and
2550 * which ones are unused.
2551 *
2552 * No return value.
2553 */
2554static void __init _setup_postsetup(struct omap_hwmod *oh)
2555{
2556 u8 postsetup_state;
2557
2558 if (oh->rst_lines_cnt > 0)
2559 return;
76e5589e 2560
2092e5cc
PW
2561 postsetup_state = oh->_postsetup_state;
2562 if (postsetup_state == _HWMOD_STATE_UNKNOWN)
2563 postsetup_state = _HWMOD_STATE_ENABLED;
2564
2565 /*
2566 * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
2567 * it should be set by the core code as a runtime flag during startup
2568 */
2569 if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
aacf0941
RN
2570 (postsetup_state == _HWMOD_STATE_IDLE)) {
2571 oh->_int_flags |= _HWMOD_SKIP_ENABLE;
2092e5cc 2572 postsetup_state = _HWMOD_STATE_ENABLED;
aacf0941 2573 }
2092e5cc
PW
2574
2575 if (postsetup_state == _HWMOD_STATE_IDLE)
dc6d1cda 2576 _idle(oh);
2092e5cc
PW
2577 else if (postsetup_state == _HWMOD_STATE_DISABLED)
2578 _shutdown(oh);
2579 else if (postsetup_state != _HWMOD_STATE_ENABLED)
2580 WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
2581 oh->name, postsetup_state);
63c85238 2582
64813c3f
PW
2583 return;
2584}
2585
2586/**
2587 * _setup - prepare IP block hardware for use
2588 * @oh: struct omap_hwmod *
2589 * @n: (unused, pass NULL)
2590 *
2591 * Configure the IP block represented by @oh. This may include
2592 * enabling the IP block, resetting it, and placing it into a
2593 * post-setup state, depending on the type of IP block and applicable
2594 * flags. IP blocks are reset to prevent any previous configuration
2595 * by the bootloader or previous operating system from interfering
2596 * with power management or other parts of the system. The reset can
2597 * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
2598 * two phases for hwmod initialization. Code called here generally
2599 * affects the IP block hardware, or system integration hardware
2600 * associated with the IP block. Returns 0.
2601 */
2602static int __init _setup(struct omap_hwmod *oh, void *data)
2603{
2604 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2605 return 0;
2606
2607 _setup_iclk_autoidle(oh);
2608
2609 if (!_setup_reset(oh))
2610 _setup_postsetup(oh);
2611
63c85238
PW
2612 return 0;
2613}
2614
63c85238 2615/**
0102b627 2616 * _register - register a struct omap_hwmod
63c85238
PW
2617 * @oh: struct omap_hwmod *
2618 *
43b40992
PW
2619 * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
2620 * already has been registered by the same name; -EINVAL if the
2621 * omap_hwmod is in the wrong state, if @oh is NULL, if the
2622 * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
2623 * name, or if the omap_hwmod's class is missing a name; or 0 upon
2624 * success.
63c85238
PW
2625 *
2626 * XXX The data should be copied into bootmem, so the original data
2627 * should be marked __initdata and freed after init. This would allow
2628 * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
2629 * that the copy process would be relatively complex due to the large number
2630 * of substructures.
2631 */
01592df9 2632static int __init _register(struct omap_hwmod *oh)
63c85238 2633{
43b40992
PW
2634 if (!oh || !oh->name || !oh->class || !oh->class->name ||
2635 (oh->_state != _HWMOD_STATE_UNKNOWN))
63c85238
PW
2636 return -EINVAL;
2637
63c85238
PW
2638 pr_debug("omap_hwmod: %s: registering\n", oh->name);
2639
ce35b244
BC
2640 if (_lookup(oh->name))
2641 return -EEXIST;
63c85238 2642
63c85238
PW
2643 list_add_tail(&oh->node, &omap_hwmod_list);
2644
2221b5cd
PW
2645 INIT_LIST_HEAD(&oh->master_ports);
2646 INIT_LIST_HEAD(&oh->slave_ports);
dc6d1cda 2647 spin_lock_init(&oh->_lock);
2092e5cc 2648
63c85238
PW
2649 oh->_state = _HWMOD_STATE_REGISTERED;
2650
569edd70
PW
2651 /*
2652 * XXX Rather than doing a strcmp(), this should test a flag
2653 * set in the hwmod data, inserted by the autogenerator code.
2654 */
2655 if (!strcmp(oh->name, MPU_INITIATOR_NAME))
2656 mpu_oh = oh;
63c85238 2657
569edd70 2658 return 0;
63c85238
PW
2659}
2660
2221b5cd
PW
2661/**
2662 * _alloc_links - return allocated memory for hwmod links
2663 * @ml: pointer to a struct omap_hwmod_link * for the master link
2664 * @sl: pointer to a struct omap_hwmod_link * for the slave link
2665 *
2666 * Return pointers to two struct omap_hwmod_link records, via the
2667 * addresses pointed to by @ml and @sl. Will first attempt to return
2668 * memory allocated as part of a large initial block, but if that has
2669 * been exhausted, will allocate memory itself. Since ideally this
2670 * second allocation path will never occur, the number of these
2671 * 'supplemental' allocations will be logged when debugging is
2672 * enabled. Returns 0.
2673 */
2674static int __init _alloc_links(struct omap_hwmod_link **ml,
2675 struct omap_hwmod_link **sl)
2676{
2677 unsigned int sz;
2678
2679 if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
2680 *ml = &linkspace[free_ls++];
2681 *sl = &linkspace[free_ls++];
2682 return 0;
2683 }
2684
2685 sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
2686
2687 *sl = NULL;
2688 *ml = alloc_bootmem(sz);
2689
2690 memset(*ml, 0, sz);
2691
2692 *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
2693
2694 ls_supp++;
2695 pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
2696 ls_supp * LINKS_PER_OCP_IF);
2697
2698 return 0;
2699};
2700
2701/**
2702 * _add_link - add an interconnect between two IP blocks
2703 * @oi: pointer to a struct omap_hwmod_ocp_if record
2704 *
2705 * Add struct omap_hwmod_link records connecting the master IP block
2706 * specified in @oi->master to @oi, and connecting the slave IP block
2707 * specified in @oi->slave to @oi. This code is assumed to run before
2708 * preemption or SMP has been enabled, thus avoiding the need for
2709 * locking in this code. Changes to this assumption will require
2710 * additional locking. Returns 0.
2711 */
2712static int __init _add_link(struct omap_hwmod_ocp_if *oi)
2713{
2714 struct omap_hwmod_link *ml, *sl;
2715
2716 pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
2717 oi->slave->name);
2718
2719 _alloc_links(&ml, &sl);
2720
2721 ml->ocp_if = oi;
2722 INIT_LIST_HEAD(&ml->node);
2723 list_add(&ml->node, &oi->master->master_ports);
2724 oi->master->masters_cnt++;
2725
2726 sl->ocp_if = oi;
2727 INIT_LIST_HEAD(&sl->node);
2728 list_add(&sl->node, &oi->slave->slave_ports);
2729 oi->slave->slaves_cnt++;
2730
2731 return 0;
2732}
2733
2734/**
2735 * _register_link - register a struct omap_hwmod_ocp_if
2736 * @oi: struct omap_hwmod_ocp_if *
2737 *
2738 * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
2739 * has already been registered; -EINVAL if @oi is NULL or if the
2740 * record pointed to by @oi is missing required fields; or 0 upon
2741 * success.
2742 *
2743 * XXX The data should be copied into bootmem, so the original data
2744 * should be marked __initdata and freed after init. This would allow
2745 * unneeded omap_hwmods to be freed on multi-OMAP configurations.
2746 */
2747static int __init _register_link(struct omap_hwmod_ocp_if *oi)
2748{
2749 if (!oi || !oi->master || !oi->slave || !oi->user)
2750 return -EINVAL;
2751
2752 if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
2753 return -EEXIST;
2754
2755 pr_debug("omap_hwmod: registering link from %s to %s\n",
2756 oi->master->name, oi->slave->name);
2757
2758 /*
2759 * Register the connected hwmods, if they haven't been
2760 * registered already
2761 */
2762 if (oi->master->_state != _HWMOD_STATE_REGISTERED)
2763 _register(oi->master);
2764
2765 if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
2766 _register(oi->slave);
2767
2768 _add_link(oi);
2769
2770 oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
2771
2772 return 0;
2773}
2774
2775/**
2776 * _alloc_linkspace - allocate large block of hwmod links
2777 * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
2778 *
2779 * Allocate a large block of struct omap_hwmod_link records. This
2780 * improves boot time significantly by avoiding the need to allocate
2781 * individual records one by one. If the number of records to
2782 * allocate in the block hasn't been manually specified, this function
2783 * will count the number of struct omap_hwmod_ocp_if records in @ois
2784 * and use that to determine the allocation size. For SoC families
2785 * that require multiple list registrations, such as OMAP3xxx, this
2786 * estimation process isn't optimal, so manual estimation is advised
2787 * in those cases. Returns -EEXIST if the allocation has already occurred
2788 * or 0 upon success.
2789 */
2790static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
2791{
2792 unsigned int i = 0;
2793 unsigned int sz;
2794
2795 if (linkspace) {
2796 WARN(1, "linkspace already allocated\n");
2797 return -EEXIST;
2798 }
2799
2800 if (max_ls == 0)
2801 while (ois[i++])
2802 max_ls += LINKS_PER_OCP_IF;
2803
2804 sz = sizeof(struct omap_hwmod_link) * max_ls;
2805
2806 pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
2807 __func__, sz, max_ls);
2808
2809 linkspace = alloc_bootmem(sz);
2810
2811 memset(linkspace, 0, sz);
2812
2813 return 0;
2814}
0102b627 2815
8f6aa8ee
KH
2816/* Static functions intended only for use in soc_ops field function pointers */
2817
2818/**
ff4ae5d9 2819 * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
8f6aa8ee
KH
2820 * @oh: struct omap_hwmod *
2821 *
2822 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2823 * does not have an IDLEST bit or if the module successfully leaves
2824 * slave idle; otherwise, pass along the return value of the
2825 * appropriate *_cm*_wait_module_ready() function.
2826 */
ff4ae5d9 2827static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
8f6aa8ee
KH
2828{
2829 if (!oh)
2830 return -EINVAL;
2831
2832 if (oh->flags & HWMOD_NO_IDLEST)
2833 return 0;
2834
2835 if (!_find_mpu_rt_port(oh))
2836 return 0;
2837
2838 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2839
ff4ae5d9
PW
2840 return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2841 oh->prcm.omap2.idlest_reg_id,
2842 oh->prcm.omap2.idlest_idle_bit);
2843}
2844
2845/**
2846 * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
2847 * @oh: struct omap_hwmod *
2848 *
2849 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2850 * does not have an IDLEST bit or if the module successfully leaves
2851 * slave idle; otherwise, pass along the return value of the
2852 * appropriate *_cm*_wait_module_ready() function.
2853 */
2854static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
2855{
2856 if (!oh)
2857 return -EINVAL;
2858
2859 if (oh->flags & HWMOD_NO_IDLEST)
2860 return 0;
2861
2862 if (!_find_mpu_rt_port(oh))
2863 return 0;
2864
2865 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2866
2867 return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2868 oh->prcm.omap2.idlest_reg_id,
2869 oh->prcm.omap2.idlest_idle_bit);
8f6aa8ee
KH
2870}
2871
2872/**
2873 * _omap4_wait_target_ready - wait for a module to leave slave idle
2874 * @oh: struct omap_hwmod *
2875 *
2876 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2877 * does not have an IDLEST bit or if the module successfully leaves
2878 * slave idle; otherwise, pass along the return value of the
2879 * appropriate *_cm*_wait_module_ready() function.
2880 */
2881static int _omap4_wait_target_ready(struct omap_hwmod *oh)
2882{
2b026d13 2883 if (!oh)
8f6aa8ee
KH
2884 return -EINVAL;
2885
2b026d13 2886 if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
8f6aa8ee
KH
2887 return 0;
2888
2889 if (!_find_mpu_rt_port(oh))
2890 return 0;
2891
2892 /* XXX check module SIDLEMODE, hardreset status */
2893
2894 return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
2895 oh->clkdm->cm_inst,
2896 oh->clkdm->clkdm_offs,
2897 oh->prcm.omap4.clkctrl_offs);
2898}
2899
1688bf19
VH
2900/**
2901 * _am33xx_wait_target_ready - wait for a module to leave slave idle
2902 * @oh: struct omap_hwmod *
2903 *
2904 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2905 * does not have an IDLEST bit or if the module successfully leaves
2906 * slave idle; otherwise, pass along the return value of the
2907 * appropriate *_cm*_wait_module_ready() function.
2908 */
2909static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
2910{
2911 if (!oh || !oh->clkdm)
2912 return -EINVAL;
2913
2914 if (oh->flags & HWMOD_NO_IDLEST)
2915 return 0;
2916
2917 if (!_find_mpu_rt_port(oh))
2918 return 0;
2919
2920 /* XXX check module SIDLEMODE, hardreset status */
2921
2922 return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
2923 oh->clkdm->clkdm_offs,
2924 oh->prcm.omap4.clkctrl_offs);
2925}
2926
b8249cf2
KH
2927/**
2928 * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
2929 * @oh: struct omap_hwmod * to assert hardreset
2930 * @ohri: hardreset line data
2931 *
2932 * Call omap2_prm_assert_hardreset() with parameters extracted from
2933 * the hwmod @oh and the hardreset line data @ohri. Only intended for
2934 * use as an soc_ops function pointer. Passes along the return value
2935 * from omap2_prm_assert_hardreset(). XXX This function is scheduled
2936 * for removal when the PRM code is moved into drivers/.
2937 */
2938static int _omap2_assert_hardreset(struct omap_hwmod *oh,
2939 struct omap_hwmod_rst_info *ohri)
2940{
2941 return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
2942 ohri->rst_shift);
2943}
2944
2945/**
2946 * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
2947 * @oh: struct omap_hwmod * to deassert hardreset
2948 * @ohri: hardreset line data
2949 *
2950 * Call omap2_prm_deassert_hardreset() with parameters extracted from
2951 * the hwmod @oh and the hardreset line data @ohri. Only intended for
2952 * use as an soc_ops function pointer. Passes along the return value
2953 * from omap2_prm_deassert_hardreset(). XXX This function is
2954 * scheduled for removal when the PRM code is moved into drivers/.
2955 */
2956static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
2957 struct omap_hwmod_rst_info *ohri)
2958{
2959 return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
2960 ohri->rst_shift,
2961 ohri->st_shift);
2962}
2963
2964/**
2965 * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
2966 * @oh: struct omap_hwmod * to test hardreset
2967 * @ohri: hardreset line data
2968 *
2969 * Call omap2_prm_is_hardreset_asserted() with parameters extracted
2970 * from the hwmod @oh and the hardreset line data @ohri. Only
2971 * intended for use as an soc_ops function pointer. Passes along the
2972 * return value from omap2_prm_is_hardreset_asserted(). XXX This
2973 * function is scheduled for removal when the PRM code is moved into
2974 * drivers/.
2975 */
2976static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
2977 struct omap_hwmod_rst_info *ohri)
2978{
2979 return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
2980 ohri->st_shift);
2981}
2982
2983/**
2984 * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
2985 * @oh: struct omap_hwmod * to assert hardreset
2986 * @ohri: hardreset line data
2987 *
2988 * Call omap4_prminst_assert_hardreset() with parameters extracted
2989 * from the hwmod @oh and the hardreset line data @ohri. Only
2990 * intended for use as an soc_ops function pointer. Passes along the
2991 * return value from omap4_prminst_assert_hardreset(). XXX This
2992 * function is scheduled for removal when the PRM code is moved into
2993 * drivers/.
2994 */
2995static int _omap4_assert_hardreset(struct omap_hwmod *oh,
2996 struct omap_hwmod_rst_info *ohri)
b8249cf2 2997{
07b3a139
PW
2998 if (!oh->clkdm)
2999 return -EINVAL;
3000
b8249cf2
KH
3001 return omap4_prminst_assert_hardreset(ohri->rst_shift,
3002 oh->clkdm->pwrdm.ptr->prcm_partition,
3003 oh->clkdm->pwrdm.ptr->prcm_offs,
3004 oh->prcm.omap4.rstctrl_offs);
3005}
3006
3007/**
3008 * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
3009 * @oh: struct omap_hwmod * to deassert hardreset
3010 * @ohri: hardreset line data
3011 *
3012 * Call omap4_prminst_deassert_hardreset() with parameters extracted
3013 * from the hwmod @oh and the hardreset line data @ohri. Only
3014 * intended for use as an soc_ops function pointer. Passes along the
3015 * return value from omap4_prminst_deassert_hardreset(). XXX This
3016 * function is scheduled for removal when the PRM code is moved into
3017 * drivers/.
3018 */
3019static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
3020 struct omap_hwmod_rst_info *ohri)
3021{
07b3a139
PW
3022 if (!oh->clkdm)
3023 return -EINVAL;
3024
b8249cf2
KH
3025 if (ohri->st_shift)
3026 pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
3027 oh->name, ohri->name);
3028 return omap4_prminst_deassert_hardreset(ohri->rst_shift,
3029 oh->clkdm->pwrdm.ptr->prcm_partition,
3030 oh->clkdm->pwrdm.ptr->prcm_offs,
3031 oh->prcm.omap4.rstctrl_offs);
3032}
3033
3034/**
3035 * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
3036 * @oh: struct omap_hwmod * to test hardreset
3037 * @ohri: hardreset line data
3038 *
3039 * Call omap4_prminst_is_hardreset_asserted() with parameters
3040 * extracted from the hwmod @oh and the hardreset line data @ohri.
3041 * Only intended for use as an soc_ops function pointer. Passes along
3042 * the return value from omap4_prminst_is_hardreset_asserted(). XXX
3043 * This function is scheduled for removal when the PRM code is moved
3044 * into drivers/.
3045 */
3046static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
3047 struct omap_hwmod_rst_info *ohri)
3048{
07b3a139
PW
3049 if (!oh->clkdm)
3050 return -EINVAL;
3051
b8249cf2
KH
3052 return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
3053 oh->clkdm->pwrdm.ptr->prcm_partition,
3054 oh->clkdm->pwrdm.ptr->prcm_offs,
3055 oh->prcm.omap4.rstctrl_offs);
3056}
3057
1688bf19
VH
3058/**
3059 * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3060 * @oh: struct omap_hwmod * to assert hardreset
3061 * @ohri: hardreset line data
3062 *
3063 * Call am33xx_prminst_assert_hardreset() with parameters extracted
3064 * from the hwmod @oh and the hardreset line data @ohri. Only
3065 * intended for use as an soc_ops function pointer. Passes along the
3066 * return value from am33xx_prminst_assert_hardreset(). XXX This
3067 * function is scheduled for removal when the PRM code is moved into
3068 * drivers/.
3069 */
3070static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
3071 struct omap_hwmod_rst_info *ohri)
3072
3073{
3074 return am33xx_prm_assert_hardreset(ohri->rst_shift,
3075 oh->clkdm->pwrdm.ptr->prcm_offs,
3076 oh->prcm.omap4.rstctrl_offs);
3077}
3078
3079/**
3080 * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3081 * @oh: struct omap_hwmod * to deassert hardreset
3082 * @ohri: hardreset line data
3083 *
3084 * Call am33xx_prminst_deassert_hardreset() with parameters extracted
3085 * from the hwmod @oh and the hardreset line data @ohri. Only
3086 * intended for use as an soc_ops function pointer. Passes along the
3087 * return value from am33xx_prminst_deassert_hardreset(). XXX This
3088 * function is scheduled for removal when the PRM code is moved into
3089 * drivers/.
3090 */
3091static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
3092 struct omap_hwmod_rst_info *ohri)
3093{
1688bf19 3094 return am33xx_prm_deassert_hardreset(ohri->rst_shift,
3c06f1b8 3095 ohri->st_shift,
1688bf19
VH
3096 oh->clkdm->pwrdm.ptr->prcm_offs,
3097 oh->prcm.omap4.rstctrl_offs,
3098 oh->prcm.omap4.rstst_offs);
3099}
3100
3101/**
3102 * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
3103 * @oh: struct omap_hwmod * to test hardreset
3104 * @ohri: hardreset line data
3105 *
3106 * Call am33xx_prminst_is_hardreset_asserted() with parameters
3107 * extracted from the hwmod @oh and the hardreset line data @ohri.
3108 * Only intended for use as an soc_ops function pointer. Passes along
3109 * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
3110 * This function is scheduled for removal when the PRM code is moved
3111 * into drivers/.
3112 */
3113static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
3114 struct omap_hwmod_rst_info *ohri)
3115{
3116 return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
3117 oh->clkdm->pwrdm.ptr->prcm_offs,
3118 oh->prcm.omap4.rstctrl_offs);
3119}
3120
0102b627
BC
3121/* Public functions */
3122
3123u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
3124{
3125 if (oh->flags & HWMOD_16BIT_REG)
3126 return __raw_readw(oh->_mpu_rt_va + reg_offs);
3127 else
3128 return __raw_readl(oh->_mpu_rt_va + reg_offs);
3129}
3130
3131void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
3132{
3133 if (oh->flags & HWMOD_16BIT_REG)
3134 __raw_writew(v, oh->_mpu_rt_va + reg_offs);
3135 else
3136 __raw_writel(v, oh->_mpu_rt_va + reg_offs);
3137}
3138
6d3c55fd
A
3139/**
3140 * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
3141 * @oh: struct omap_hwmod *
3142 *
3143 * This is a public function exposed to drivers. Some drivers may need to do
3144 * some settings before and after resetting the device. Those drivers after
3145 * doing the necessary settings could use this function to start a reset by
3146 * setting the SYSCONFIG.SOFTRESET bit.
3147 */
3148int omap_hwmod_softreset(struct omap_hwmod *oh)
3149{
3c55c1ba
PW
3150 u32 v;
3151 int ret;
3152
3153 if (!oh || !(oh->_sysc_cache))
6d3c55fd
A
3154 return -EINVAL;
3155
3c55c1ba
PW
3156 v = oh->_sysc_cache;
3157 ret = _set_softreset(oh, &v);
3158 if (ret)
3159 goto error;
3160 _write_sysconfig(v, oh);
3161
3162error:
3163 return ret;
6d3c55fd
A
3164}
3165
63c85238
PW
3166/**
3167 * omap_hwmod_lookup - look up a registered omap_hwmod by name
3168 * @name: name of the omap_hwmod to look up
3169 *
3170 * Given a @name of an omap_hwmod, return a pointer to the registered
3171 * struct omap_hwmod *, or NULL upon error.
3172 */
3173struct omap_hwmod *omap_hwmod_lookup(const char *name)
3174{
3175 struct omap_hwmod *oh;
3176
3177 if (!name)
3178 return NULL;
3179
63c85238 3180 oh = _lookup(name);
63c85238
PW
3181
3182 return oh;
3183}
3184
3185/**
3186 * omap_hwmod_for_each - call function for each registered omap_hwmod
3187 * @fn: pointer to a callback function
97d60162 3188 * @data: void * data to pass to callback function
63c85238
PW
3189 *
3190 * Call @fn for each registered omap_hwmod, passing @data to each
3191 * function. @fn must return 0 for success or any other value for
3192 * failure. If @fn returns non-zero, the iteration across omap_hwmods
3193 * will stop and the non-zero return value will be passed to the
3194 * caller of omap_hwmod_for_each(). @fn is called with
3195 * omap_hwmod_for_each() held.
3196 */
97d60162
PW
3197int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
3198 void *data)
63c85238
PW
3199{
3200 struct omap_hwmod *temp_oh;
30ebad9d 3201 int ret = 0;
63c85238
PW
3202
3203 if (!fn)
3204 return -EINVAL;
3205
63c85238 3206 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
97d60162 3207 ret = (*fn)(temp_oh, data);
63c85238
PW
3208 if (ret)
3209 break;
3210 }
63c85238
PW
3211
3212 return ret;
3213}
3214
2221b5cd
PW
3215/**
3216 * omap_hwmod_register_links - register an array of hwmod links
3217 * @ois: pointer to an array of omap_hwmod_ocp_if to register
3218 *
3219 * Intended to be called early in boot before the clock framework is
3220 * initialized. If @ois is not null, will register all omap_hwmods
9ebfd285
KH
3221 * listed in @ois that are valid for this chip. Returns -EINVAL if
3222 * omap_hwmod_init() hasn't been called before calling this function,
3223 * -ENOMEM if the link memory area can't be allocated, or 0 upon
3224 * success.
2221b5cd
PW
3225 */
3226int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
3227{
3228 int r, i;
3229
9ebfd285
KH
3230 if (!inited)
3231 return -EINVAL;
3232
2221b5cd
PW
3233 if (!ois)
3234 return 0;
3235
2221b5cd
PW
3236 if (!linkspace) {
3237 if (_alloc_linkspace(ois)) {
3238 pr_err("omap_hwmod: could not allocate link space\n");
3239 return -ENOMEM;
3240 }
3241 }
3242
3243 i = 0;
3244 do {
3245 r = _register_link(ois[i]);
3246 WARN(r && r != -EEXIST,
3247 "omap_hwmod: _register_link(%s -> %s) returned %d\n",
3248 ois[i]->master->name, ois[i]->slave->name, r);
3249 } while (ois[++i]);
3250
3251 return 0;
3252}
3253
381d033a
PW
3254/**
3255 * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
3256 * @oh: pointer to the hwmod currently being set up (usually not the MPU)
3257 *
3258 * If the hwmod data corresponding to the MPU subsystem IP block
3259 * hasn't been initialized and set up yet, do so now. This must be
3260 * done first since sleep dependencies may be added from other hwmods
3261 * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
3262 * return value.
63c85238 3263 */
381d033a 3264static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
e7c7d760 3265{
381d033a
PW
3266 if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
3267 pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
3268 __func__, MPU_INITIATOR_NAME);
3269 else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
3270 omap_hwmod_setup_one(MPU_INITIATOR_NAME);
e7c7d760
TL
3271}
3272
63c85238 3273/**
a2debdbd
PW
3274 * omap_hwmod_setup_one - set up a single hwmod
3275 * @oh_name: const char * name of the already-registered hwmod to set up
3276 *
381d033a
PW
3277 * Initialize and set up a single hwmod. Intended to be used for a
3278 * small number of early devices, such as the timer IP blocks used for
3279 * the scheduler clock. Must be called after omap2_clk_init().
3280 * Resolves the struct clk names to struct clk pointers for each
3281 * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
3282 * -EINVAL upon error or 0 upon success.
a2debdbd
PW
3283 */
3284int __init omap_hwmod_setup_one(const char *oh_name)
63c85238
PW
3285{
3286 struct omap_hwmod *oh;
63c85238 3287
a2debdbd
PW
3288 pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
3289
a2debdbd
PW
3290 oh = _lookup(oh_name);
3291 if (!oh) {
3292 WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
3293 return -EINVAL;
3294 }
63c85238 3295
381d033a 3296 _ensure_mpu_hwmod_is_setup(oh);
63c85238 3297
381d033a 3298 _init(oh, NULL);
a2debdbd
PW
3299 _setup(oh, NULL);
3300
63c85238
PW
3301 return 0;
3302}
3303
3304/**
381d033a 3305 * omap_hwmod_setup_all - set up all registered IP blocks
63c85238 3306 *
381d033a
PW
3307 * Initialize and set up all IP blocks registered with the hwmod code.
3308 * Must be called after omap2_clk_init(). Resolves the struct clk
3309 * names to struct clk pointers for each registered omap_hwmod. Also
3310 * calls _setup() on each hwmod. Returns 0 upon success.
63c85238 3311 */
550c8092 3312static int __init omap_hwmod_setup_all(void)
63c85238 3313{
381d033a 3314 _ensure_mpu_hwmod_is_setup(NULL);
63c85238 3315
381d033a 3316 omap_hwmod_for_each(_init, NULL);
2092e5cc 3317 omap_hwmod_for_each(_setup, NULL);
63c85238
PW
3318
3319 return 0;
3320}
b76c8b19 3321omap_core_initcall(omap_hwmod_setup_all);
63c85238 3322
63c85238
PW
3323/**
3324 * omap_hwmod_enable - enable an omap_hwmod
3325 * @oh: struct omap_hwmod *
3326 *
74ff3a68 3327 * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
63c85238
PW
3328 * Returns -EINVAL on error or passes along the return value from _enable().
3329 */
3330int omap_hwmod_enable(struct omap_hwmod *oh)
3331{
3332 int r;
dc6d1cda 3333 unsigned long flags;
63c85238
PW
3334
3335 if (!oh)
3336 return -EINVAL;
3337
dc6d1cda
PW
3338 spin_lock_irqsave(&oh->_lock, flags);
3339 r = _enable(oh);
3340 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3341
3342 return r;
3343}
3344
3345/**
3346 * omap_hwmod_idle - idle an omap_hwmod
3347 * @oh: struct omap_hwmod *
3348 *
74ff3a68 3349 * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
63c85238
PW
3350 * Returns -EINVAL on error or passes along the return value from _idle().
3351 */
3352int omap_hwmod_idle(struct omap_hwmod *oh)
3353{
dc6d1cda
PW
3354 unsigned long flags;
3355
63c85238
PW
3356 if (!oh)
3357 return -EINVAL;
3358
dc6d1cda
PW
3359 spin_lock_irqsave(&oh->_lock, flags);
3360 _idle(oh);
3361 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3362
3363 return 0;
3364}
3365
3366/**
3367 * omap_hwmod_shutdown - shutdown an omap_hwmod
3368 * @oh: struct omap_hwmod *
3369 *
74ff3a68 3370 * Shutdown an omap_hwmod @oh. Intended to be called by
63c85238
PW
3371 * omap_device_shutdown(). Returns -EINVAL on error or passes along
3372 * the return value from _shutdown().
3373 */
3374int omap_hwmod_shutdown(struct omap_hwmod *oh)
3375{
dc6d1cda
PW
3376 unsigned long flags;
3377
63c85238
PW
3378 if (!oh)
3379 return -EINVAL;
3380
dc6d1cda 3381 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3382 _shutdown(oh);
dc6d1cda 3383 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3384
3385 return 0;
3386}
3387
3388/**
3389 * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
3390 * @oh: struct omap_hwmod *oh
3391 *
3392 * Intended to be called by the omap_device code.
3393 */
3394int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
3395{
dc6d1cda
PW
3396 unsigned long flags;
3397
3398 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3399 _enable_clocks(oh);
dc6d1cda 3400 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3401
3402 return 0;
3403}
3404
3405/**
3406 * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
3407 * @oh: struct omap_hwmod *oh
3408 *
3409 * Intended to be called by the omap_device code.
3410 */
3411int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
3412{
dc6d1cda
PW
3413 unsigned long flags;
3414
3415 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3416 _disable_clocks(oh);
dc6d1cda 3417 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3418
3419 return 0;
3420}
3421
3422/**
3423 * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
3424 * @oh: struct omap_hwmod *oh
3425 *
3426 * Intended to be called by drivers and core code when all posted
3427 * writes to a device must complete before continuing further
3428 * execution (for example, after clearing some device IRQSTATUS
3429 * register bits)
3430 *
3431 * XXX what about targets with multiple OCP threads?
3432 */
3433void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
3434{
3435 BUG_ON(!oh);
3436
43b40992 3437 if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
4f8a428d
RK
3438 WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
3439 oh->name);
63c85238
PW
3440 return;
3441 }
3442
3443 /*
3444 * Forces posted writes to complete on the OCP thread handling
3445 * register writes
3446 */
cc7a1d2a 3447 omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
63c85238
PW
3448}
3449
3450/**
3451 * omap_hwmod_reset - reset the hwmod
3452 * @oh: struct omap_hwmod *
3453 *
3454 * Under some conditions, a driver may wish to reset the entire device.
3455 * Called from omap_device code. Returns -EINVAL on error or passes along
9b579114 3456 * the return value from _reset().
63c85238
PW
3457 */
3458int omap_hwmod_reset(struct omap_hwmod *oh)
3459{
3460 int r;
dc6d1cda 3461 unsigned long flags;
63c85238 3462
9b579114 3463 if (!oh)
63c85238
PW
3464 return -EINVAL;
3465
dc6d1cda 3466 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3467 r = _reset(oh);
dc6d1cda 3468 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3469
3470 return r;
3471}
3472
5e8370f1
PW
3473/*
3474 * IP block data retrieval functions
3475 */
3476
63c85238
PW
3477/**
3478 * omap_hwmod_count_resources - count number of struct resources needed by hwmod
3479 * @oh: struct omap_hwmod *
dad4191d 3480 * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
63c85238
PW
3481 *
3482 * Count the number of struct resource array elements necessary to
3483 * contain omap_hwmod @oh resources. Intended to be called by code
3484 * that registers omap_devices. Intended to be used to determine the
3485 * size of a dynamically-allocated struct resource array, before
3486 * calling omap_hwmod_fill_resources(). Returns the number of struct
3487 * resource array elements needed.
3488 *
3489 * XXX This code is not optimized. It could attempt to merge adjacent
3490 * resource IDs.
3491 *
3492 */
dad4191d 3493int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
63c85238 3494{
dad4191d 3495 int ret = 0;
63c85238 3496
dad4191d
PU
3497 if (flags & IORESOURCE_IRQ)
3498 ret += _count_mpu_irqs(oh);
63c85238 3499
dad4191d
PU
3500 if (flags & IORESOURCE_DMA)
3501 ret += _count_sdma_reqs(oh);
2221b5cd 3502
dad4191d
PU
3503 if (flags & IORESOURCE_MEM) {
3504 int i = 0;
3505 struct omap_hwmod_ocp_if *os;
3506 struct list_head *p = oh->slave_ports.next;
3507
3508 while (i < oh->slaves_cnt) {
3509 os = _fetch_next_ocp_if(&p, &i);
3510 ret += _count_ocp_if_addr_spaces(os);
3511 }
5d95dde7 3512 }
63c85238
PW
3513
3514 return ret;
3515}
3516
3517/**
3518 * omap_hwmod_fill_resources - fill struct resource array with hwmod data
3519 * @oh: struct omap_hwmod *
3520 * @res: pointer to the first element of an array of struct resource to fill
3521 *
3522 * Fill the struct resource array @res with resource data from the
3523 * omap_hwmod @oh. Intended to be called by code that registers
3524 * omap_devices. See also omap_hwmod_count_resources(). Returns the
3525 * number of array elements filled.
3526 */
3527int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
3528{
5d95dde7 3529 struct omap_hwmod_ocp_if *os;
11cd4b94 3530 struct list_head *p;
5d95dde7 3531 int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
63c85238
PW
3532 int r = 0;
3533
3534 /* For each IRQ, DMA, memory area, fill in array.*/
3535
212738a4
PW
3536 mpu_irqs_cnt = _count_mpu_irqs(oh);
3537 for (i = 0; i < mpu_irqs_cnt; i++) {
718bfd76
PW
3538 (res + r)->name = (oh->mpu_irqs + i)->name;
3539 (res + r)->start = (oh->mpu_irqs + i)->irq;
3540 (res + r)->end = (oh->mpu_irqs + i)->irq;
63c85238
PW
3541 (res + r)->flags = IORESOURCE_IRQ;
3542 r++;
3543 }
3544
bc614958
PW
3545 sdma_reqs_cnt = _count_sdma_reqs(oh);
3546 for (i = 0; i < sdma_reqs_cnt; i++) {
9ee9fff9
BC
3547 (res + r)->name = (oh->sdma_reqs + i)->name;
3548 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
3549 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
63c85238
PW
3550 (res + r)->flags = IORESOURCE_DMA;
3551 r++;
3552 }
3553
11cd4b94 3554 p = oh->slave_ports.next;
2221b5cd 3555
5d95dde7
PW
3556 i = 0;
3557 while (i < oh->slaves_cnt) {
11cd4b94 3558 os = _fetch_next_ocp_if(&p, &i);
78183f3f 3559 addr_cnt = _count_ocp_if_addr_spaces(os);
63c85238 3560
78183f3f 3561 for (j = 0; j < addr_cnt; j++) {
cd503802 3562 (res + r)->name = (os->addr + j)->name;
63c85238
PW
3563 (res + r)->start = (os->addr + j)->pa_start;
3564 (res + r)->end = (os->addr + j)->pa_end;
3565 (res + r)->flags = IORESOURCE_MEM;
3566 r++;
3567 }
3568 }
3569
3570 return r;
3571}
3572
b82b04e8
VH
3573/**
3574 * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
3575 * @oh: struct omap_hwmod *
3576 * @res: pointer to the array of struct resource to fill
3577 *
3578 * Fill the struct resource array @res with dma resource data from the
3579 * omap_hwmod @oh. Intended to be called by code that registers
3580 * omap_devices. See also omap_hwmod_count_resources(). Returns the
3581 * number of array elements filled.
3582 */
3583int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
3584{
3585 int i, sdma_reqs_cnt;
3586 int r = 0;
3587
3588 sdma_reqs_cnt = _count_sdma_reqs(oh);
3589 for (i = 0; i < sdma_reqs_cnt; i++) {
3590 (res + r)->name = (oh->sdma_reqs + i)->name;
3591 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
3592 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
3593 (res + r)->flags = IORESOURCE_DMA;
3594 r++;
3595 }
3596
3597 return r;
3598}
3599
5e8370f1
PW
3600/**
3601 * omap_hwmod_get_resource_byname - fetch IP block integration data by name
3602 * @oh: struct omap_hwmod * to operate on
3603 * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
3604 * @name: pointer to the name of the data to fetch (optional)
3605 * @rsrc: pointer to a struct resource, allocated by the caller
3606 *
3607 * Retrieve MPU IRQ, SDMA request line, or address space start/end
3608 * data for the IP block pointed to by @oh. The data will be filled
3609 * into a struct resource record pointed to by @rsrc. The struct
3610 * resource must be allocated by the caller. When @name is non-null,
3611 * the data associated with the matching entry in the IRQ/SDMA/address
3612 * space hwmod data arrays will be returned. If @name is null, the
3613 * first array entry will be returned. Data order is not meaningful
3614 * in hwmod data, so callers are strongly encouraged to use a non-null
3615 * @name whenever possible to avoid unpredictable effects if hwmod
3616 * data is later added that causes data ordering to change. This
3617 * function is only intended for use by OMAP core code. Device
3618 * drivers should not call this function - the appropriate bus-related
3619 * data accessor functions should be used instead. Returns 0 upon
3620 * success or a negative error code upon error.
3621 */
3622int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
3623 const char *name, struct resource *rsrc)
3624{
3625 int r;
3626 unsigned int irq, dma;
3627 u32 pa_start, pa_end;
3628
3629 if (!oh || !rsrc)
3630 return -EINVAL;
3631
3632 if (type == IORESOURCE_IRQ) {
3633 r = _get_mpu_irq_by_name(oh, name, &irq);
3634 if (r)
3635 return r;
3636
3637 rsrc->start = irq;
3638 rsrc->end = irq;
3639 } else if (type == IORESOURCE_DMA) {
3640 r = _get_sdma_req_by_name(oh, name, &dma);
3641 if (r)
3642 return r;
3643
3644 rsrc->start = dma;
3645 rsrc->end = dma;
3646 } else if (type == IORESOURCE_MEM) {
3647 r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
3648 if (r)
3649 return r;
3650
3651 rsrc->start = pa_start;
3652 rsrc->end = pa_end;
3653 } else {
3654 return -EINVAL;
3655 }
3656
3657 rsrc->flags = type;
3658 rsrc->name = name;
3659
3660 return 0;
3661}
3662
63c85238
PW
3663/**
3664 * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
3665 * @oh: struct omap_hwmod *
3666 *
3667 * Return the powerdomain pointer associated with the OMAP module
3668 * @oh's main clock. If @oh does not have a main clk, return the
3669 * powerdomain associated with the interface clock associated with the
3670 * module's MPU port. (XXX Perhaps this should use the SDMA port
3671 * instead?) Returns NULL on error, or a struct powerdomain * on
3672 * success.
3673 */
3674struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
3675{
3676 struct clk *c;
2d6141ba 3677 struct omap_hwmod_ocp_if *oi;
f5dd3bb5 3678 struct clockdomain *clkdm;
f5dd3bb5 3679 struct clk_hw_omap *clk;
63c85238
PW
3680
3681 if (!oh)
3682 return NULL;
3683
f5dd3bb5
RN
3684 if (oh->clkdm)
3685 return oh->clkdm->pwrdm.ptr;
3686
63c85238
PW
3687 if (oh->_clk) {
3688 c = oh->_clk;
3689 } else {
2d6141ba
PW
3690 oi = _find_mpu_rt_port(oh);
3691 if (!oi)
63c85238 3692 return NULL;
2d6141ba 3693 c = oi->_clk;
63c85238
PW
3694 }
3695
f5dd3bb5
RN
3696 clk = to_clk_hw_omap(__clk_get_hw(c));
3697 clkdm = clk->clkdm;
f5dd3bb5 3698 if (!clkdm)
d5647c18
TG
3699 return NULL;
3700
f5dd3bb5 3701 return clkdm->pwrdm.ptr;
63c85238
PW
3702}
3703
db2a60bf
PW
3704/**
3705 * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
3706 * @oh: struct omap_hwmod *
3707 *
3708 * Returns the virtual address corresponding to the beginning of the
3709 * module's register target, in the address range that is intended to
3710 * be used by the MPU. Returns the virtual address upon success or NULL
3711 * upon error.
3712 */
3713void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
3714{
3715 if (!oh)
3716 return NULL;
3717
3718 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
3719 return NULL;
3720
3721 if (oh->_state == _HWMOD_STATE_UNKNOWN)
3722 return NULL;
3723
3724 return oh->_mpu_rt_va;
3725}
3726
63c85238
PW
3727/**
3728 * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
3729 * @oh: struct omap_hwmod *
3730 * @init_oh: struct omap_hwmod * (initiator)
3731 *
3732 * Add a sleep dependency between the initiator @init_oh and @oh.
3733 * Intended to be called by DSP/Bridge code via platform_data for the
3734 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3735 * code needs to add/del initiator dependencies dynamically
3736 * before/after accessing a device. Returns the return value from
3737 * _add_initiator_dep().
3738 *
3739 * XXX Keep a usecount in the clockdomain code
3740 */
3741int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
3742 struct omap_hwmod *init_oh)
3743{
3744 return _add_initiator_dep(oh, init_oh);
3745}
3746
3747/*
3748 * XXX what about functions for drivers to save/restore ocp_sysconfig
3749 * for context save/restore operations?
3750 */
3751
3752/**
3753 * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
3754 * @oh: struct omap_hwmod *
3755 * @init_oh: struct omap_hwmod * (initiator)
3756 *
3757 * Remove a sleep dependency between the initiator @init_oh and @oh.
3758 * Intended to be called by DSP/Bridge code via platform_data for the
3759 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3760 * code needs to add/del initiator dependencies dynamically
3761 * before/after accessing a device. Returns the return value from
3762 * _del_initiator_dep().
3763 *
3764 * XXX Keep a usecount in the clockdomain code
3765 */
3766int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
3767 struct omap_hwmod *init_oh)
3768{
3769 return _del_initiator_dep(oh, init_oh);
3770}
3771
63c85238
PW
3772/**
3773 * omap_hwmod_enable_wakeup - allow device to wake up the system
3774 * @oh: struct omap_hwmod *
3775 *
3776 * Sets the module OCP socket ENAWAKEUP bit to allow the module to
2a1cc144
G
3777 * send wakeups to the PRCM, and enable I/O ring wakeup events for
3778 * this IP block if it has dynamic mux entries. Eventually this
3779 * should set PRCM wakeup registers to cause the PRCM to receive
3780 * wakeup events from the module. Does not set any wakeup routing
3781 * registers beyond this point - if the module is to wake up any other
3782 * module or subsystem, that must be set separately. Called by
3783 * omap_device code. Returns -EINVAL on error or 0 upon success.
63c85238
PW
3784 */
3785int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
3786{
dc6d1cda 3787 unsigned long flags;
5a7ddcbd 3788 u32 v;
dc6d1cda 3789
dc6d1cda 3790 spin_lock_irqsave(&oh->_lock, flags);
2a1cc144
G
3791
3792 if (oh->class->sysc &&
3793 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3794 v = oh->_sysc_cache;
3795 _enable_wakeup(oh, &v);
3796 _write_sysconfig(v, oh);
3797 }
3798
eceec009 3799 _set_idle_ioring_wakeup(oh, true);
dc6d1cda 3800 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3801
3802 return 0;
3803}
3804
3805/**
3806 * omap_hwmod_disable_wakeup - prevent device from waking the system
3807 * @oh: struct omap_hwmod *
3808 *
3809 * Clears the module OCP socket ENAWAKEUP bit to prevent the module
2a1cc144
G
3810 * from sending wakeups to the PRCM, and disable I/O ring wakeup
3811 * events for this IP block if it has dynamic mux entries. Eventually
3812 * this should clear PRCM wakeup registers to cause the PRCM to ignore
3813 * wakeup events from the module. Does not set any wakeup routing
3814 * registers beyond this point - if the module is to wake up any other
3815 * module or subsystem, that must be set separately. Called by
3816 * omap_device code. Returns -EINVAL on error or 0 upon success.
63c85238
PW
3817 */
3818int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
3819{
dc6d1cda 3820 unsigned long flags;
5a7ddcbd 3821 u32 v;
dc6d1cda 3822
dc6d1cda 3823 spin_lock_irqsave(&oh->_lock, flags);
2a1cc144
G
3824
3825 if (oh->class->sysc &&
3826 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3827 v = oh->_sysc_cache;
3828 _disable_wakeup(oh, &v);
3829 _write_sysconfig(v, oh);
3830 }
3831
eceec009 3832 _set_idle_ioring_wakeup(oh, false);
dc6d1cda 3833 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3834
3835 return 0;
3836}
43b40992 3837
aee48e3c
PW
3838/**
3839 * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
3840 * contained in the hwmod module.
3841 * @oh: struct omap_hwmod *
3842 * @name: name of the reset line to lookup and assert
3843 *
3844 * Some IP like dsp, ipu or iva contain processor that require
3845 * an HW reset line to be assert / deassert in order to enable fully
3846 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3847 * yet supported on this OMAP; otherwise, passes along the return value
3848 * from _assert_hardreset().
3849 */
3850int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
3851{
3852 int ret;
dc6d1cda 3853 unsigned long flags;
aee48e3c
PW
3854
3855 if (!oh)
3856 return -EINVAL;
3857
dc6d1cda 3858 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 3859 ret = _assert_hardreset(oh, name);
dc6d1cda 3860 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
3861
3862 return ret;
3863}
3864
3865/**
3866 * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
3867 * contained in the hwmod module.
3868 * @oh: struct omap_hwmod *
3869 * @name: name of the reset line to look up and deassert
3870 *
3871 * Some IP like dsp, ipu or iva contain processor that require
3872 * an HW reset line to be assert / deassert in order to enable fully
3873 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3874 * yet supported on this OMAP; otherwise, passes along the return value
3875 * from _deassert_hardreset().
3876 */
3877int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
3878{
3879 int ret;
dc6d1cda 3880 unsigned long flags;
aee48e3c
PW
3881
3882 if (!oh)
3883 return -EINVAL;
3884
dc6d1cda 3885 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 3886 ret = _deassert_hardreset(oh, name);
dc6d1cda 3887 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
3888
3889 return ret;
3890}
3891
3892/**
3893 * omap_hwmod_read_hardreset - read the HW reset line state of submodules
3894 * contained in the hwmod module
3895 * @oh: struct omap_hwmod *
3896 * @name: name of the reset line to look up and read
3897 *
3898 * Return the current state of the hwmod @oh's reset line named @name:
3899 * returns -EINVAL upon parameter error or if this operation
3900 * is unsupported on the current OMAP; otherwise, passes along the return
3901 * value from _read_hardreset().
3902 */
3903int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
3904{
3905 int ret;
dc6d1cda 3906 unsigned long flags;
aee48e3c
PW
3907
3908 if (!oh)
3909 return -EINVAL;
3910
dc6d1cda 3911 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 3912 ret = _read_hardreset(oh, name);
dc6d1cda 3913 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
3914
3915 return ret;
3916}
3917
3918
43b40992
PW
3919/**
3920 * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
3921 * @classname: struct omap_hwmod_class name to search for
3922 * @fn: callback function pointer to call for each hwmod in class @classname
3923 * @user: arbitrary context data to pass to the callback function
3924 *
ce35b244
BC
3925 * For each omap_hwmod of class @classname, call @fn.
3926 * If the callback function returns something other than
43b40992
PW
3927 * zero, the iterator is terminated, and the callback function's return
3928 * value is passed back to the caller. Returns 0 upon success, -EINVAL
3929 * if @classname or @fn are NULL, or passes back the error code from @fn.
3930 */
3931int omap_hwmod_for_each_by_class(const char *classname,
3932 int (*fn)(struct omap_hwmod *oh,
3933 void *user),
3934 void *user)
3935{
3936 struct omap_hwmod *temp_oh;
3937 int ret = 0;
3938
3939 if (!classname || !fn)
3940 return -EINVAL;
3941
3942 pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
3943 __func__, classname);
3944
43b40992
PW
3945 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
3946 if (!strcmp(temp_oh->class->name, classname)) {
3947 pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
3948 __func__, temp_oh->name);
3949 ret = (*fn)(temp_oh, user);
3950 if (ret)
3951 break;
3952 }
3953 }
3954
43b40992
PW
3955 if (ret)
3956 pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
3957 __func__, ret);
3958
3959 return ret;
3960}
3961
2092e5cc
PW
3962/**
3963 * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
3964 * @oh: struct omap_hwmod *
3965 * @state: state that _setup() should leave the hwmod in
3966 *
550c8092 3967 * Sets the hwmod state that @oh will enter at the end of _setup()
64813c3f
PW
3968 * (called by omap_hwmod_setup_*()). See also the documentation
3969 * for _setup_postsetup(), above. Returns 0 upon success or
3970 * -EINVAL if there is a problem with the arguments or if the hwmod is
3971 * in the wrong state.
2092e5cc
PW
3972 */
3973int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
3974{
3975 int ret;
dc6d1cda 3976 unsigned long flags;
2092e5cc
PW
3977
3978 if (!oh)
3979 return -EINVAL;
3980
3981 if (state != _HWMOD_STATE_DISABLED &&
3982 state != _HWMOD_STATE_ENABLED &&
3983 state != _HWMOD_STATE_IDLE)
3984 return -EINVAL;
3985
dc6d1cda 3986 spin_lock_irqsave(&oh->_lock, flags);
2092e5cc
PW
3987
3988 if (oh->_state != _HWMOD_STATE_REGISTERED) {
3989 ret = -EINVAL;
3990 goto ohsps_unlock;
3991 }
3992
3993 oh->_postsetup_state = state;
3994 ret = 0;
3995
3996ohsps_unlock:
dc6d1cda 3997 spin_unlock_irqrestore(&oh->_lock, flags);
2092e5cc
PW
3998
3999 return ret;
4000}
c80705aa
KH
4001
4002/**
4003 * omap_hwmod_get_context_loss_count - get lost context count
4004 * @oh: struct omap_hwmod *
4005 *
e6d3a8b0
RN
4006 * Returns the context loss count of associated @oh
4007 * upon success, or zero if no context loss data is available.
c80705aa 4008 *
e6d3a8b0
RN
4009 * On OMAP4, this queries the per-hwmod context loss register,
4010 * assuming one exists. If not, or on OMAP2/3, this queries the
4011 * enclosing powerdomain context loss count.
c80705aa 4012 */
fc013873 4013int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
c80705aa
KH
4014{
4015 struct powerdomain *pwrdm;
4016 int ret = 0;
4017
e6d3a8b0
RN
4018 if (soc_ops.get_context_lost)
4019 return soc_ops.get_context_lost(oh);
4020
c80705aa
KH
4021 pwrdm = omap_hwmod_get_pwrdm(oh);
4022 if (pwrdm)
4023 ret = pwrdm_get_context_loss_count(pwrdm);
4024
4025 return ret;
4026}
43b01643
PW
4027
4028/**
4029 * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
4030 * @oh: struct omap_hwmod *
4031 *
4032 * Prevent the hwmod @oh from being reset during the setup process.
4033 * Intended for use by board-*.c files on boards with devices that
4034 * cannot tolerate being reset. Must be called before the hwmod has
4035 * been set up. Returns 0 upon success or negative error code upon
4036 * failure.
4037 */
4038int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
4039{
4040 if (!oh)
4041 return -EINVAL;
4042
4043 if (oh->_state != _HWMOD_STATE_REGISTERED) {
4044 pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
4045 oh->name);
4046 return -EINVAL;
4047 }
4048
4049 oh->flags |= HWMOD_INIT_NO_RESET;
4050
4051 return 0;
4052}
abc2d545
TK
4053
4054/**
4055 * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
4056 * @oh: struct omap_hwmod * containing hwmod mux entries
4057 * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
4058 * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
4059 *
4060 * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
4061 * entry number @pad_idx for the hwmod @oh, trigger the interrupt
4062 * service routine for the hwmod's mpu_irqs array index @irq_idx. If
4063 * this function is not called for a given pad_idx, then the ISR
4064 * associated with @oh's first MPU IRQ will be triggered when an I/O
4065 * pad wakeup occurs on that pad. Note that @pad_idx is the index of
4066 * the _dynamic or wakeup_ entry: if there are other entries not
4067 * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
4068 * entries are NOT COUNTED in the dynamic pad index. This function
4069 * must be called separately for each pad that requires its interrupt
4070 * to be re-routed this way. Returns -EINVAL if there is an argument
4071 * problem or if @oh does not have hwmod mux entries or MPU IRQs;
4072 * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
4073 *
4074 * XXX This function interface is fragile. Rather than using array
4075 * indexes, which are subject to unpredictable change, it should be
4076 * using hwmod IRQ names, and some other stable key for the hwmod mux
4077 * pad records.
4078 */
4079int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
4080{
4081 int nr_irqs;
4082
4083 might_sleep();
4084
4085 if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
4086 pad_idx >= oh->mux->nr_pads_dynamic)
4087 return -EINVAL;
4088
4089 /* Check the number of available mpu_irqs */
4090 for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
4091 ;
4092
4093 if (irq_idx >= nr_irqs)
4094 return -EINVAL;
4095
4096 if (!oh->mux->irqs) {
4097 /* XXX What frees this? */
4098 oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
4099 GFP_KERNEL);
4100 if (!oh->mux->irqs)
4101 return -ENOMEM;
4102 }
4103 oh->mux->irqs[pad_idx] = irq_idx;
4104
4105 return 0;
4106}
9ebfd285
KH
4107
4108/**
4109 * omap_hwmod_init - initialize the hwmod code
4110 *
4111 * Sets up some function pointers needed by the hwmod code to operate on the
4112 * currently-booted SoC. Intended to be called once during kernel init
4113 * before any hwmods are registered. No return value.
4114 */
4115void __init omap_hwmod_init(void)
4116{
ff4ae5d9
PW
4117 if (cpu_is_omap24xx()) {
4118 soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
4119 soc_ops.assert_hardreset = _omap2_assert_hardreset;
4120 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4121 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
4122 } else if (cpu_is_omap34xx()) {
4123 soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
b8249cf2
KH
4124 soc_ops.assert_hardreset = _omap2_assert_hardreset;
4125 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4126 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
debcd1f8 4127 } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
9ebfd285
KH
4128 soc_ops.enable_module = _omap4_enable_module;
4129 soc_ops.disable_module = _omap4_disable_module;
8f6aa8ee 4130 soc_ops.wait_target_ready = _omap4_wait_target_ready;
b8249cf2
KH
4131 soc_ops.assert_hardreset = _omap4_assert_hardreset;
4132 soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
4133 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
0a179eaa 4134 soc_ops.init_clkdm = _init_clkdm;
e6d3a8b0
RN
4135 soc_ops.update_context_lost = _omap4_update_context_lost;
4136 soc_ops.get_context_lost = _omap4_get_context_lost;
1688bf19
VH
4137 } else if (soc_is_am33xx()) {
4138 soc_ops.enable_module = _am33xx_enable_module;
4139 soc_ops.disable_module = _am33xx_disable_module;
4140 soc_ops.wait_target_ready = _am33xx_wait_target_ready;
4141 soc_ops.assert_hardreset = _am33xx_assert_hardreset;
4142 soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
4143 soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
4144 soc_ops.init_clkdm = _init_clkdm;
8f6aa8ee
KH
4145 } else {
4146 WARN(1, "omap_hwmod: unknown SoC type\n");
9ebfd285
KH
4147 }
4148
4149 inited = true;
4150}
68c9a95e
TL
4151
4152/**
4153 * omap_hwmod_get_main_clk - get pointer to main clock name
4154 * @oh: struct omap_hwmod *
4155 *
4156 * Returns the main clock name assocated with @oh upon success,
4157 * or NULL if @oh is NULL.
4158 */
4159const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
4160{
4161 if (!oh)
4162 return NULL;
4163
4164 return oh->main_clk;
4165}