ARM: OMAP: hwmod: fix an incorrect clk type cast with _get_clkdm
[linux-2.6-block.git] / arch / arm / mach-omap2 / omap_hwmod.c
CommitLineData
63c85238
PW
1/*
2 * omap_hwmod implementation for OMAP2/3/4
3 *
550c8092 4 * Copyright (C) 2009-2011 Nokia Corporation
30e105c0 5 * Copyright (C) 2011-2012 Texas Instruments, Inc.
63c85238 6 *
4788da26
PW
7 * Paul Walmsley, BenoƮt Cousson, Kevin Hilman
8 *
9 * Created in collaboration with (alphabetical order): Thara Gopinath,
10 * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
11 * Sawant, Santosh Shilimkar, Richard Woodruff
63c85238
PW
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 *
74ff3a68
PW
17 * Introduction
18 * ------------
19 * One way to view an OMAP SoC is as a collection of largely unrelated
20 * IP blocks connected by interconnects. The IP blocks include
21 * devices such as ARM processors, audio serial interfaces, UARTs,
22 * etc. Some of these devices, like the DSP, are created by TI;
23 * others, like the SGX, largely originate from external vendors. In
24 * TI's documentation, on-chip devices are referred to as "OMAP
25 * modules." Some of these IP blocks are identical across several
26 * OMAP versions. Others are revised frequently.
63c85238 27 *
74ff3a68
PW
28 * These OMAP modules are tied together by various interconnects.
29 * Most of the address and data flow between modules is via OCP-based
30 * interconnects such as the L3 and L4 buses; but there are other
31 * interconnects that distribute the hardware clock tree, handle idle
32 * and reset signaling, supply power, and connect the modules to
33 * various pads or balls on the OMAP package.
34 *
35 * OMAP hwmod provides a consistent way to describe the on-chip
36 * hardware blocks and their integration into the rest of the chip.
37 * This description can be automatically generated from the TI
38 * hardware database. OMAP hwmod provides a standard, consistent API
39 * to reset, enable, idle, and disable these hardware blocks. And
40 * hwmod provides a way for other core code, such as the Linux device
41 * code or the OMAP power management and address space mapping code,
42 * to query the hardware database.
43 *
44 * Using hwmod
45 * -----------
46 * Drivers won't call hwmod functions directly. That is done by the
47 * omap_device code, and in rare occasions, by custom integration code
48 * in arch/arm/ *omap*. The omap_device code includes functions to
49 * build a struct platform_device using omap_hwmod data, and that is
50 * currently how hwmod data is communicated to drivers and to the
51 * Linux driver model. Most drivers will call omap_hwmod functions only
52 * indirectly, via pm_runtime*() functions.
53 *
54 * From a layering perspective, here is where the OMAP hwmod code
55 * fits into the kernel software stack:
56 *
57 * +-------------------------------+
58 * | Device driver code |
59 * | (e.g., drivers/) |
60 * +-------------------------------+
61 * | Linux driver model |
62 * | (platform_device / |
63 * | platform_driver data/code) |
64 * +-------------------------------+
65 * | OMAP core-driver integration |
66 * |(arch/arm/mach-omap2/devices.c)|
67 * +-------------------------------+
68 * | omap_device code |
69 * | (../plat-omap/omap_device.c) |
70 * +-------------------------------+
71 * ----> | omap_hwmod code/data | <-----
72 * | (../mach-omap2/omap_hwmod*) |
73 * +-------------------------------+
74 * | OMAP clock/PRCM/register fns |
75 * | (__raw_{read,write}l, clk*) |
76 * +-------------------------------+
77 *
78 * Device drivers should not contain any OMAP-specific code or data in
79 * them. They should only contain code to operate the IP block that
80 * the driver is responsible for. This is because these IP blocks can
81 * also appear in other SoCs, either from TI (such as DaVinci) or from
82 * other manufacturers; and drivers should be reusable across other
83 * platforms.
84 *
85 * The OMAP hwmod code also will attempt to reset and idle all on-chip
86 * devices upon boot. The goal here is for the kernel to be
87 * completely self-reliant and independent from bootloaders. This is
88 * to ensure a repeatable configuration, both to ensure consistent
89 * runtime behavior, and to make it easier for others to reproduce
90 * bugs.
91 *
92 * OMAP module activity states
93 * ---------------------------
94 * The hwmod code considers modules to be in one of several activity
95 * states. IP blocks start out in an UNKNOWN state, then once they
96 * are registered via the hwmod code, proceed to the REGISTERED state.
97 * Once their clock names are resolved to clock pointers, the module
98 * enters the CLKS_INITED state; and finally, once the module has been
99 * reset and the integration registers programmed, the INITIALIZED state
100 * is entered. The hwmod code will then place the module into either
101 * the IDLE state to save power, or in the case of a critical system
102 * module, the ENABLED state.
103 *
104 * OMAP core integration code can then call omap_hwmod*() functions
105 * directly to move the module between the IDLE, ENABLED, and DISABLED
106 * states, as needed. This is done during both the PM idle loop, and
107 * in the OMAP core integration code's implementation of the PM runtime
108 * functions.
109 *
110 * References
111 * ----------
112 * This is a partial list.
63c85238
PW
113 * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
114 * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
115 * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
116 * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
117 * - Open Core Protocol Specification 2.2
118 *
119 * To do:
63c85238
PW
120 * - handle IO mapping
121 * - bus throughput & module latency measurement code
122 *
123 * XXX add tests at the beginning of each function to ensure the hwmod is
124 * in the appropriate state
125 * XXX error return values should be checked to ensure that they are
126 * appropriate
127 */
128#undef DEBUG
129
130#include <linux/kernel.h>
131#include <linux/errno.h>
132#include <linux/io.h>
f5dd3bb5 133#include <linux/clk-provider.h>
63c85238
PW
134#include <linux/delay.h>
135#include <linux/err.h>
136#include <linux/list.h>
137#include <linux/mutex.h>
dc6d1cda 138#include <linux/spinlock.h>
abc2d545 139#include <linux/slab.h>
2221b5cd 140#include <linux/bootmem.h>
f7b861b7 141#include <linux/cpu.h>
079abade
SS
142#include <linux/of.h>
143#include <linux/of_address.h>
63c85238 144
fa200222
PW
145#include <asm/system_misc.h>
146
a135eaae 147#include "clock.h"
2a296c8f 148#include "omap_hwmod.h"
63c85238 149
dbc04161
TL
150#include "soc.h"
151#include "common.h"
152#include "clockdomain.h"
153#include "powerdomain.h"
ff4ae5d9
PW
154#include "cm2xxx.h"
155#include "cm3xxx.h"
d0f0631d 156#include "cminst44xx.h"
1688bf19 157#include "cm33xx.h"
b13159af 158#include "prm.h"
139563ad 159#include "prm3xxx.h"
d198b514 160#include "prm44xx.h"
1688bf19 161#include "prm33xx.h"
eaac329d 162#include "prminst44xx.h"
8d9af88f 163#include "mux.h"
5165882a 164#include "pm.h"
63c85238 165
63c85238 166/* Name of the OMAP hwmod for the MPU */
5c2c0296 167#define MPU_INITIATOR_NAME "mpu"
63c85238 168
2221b5cd
PW
169/*
170 * Number of struct omap_hwmod_link records per struct
171 * omap_hwmod_ocp_if record (master->slave and slave->master)
172 */
173#define LINKS_PER_OCP_IF 2
174
9ebfd285
KH
175/**
176 * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
177 * @enable_module: function to enable a module (via MODULEMODE)
178 * @disable_module: function to disable a module (via MODULEMODE)
179 *
180 * XXX Eventually this functionality will be hidden inside the PRM/CM
181 * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
182 * conditionals in this code.
183 */
184struct omap_hwmod_soc_ops {
185 void (*enable_module)(struct omap_hwmod *oh);
186 int (*disable_module)(struct omap_hwmod *oh);
8f6aa8ee 187 int (*wait_target_ready)(struct omap_hwmod *oh);
b8249cf2
KH
188 int (*assert_hardreset)(struct omap_hwmod *oh,
189 struct omap_hwmod_rst_info *ohri);
190 int (*deassert_hardreset)(struct omap_hwmod *oh,
191 struct omap_hwmod_rst_info *ohri);
192 int (*is_hardreset_asserted)(struct omap_hwmod *oh,
193 struct omap_hwmod_rst_info *ohri);
0a179eaa 194 int (*init_clkdm)(struct omap_hwmod *oh);
e6d3a8b0
RN
195 void (*update_context_lost)(struct omap_hwmod *oh);
196 int (*get_context_lost)(struct omap_hwmod *oh);
9ebfd285
KH
197};
198
199/* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
200static struct omap_hwmod_soc_ops soc_ops;
201
63c85238
PW
202/* omap_hwmod_list contains all registered struct omap_hwmods */
203static LIST_HEAD(omap_hwmod_list);
204
63c85238
PW
205/* mpu_oh: used to add/remove MPU initiator from sleepdep list */
206static struct omap_hwmod *mpu_oh;
207
5165882a
VB
208/* io_chain_lock: used to serialize reconfigurations of the I/O chain */
209static DEFINE_SPINLOCK(io_chain_lock);
210
2221b5cd
PW
211/*
212 * linkspace: ptr to a buffer that struct omap_hwmod_link records are
213 * allocated from - used to reduce the number of small memory
214 * allocations, which has a significant impact on performance
215 */
216static struct omap_hwmod_link *linkspace;
217
218/*
219 * free_ls, max_ls: array indexes into linkspace; representing the
220 * next free struct omap_hwmod_link index, and the maximum number of
221 * struct omap_hwmod_link records allocated (respectively)
222 */
223static unsigned short free_ls, max_ls, ls_supp;
63c85238 224
9ebfd285
KH
225/* inited: set to true once the hwmod code is initialized */
226static bool inited;
227
63c85238
PW
228/* Private functions */
229
5d95dde7 230/**
11cd4b94 231 * _fetch_next_ocp_if - return the next OCP interface in a list
2221b5cd 232 * @p: ptr to a ptr to the list_head inside the ocp_if to return
11cd4b94
PW
233 * @i: pointer to the index of the element pointed to by @p in the list
234 *
235 * Return a pointer to the struct omap_hwmod_ocp_if record
236 * containing the struct list_head pointed to by @p, and increment
237 * @p such that a future call to this routine will return the next
238 * record.
5d95dde7
PW
239 */
240static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
5d95dde7
PW
241 int *i)
242{
243 struct omap_hwmod_ocp_if *oi;
244
11cd4b94
PW
245 oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
246 *p = (*p)->next;
2221b5cd 247
5d95dde7
PW
248 *i = *i + 1;
249
250 return oi;
251}
252
63c85238
PW
253/**
254 * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
255 * @oh: struct omap_hwmod *
256 *
257 * Load the current value of the hwmod OCP_SYSCONFIG register into the
258 * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
259 * OCP_SYSCONFIG register or 0 upon success.
260 */
261static int _update_sysc_cache(struct omap_hwmod *oh)
262{
43b40992
PW
263 if (!oh->class->sysc) {
264 WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
63c85238
PW
265 return -EINVAL;
266 }
267
268 /* XXX ensure module interface clock is up */
269
cc7a1d2a 270 oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
63c85238 271
43b40992 272 if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
883edfdd 273 oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
63c85238
PW
274
275 return 0;
276}
277
278/**
279 * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
280 * @v: OCP_SYSCONFIG value to write
281 * @oh: struct omap_hwmod *
282 *
43b40992
PW
283 * Write @v into the module class' OCP_SYSCONFIG register, if it has
284 * one. No return value.
63c85238
PW
285 */
286static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
287{
43b40992
PW
288 if (!oh->class->sysc) {
289 WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
63c85238
PW
290 return;
291 }
292
293 /* XXX ensure module interface clock is up */
294
233cbe5b
RN
295 /* Module might have lost context, always update cache and register */
296 oh->_sysc_cache = v;
297 omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
63c85238
PW
298}
299
300/**
301 * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
302 * @oh: struct omap_hwmod *
303 * @standbymode: MIDLEMODE field bits
304 * @v: pointer to register contents to modify
305 *
306 * Update the master standby mode bits in @v to be @standbymode for
307 * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
308 * upon error or 0 upon success.
309 */
310static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
311 u32 *v)
312{
358f0e63
TG
313 u32 mstandby_mask;
314 u8 mstandby_shift;
315
43b40992
PW
316 if (!oh->class->sysc ||
317 !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
63c85238
PW
318 return -EINVAL;
319
43b40992
PW
320 if (!oh->class->sysc->sysc_fields) {
321 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
322 return -EINVAL;
323 }
324
43b40992 325 mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
358f0e63
TG
326 mstandby_mask = (0x3 << mstandby_shift);
327
328 *v &= ~mstandby_mask;
329 *v |= __ffs(standbymode) << mstandby_shift;
63c85238
PW
330
331 return 0;
332}
333
334/**
335 * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
336 * @oh: struct omap_hwmod *
337 * @idlemode: SIDLEMODE field bits
338 * @v: pointer to register contents to modify
339 *
340 * Update the slave idle mode bits in @v to be @idlemode for the @oh
341 * hwmod. Does not write to the hardware. Returns -EINVAL upon error
342 * or 0 upon success.
343 */
344static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
345{
358f0e63
TG
346 u32 sidle_mask;
347 u8 sidle_shift;
348
43b40992
PW
349 if (!oh->class->sysc ||
350 !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
63c85238
PW
351 return -EINVAL;
352
43b40992
PW
353 if (!oh->class->sysc->sysc_fields) {
354 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
355 return -EINVAL;
356 }
357
43b40992 358 sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
358f0e63
TG
359 sidle_mask = (0x3 << sidle_shift);
360
361 *v &= ~sidle_mask;
362 *v |= __ffs(idlemode) << sidle_shift;
63c85238
PW
363
364 return 0;
365}
366
367/**
368 * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
369 * @oh: struct omap_hwmod *
370 * @clockact: CLOCKACTIVITY field bits
371 * @v: pointer to register contents to modify
372 *
373 * Update the clockactivity mode bits in @v to be @clockact for the
374 * @oh hwmod. Used for additional powersaving on some modules. Does
375 * not write to the hardware. Returns -EINVAL upon error or 0 upon
376 * success.
377 */
378static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
379{
358f0e63
TG
380 u32 clkact_mask;
381 u8 clkact_shift;
382
43b40992
PW
383 if (!oh->class->sysc ||
384 !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
63c85238
PW
385 return -EINVAL;
386
43b40992
PW
387 if (!oh->class->sysc->sysc_fields) {
388 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
389 return -EINVAL;
390 }
391
43b40992 392 clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
358f0e63
TG
393 clkact_mask = (0x3 << clkact_shift);
394
395 *v &= ~clkact_mask;
396 *v |= clockact << clkact_shift;
63c85238
PW
397
398 return 0;
399}
400
401/**
313a76ee 402 * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
63c85238
PW
403 * @oh: struct omap_hwmod *
404 * @v: pointer to register contents to modify
405 *
406 * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
407 * error or 0 upon success.
408 */
409static int _set_softreset(struct omap_hwmod *oh, u32 *v)
410{
358f0e63
TG
411 u32 softrst_mask;
412
43b40992
PW
413 if (!oh->class->sysc ||
414 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
63c85238
PW
415 return -EINVAL;
416
43b40992
PW
417 if (!oh->class->sysc->sysc_fields) {
418 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
419 return -EINVAL;
420 }
421
43b40992 422 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
358f0e63
TG
423
424 *v |= softrst_mask;
63c85238
PW
425
426 return 0;
427}
428
313a76ee
RQ
429/**
430 * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
431 * @oh: struct omap_hwmod *
432 * @v: pointer to register contents to modify
433 *
434 * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
435 * error or 0 upon success.
436 */
437static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
438{
439 u32 softrst_mask;
440
441 if (!oh->class->sysc ||
442 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
443 return -EINVAL;
444
445 if (!oh->class->sysc->sysc_fields) {
446 WARN(1,
447 "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
448 oh->name);
449 return -EINVAL;
450 }
451
452 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
453
454 *v &= ~softrst_mask;
455
456 return 0;
457}
458
613ad0e9
TK
459/**
460 * _wait_softreset_complete - wait for an OCP softreset to complete
461 * @oh: struct omap_hwmod * to wait on
462 *
463 * Wait until the IP block represented by @oh reports that its OCP
464 * softreset is complete. This can be triggered by software (see
465 * _ocp_softreset()) or by hardware upon returning from off-mode (one
466 * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
467 * microseconds. Returns the number of microseconds waited.
468 */
469static int _wait_softreset_complete(struct omap_hwmod *oh)
470{
471 struct omap_hwmod_class_sysconfig *sysc;
472 u32 softrst_mask;
473 int c = 0;
474
475 sysc = oh->class->sysc;
476
477 if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
478 omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
479 & SYSS_RESETDONE_MASK),
480 MAX_MODULE_SOFTRESET_WAIT, c);
481 else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
482 softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
483 omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
484 & softrst_mask),
485 MAX_MODULE_SOFTRESET_WAIT, c);
486 }
487
488 return c;
489}
490
6668546f
KVA
491/**
492 * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
493 * @oh: struct omap_hwmod *
494 *
495 * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
496 * of some modules. When the DMA must perform read/write accesses, the
497 * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
498 * for power management, software must set the DMADISABLE bit back to 1.
499 *
500 * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
501 * error or 0 upon success.
502 */
503static int _set_dmadisable(struct omap_hwmod *oh)
504{
505 u32 v;
506 u32 dmadisable_mask;
507
508 if (!oh->class->sysc ||
509 !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
510 return -EINVAL;
511
512 if (!oh->class->sysc->sysc_fields) {
513 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
514 return -EINVAL;
515 }
516
517 /* clocks must be on for this operation */
518 if (oh->_state != _HWMOD_STATE_ENABLED) {
519 pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
520 return -EINVAL;
521 }
522
523 pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
524
525 v = oh->_sysc_cache;
526 dmadisable_mask =
527 (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
528 v |= dmadisable_mask;
529 _write_sysconfig(v, oh);
530
531 return 0;
532}
533
726072e5
PW
534/**
535 * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
536 * @oh: struct omap_hwmod *
537 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
538 * @v: pointer to register contents to modify
539 *
540 * Update the module autoidle bit in @v to be @autoidle for the @oh
541 * hwmod. The autoidle bit controls whether the module can gate
542 * internal clocks automatically when it isn't doing anything; the
543 * exact function of this bit varies on a per-module basis. This
544 * function does not write to the hardware. Returns -EINVAL upon
545 * error or 0 upon success.
546 */
547static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
548 u32 *v)
549{
358f0e63
TG
550 u32 autoidle_mask;
551 u8 autoidle_shift;
552
43b40992
PW
553 if (!oh->class->sysc ||
554 !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
726072e5
PW
555 return -EINVAL;
556
43b40992
PW
557 if (!oh->class->sysc->sysc_fields) {
558 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
559 return -EINVAL;
560 }
561
43b40992 562 autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
8985b63d 563 autoidle_mask = (0x1 << autoidle_shift);
358f0e63
TG
564
565 *v &= ~autoidle_mask;
566 *v |= autoidle << autoidle_shift;
726072e5
PW
567
568 return 0;
569}
570
eceec009
G
571/**
572 * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
573 * @oh: struct omap_hwmod *
574 * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
575 *
576 * Set or clear the I/O pad wakeup flag in the mux entries for the
577 * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
578 * in memory. If the hwmod is currently idled, and the new idle
579 * values don't match the previous ones, this function will also
580 * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
581 * currently idled, this function won't touch the hardware: the new
582 * mux settings are written to the SCM PADCTRL registers when the
583 * hwmod is idled. No return value.
584 */
585static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
586{
587 struct omap_device_pad *pad;
588 bool change = false;
589 u16 prev_idle;
590 int j;
591
592 if (!oh->mux || !oh->mux->enabled)
593 return;
594
595 for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
596 pad = oh->mux->pads_dynamic[j];
597
598 if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
599 continue;
600
601 prev_idle = pad->idle;
602
603 if (set_wake)
604 pad->idle |= OMAP_WAKEUP_EN;
605 else
606 pad->idle &= ~OMAP_WAKEUP_EN;
607
608 if (prev_idle != pad->idle)
609 change = true;
610 }
611
612 if (change && oh->_state == _HWMOD_STATE_IDLE)
613 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
614}
615
63c85238
PW
616/**
617 * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
618 * @oh: struct omap_hwmod *
619 *
620 * Allow the hardware module @oh to send wakeups. Returns -EINVAL
621 * upon error or 0 upon success.
622 */
5a7ddcbd 623static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
63c85238 624{
43b40992 625 if (!oh->class->sysc ||
86009eb3 626 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
724019b0
BC
627 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
628 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
63c85238
PW
629 return -EINVAL;
630
43b40992
PW
631 if (!oh->class->sysc->sysc_fields) {
632 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
633 return -EINVAL;
634 }
635
1fe74113
BC
636 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
637 *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
63c85238 638
86009eb3
BC
639 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
640 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
724019b0
BC
641 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
642 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
86009eb3 643
63c85238
PW
644 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
645
63c85238
PW
646 return 0;
647}
648
649/**
650 * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
651 * @oh: struct omap_hwmod *
652 *
653 * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
654 * upon error or 0 upon success.
655 */
5a7ddcbd 656static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
63c85238 657{
43b40992 658 if (!oh->class->sysc ||
86009eb3 659 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
724019b0
BC
660 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
661 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
63c85238
PW
662 return -EINVAL;
663
43b40992
PW
664 if (!oh->class->sysc->sysc_fields) {
665 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
358f0e63
TG
666 return -EINVAL;
667 }
668
1fe74113
BC
669 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
670 *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
63c85238 671
86009eb3
BC
672 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
673 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
724019b0 674 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
561038f0 675 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
86009eb3 676
63c85238
PW
677 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
678
63c85238
PW
679 return 0;
680}
681
f5dd3bb5
RN
682static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
683{
c4a1ea2c
RN
684 struct clk_hw_omap *clk;
685
f5dd3bb5
RN
686 if (oh->clkdm) {
687 return oh->clkdm;
688 } else if (oh->_clk) {
924f9498
TK
689 if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
690 return NULL;
f5dd3bb5
RN
691 clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
692 return clk->clkdm;
f5dd3bb5
RN
693 }
694 return NULL;
695}
696
63c85238
PW
697/**
698 * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
699 * @oh: struct omap_hwmod *
700 *
701 * Prevent the hardware module @oh from entering idle while the
702 * hardare module initiator @init_oh is active. Useful when a module
703 * will be accessed by a particular initiator (e.g., if a module will
704 * be accessed by the IVA, there should be a sleepdep between the IVA
705 * initiator and the module). Only applies to modules in smart-idle
570b54c7
PW
706 * mode. If the clockdomain is marked as not needing autodeps, return
707 * 0 without doing anything. Otherwise, returns -EINVAL upon error or
708 * passes along clkdm_add_sleepdep() value upon success.
63c85238
PW
709 */
710static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
711{
f5dd3bb5
RN
712 struct clockdomain *clkdm, *init_clkdm;
713
714 clkdm = _get_clkdm(oh);
715 init_clkdm = _get_clkdm(init_oh);
716
717 if (!clkdm || !init_clkdm)
63c85238
PW
718 return -EINVAL;
719
f5dd3bb5 720 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
570b54c7
PW
721 return 0;
722
f5dd3bb5 723 return clkdm_add_sleepdep(clkdm, init_clkdm);
63c85238
PW
724}
725
726/**
727 * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
728 * @oh: struct omap_hwmod *
729 *
730 * Allow the hardware module @oh to enter idle while the hardare
731 * module initiator @init_oh is active. Useful when a module will not
732 * be accessed by a particular initiator (e.g., if a module will not
733 * be accessed by the IVA, there should be no sleepdep between the IVA
734 * initiator and the module). Only applies to modules in smart-idle
570b54c7
PW
735 * mode. If the clockdomain is marked as not needing autodeps, return
736 * 0 without doing anything. Returns -EINVAL upon error or passes
737 * along clkdm_del_sleepdep() value upon success.
63c85238
PW
738 */
739static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
740{
f5dd3bb5
RN
741 struct clockdomain *clkdm, *init_clkdm;
742
743 clkdm = _get_clkdm(oh);
744 init_clkdm = _get_clkdm(init_oh);
745
746 if (!clkdm || !init_clkdm)
63c85238
PW
747 return -EINVAL;
748
f5dd3bb5 749 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
570b54c7
PW
750 return 0;
751
f5dd3bb5 752 return clkdm_del_sleepdep(clkdm, init_clkdm);
63c85238
PW
753}
754
755/**
756 * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
757 * @oh: struct omap_hwmod *
758 *
759 * Called from _init_clocks(). Populates the @oh _clk (main
760 * functional clock pointer) if a main_clk is present. Returns 0 on
761 * success or -EINVAL on error.
762 */
763static int _init_main_clk(struct omap_hwmod *oh)
764{
63c85238
PW
765 int ret = 0;
766
50ebdac2 767 if (!oh->main_clk)
63c85238
PW
768 return 0;
769
6ea74cb9
RN
770 oh->_clk = clk_get(NULL, oh->main_clk);
771 if (IS_ERR(oh->_clk)) {
20383d82
BC
772 pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
773 oh->name, oh->main_clk);
63403384 774 return -EINVAL;
dc75925d 775 }
4d7cb45e
RN
776 /*
777 * HACK: This needs a re-visit once clk_prepare() is implemented
778 * to do something meaningful. Today its just a no-op.
779 * If clk_prepare() is used at some point to do things like
780 * voltage scaling etc, then this would have to be moved to
781 * some point where subsystems like i2c and pmic become
782 * available.
783 */
784 clk_prepare(oh->_clk);
63c85238 785
f5dd3bb5 786 if (!_get_clkdm(oh))
3bb05dbf 787 pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
5dcc3b97 788 oh->name, oh->main_clk);
81d7c6ff 789
63c85238
PW
790 return ret;
791}
792
793/**
887adeac 794 * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
63c85238
PW
795 * @oh: struct omap_hwmod *
796 *
797 * Called from _init_clocks(). Populates the @oh OCP slave interface
798 * clock pointers. Returns 0 on success or -EINVAL on error.
799 */
800static int _init_interface_clks(struct omap_hwmod *oh)
801{
5d95dde7 802 struct omap_hwmod_ocp_if *os;
11cd4b94 803 struct list_head *p;
63c85238 804 struct clk *c;
5d95dde7 805 int i = 0;
63c85238
PW
806 int ret = 0;
807
11cd4b94 808 p = oh->slave_ports.next;
2221b5cd 809
5d95dde7 810 while (i < oh->slaves_cnt) {
11cd4b94 811 os = _fetch_next_ocp_if(&p, &i);
50ebdac2 812 if (!os->clk)
63c85238
PW
813 continue;
814
6ea74cb9
RN
815 c = clk_get(NULL, os->clk);
816 if (IS_ERR(c)) {
20383d82
BC
817 pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
818 oh->name, os->clk);
63c85238 819 ret = -EINVAL;
0e7dc862 820 continue;
dc75925d 821 }
63c85238 822 os->_clk = c;
4d7cb45e
RN
823 /*
824 * HACK: This needs a re-visit once clk_prepare() is implemented
825 * to do something meaningful. Today its just a no-op.
826 * If clk_prepare() is used at some point to do things like
827 * voltage scaling etc, then this would have to be moved to
828 * some point where subsystems like i2c and pmic become
829 * available.
830 */
831 clk_prepare(os->_clk);
63c85238
PW
832 }
833
834 return ret;
835}
836
837/**
838 * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
839 * @oh: struct omap_hwmod *
840 *
841 * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
842 * clock pointers. Returns 0 on success or -EINVAL on error.
843 */
844static int _init_opt_clks(struct omap_hwmod *oh)
845{
846 struct omap_hwmod_opt_clk *oc;
847 struct clk *c;
848 int i;
849 int ret = 0;
850
851 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
6ea74cb9
RN
852 c = clk_get(NULL, oc->clk);
853 if (IS_ERR(c)) {
20383d82
BC
854 pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
855 oh->name, oc->clk);
63c85238 856 ret = -EINVAL;
0e7dc862 857 continue;
dc75925d 858 }
63c85238 859 oc->_clk = c;
4d7cb45e
RN
860 /*
861 * HACK: This needs a re-visit once clk_prepare() is implemented
862 * to do something meaningful. Today its just a no-op.
863 * If clk_prepare() is used at some point to do things like
864 * voltage scaling etc, then this would have to be moved to
865 * some point where subsystems like i2c and pmic become
866 * available.
867 */
868 clk_prepare(oc->_clk);
63c85238
PW
869 }
870
871 return ret;
872}
873
874/**
875 * _enable_clocks - enable hwmod main clock and interface clocks
876 * @oh: struct omap_hwmod *
877 *
878 * Enables all clocks necessary for register reads and writes to succeed
879 * on the hwmod @oh. Returns 0.
880 */
881static int _enable_clocks(struct omap_hwmod *oh)
882{
5d95dde7 883 struct omap_hwmod_ocp_if *os;
11cd4b94 884 struct list_head *p;
5d95dde7 885 int i = 0;
63c85238
PW
886
887 pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
888
4d3ae5a9 889 if (oh->_clk)
63c85238
PW
890 clk_enable(oh->_clk);
891
11cd4b94 892 p = oh->slave_ports.next;
2221b5cd 893
5d95dde7 894 while (i < oh->slaves_cnt) {
11cd4b94 895 os = _fetch_next_ocp_if(&p, &i);
63c85238 896
5d95dde7
PW
897 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
898 clk_enable(os->_clk);
63c85238
PW
899 }
900
901 /* The opt clocks are controlled by the device driver. */
902
903 return 0;
904}
905
906/**
907 * _disable_clocks - disable hwmod main clock and interface clocks
908 * @oh: struct omap_hwmod *
909 *
910 * Disables the hwmod @oh main functional and interface clocks. Returns 0.
911 */
912static int _disable_clocks(struct omap_hwmod *oh)
913{
5d95dde7 914 struct omap_hwmod_ocp_if *os;
11cd4b94 915 struct list_head *p;
5d95dde7 916 int i = 0;
63c85238
PW
917
918 pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
919
4d3ae5a9 920 if (oh->_clk)
63c85238
PW
921 clk_disable(oh->_clk);
922
11cd4b94 923 p = oh->slave_ports.next;
2221b5cd 924
5d95dde7 925 while (i < oh->slaves_cnt) {
11cd4b94 926 os = _fetch_next_ocp_if(&p, &i);
63c85238 927
5d95dde7
PW
928 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
929 clk_disable(os->_clk);
63c85238
PW
930 }
931
932 /* The opt clocks are controlled by the device driver. */
933
934 return 0;
935}
936
96835af9
BC
937static void _enable_optional_clocks(struct omap_hwmod *oh)
938{
939 struct omap_hwmod_opt_clk *oc;
940 int i;
941
942 pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
943
944 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
945 if (oc->_clk) {
946 pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
5dcc3b97 947 __clk_get_name(oc->_clk));
96835af9
BC
948 clk_enable(oc->_clk);
949 }
950}
951
952static void _disable_optional_clocks(struct omap_hwmod *oh)
953{
954 struct omap_hwmod_opt_clk *oc;
955 int i;
956
957 pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
958
959 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
960 if (oc->_clk) {
961 pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
5dcc3b97 962 __clk_get_name(oc->_clk));
96835af9
BC
963 clk_disable(oc->_clk);
964 }
965}
966
45c38252 967/**
3d9f0327 968 * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
45c38252
BC
969 * @oh: struct omap_hwmod *
970 *
971 * Enables the PRCM module mode related to the hwmod @oh.
972 * No return value.
973 */
3d9f0327 974static void _omap4_enable_module(struct omap_hwmod *oh)
45c38252 975{
45c38252
BC
976 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
977 return;
978
3d9f0327
KH
979 pr_debug("omap_hwmod: %s: %s: %d\n",
980 oh->name, __func__, oh->prcm.omap4.modulemode);
45c38252
BC
981
982 omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
983 oh->clkdm->prcm_partition,
984 oh->clkdm->cm_inst,
985 oh->clkdm->clkdm_offs,
986 oh->prcm.omap4.clkctrl_offs);
987}
988
1688bf19
VH
989/**
990 * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
991 * @oh: struct omap_hwmod *
992 *
993 * Enables the PRCM module mode related to the hwmod @oh.
994 * No return value.
995 */
996static void _am33xx_enable_module(struct omap_hwmod *oh)
997{
998 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
999 return;
1000
1001 pr_debug("omap_hwmod: %s: %s: %d\n",
1002 oh->name, __func__, oh->prcm.omap4.modulemode);
1003
1004 am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
1005 oh->clkdm->clkdm_offs,
1006 oh->prcm.omap4.clkctrl_offs);
1007}
1008
45c38252 1009/**
bfc141e3
BC
1010 * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
1011 * @oh: struct omap_hwmod *
1012 *
1013 * Wait for a module @oh to enter slave idle. Returns 0 if the module
1014 * does not have an IDLEST bit or if the module successfully enters
1015 * slave idle; otherwise, pass along the return value of the
1016 * appropriate *_cm*_wait_module_idle() function.
1017 */
1018static int _omap4_wait_target_disable(struct omap_hwmod *oh)
1019{
2b026d13 1020 if (!oh)
bfc141e3
BC
1021 return -EINVAL;
1022
2b026d13 1023 if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
bfc141e3
BC
1024 return 0;
1025
1026 if (oh->flags & HWMOD_NO_IDLEST)
1027 return 0;
1028
1029 return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
1030 oh->clkdm->cm_inst,
1031 oh->clkdm->clkdm_offs,
1032 oh->prcm.omap4.clkctrl_offs);
1033}
1034
1688bf19
VH
1035/**
1036 * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
1037 * @oh: struct omap_hwmod *
1038 *
1039 * Wait for a module @oh to enter slave idle. Returns 0 if the module
1040 * does not have an IDLEST bit or if the module successfully enters
1041 * slave idle; otherwise, pass along the return value of the
1042 * appropriate *_cm*_wait_module_idle() function.
1043 */
1044static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
1045{
1046 if (!oh)
1047 return -EINVAL;
1048
1049 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
1050 return 0;
1051
1052 if (oh->flags & HWMOD_NO_IDLEST)
1053 return 0;
1054
1055 return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
1056 oh->clkdm->clkdm_offs,
1057 oh->prcm.omap4.clkctrl_offs);
1058}
1059
212738a4
PW
1060/**
1061 * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
1062 * @oh: struct omap_hwmod *oh
1063 *
1064 * Count and return the number of MPU IRQs associated with the hwmod
1065 * @oh. Used to allocate struct resource data. Returns 0 if @oh is
1066 * NULL.
1067 */
1068static int _count_mpu_irqs(struct omap_hwmod *oh)
1069{
1070 struct omap_hwmod_irq_info *ohii;
1071 int i = 0;
1072
1073 if (!oh || !oh->mpu_irqs)
1074 return 0;
1075
1076 do {
1077 ohii = &oh->mpu_irqs[i++];
1078 } while (ohii->irq != -1);
1079
cc1b0765 1080 return i-1;
212738a4
PW
1081}
1082
bc614958
PW
1083/**
1084 * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
1085 * @oh: struct omap_hwmod *oh
1086 *
1087 * Count and return the number of SDMA request lines associated with
1088 * the hwmod @oh. Used to allocate struct resource data. Returns 0
1089 * if @oh is NULL.
1090 */
1091static int _count_sdma_reqs(struct omap_hwmod *oh)
1092{
1093 struct omap_hwmod_dma_info *ohdi;
1094 int i = 0;
1095
1096 if (!oh || !oh->sdma_reqs)
1097 return 0;
1098
1099 do {
1100 ohdi = &oh->sdma_reqs[i++];
1101 } while (ohdi->dma_req != -1);
1102
cc1b0765 1103 return i-1;
bc614958
PW
1104}
1105
78183f3f
PW
1106/**
1107 * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
1108 * @oh: struct omap_hwmod *oh
1109 *
1110 * Count and return the number of address space ranges associated with
1111 * the hwmod @oh. Used to allocate struct resource data. Returns 0
1112 * if @oh is NULL.
1113 */
1114static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
1115{
1116 struct omap_hwmod_addr_space *mem;
1117 int i = 0;
1118
1119 if (!os || !os->addr)
1120 return 0;
1121
1122 do {
1123 mem = &os->addr[i++];
1124 } while (mem->pa_start != mem->pa_end);
1125
cc1b0765 1126 return i-1;
78183f3f
PW
1127}
1128
5e8370f1
PW
1129/**
1130 * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
1131 * @oh: struct omap_hwmod * to operate on
1132 * @name: pointer to the name of the MPU interrupt number to fetch (optional)
1133 * @irq: pointer to an unsigned int to store the MPU IRQ number to
1134 *
1135 * Retrieve a MPU hardware IRQ line number named by @name associated
1136 * with the IP block pointed to by @oh. The IRQ number will be filled
1137 * into the address pointed to by @dma. When @name is non-null, the
1138 * IRQ line number associated with the named entry will be returned.
1139 * If @name is null, the first matching entry will be returned. Data
1140 * order is not meaningful in hwmod data, so callers are strongly
1141 * encouraged to use a non-null @name whenever possible to avoid
1142 * unpredictable effects if hwmod data is later added that causes data
1143 * ordering to change. Returns 0 upon success or a negative error
1144 * code upon error.
1145 */
1146static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
1147 unsigned int *irq)
1148{
1149 int i;
1150 bool found = false;
1151
1152 if (!oh->mpu_irqs)
1153 return -ENOENT;
1154
1155 i = 0;
1156 while (oh->mpu_irqs[i].irq != -1) {
1157 if (name == oh->mpu_irqs[i].name ||
1158 !strcmp(name, oh->mpu_irqs[i].name)) {
1159 found = true;
1160 break;
1161 }
1162 i++;
1163 }
1164
1165 if (!found)
1166 return -ENOENT;
1167
1168 *irq = oh->mpu_irqs[i].irq;
1169
1170 return 0;
1171}
1172
1173/**
1174 * _get_sdma_req_by_name - fetch SDMA request line ID by name
1175 * @oh: struct omap_hwmod * to operate on
1176 * @name: pointer to the name of the SDMA request line to fetch (optional)
1177 * @dma: pointer to an unsigned int to store the request line ID to
1178 *
1179 * Retrieve an SDMA request line ID named by @name on the IP block
1180 * pointed to by @oh. The ID will be filled into the address pointed
1181 * to by @dma. When @name is non-null, the request line ID associated
1182 * with the named entry will be returned. If @name is null, the first
1183 * matching entry will be returned. Data order is not meaningful in
1184 * hwmod data, so callers are strongly encouraged to use a non-null
1185 * @name whenever possible to avoid unpredictable effects if hwmod
1186 * data is later added that causes data ordering to change. Returns 0
1187 * upon success or a negative error code upon error.
1188 */
1189static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
1190 unsigned int *dma)
1191{
1192 int i;
1193 bool found = false;
1194
1195 if (!oh->sdma_reqs)
1196 return -ENOENT;
1197
1198 i = 0;
1199 while (oh->sdma_reqs[i].dma_req != -1) {
1200 if (name == oh->sdma_reqs[i].name ||
1201 !strcmp(name, oh->sdma_reqs[i].name)) {
1202 found = true;
1203 break;
1204 }
1205 i++;
1206 }
1207
1208 if (!found)
1209 return -ENOENT;
1210
1211 *dma = oh->sdma_reqs[i].dma_req;
1212
1213 return 0;
1214}
1215
1216/**
1217 * _get_addr_space_by_name - fetch address space start & end by name
1218 * @oh: struct omap_hwmod * to operate on
1219 * @name: pointer to the name of the address space to fetch (optional)
1220 * @pa_start: pointer to a u32 to store the starting address to
1221 * @pa_end: pointer to a u32 to store the ending address to
1222 *
1223 * Retrieve address space start and end addresses for the IP block
1224 * pointed to by @oh. The data will be filled into the addresses
1225 * pointed to by @pa_start and @pa_end. When @name is non-null, the
1226 * address space data associated with the named entry will be
1227 * returned. If @name is null, the first matching entry will be
1228 * returned. Data order is not meaningful in hwmod data, so callers
1229 * are strongly encouraged to use a non-null @name whenever possible
1230 * to avoid unpredictable effects if hwmod data is later added that
1231 * causes data ordering to change. Returns 0 upon success or a
1232 * negative error code upon error.
1233 */
1234static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
1235 u32 *pa_start, u32 *pa_end)
1236{
1237 int i, j;
1238 struct omap_hwmod_ocp_if *os;
2221b5cd 1239 struct list_head *p = NULL;
5e8370f1
PW
1240 bool found = false;
1241
11cd4b94 1242 p = oh->slave_ports.next;
2221b5cd 1243
5d95dde7
PW
1244 i = 0;
1245 while (i < oh->slaves_cnt) {
11cd4b94 1246 os = _fetch_next_ocp_if(&p, &i);
5e8370f1
PW
1247
1248 if (!os->addr)
1249 return -ENOENT;
1250
1251 j = 0;
1252 while (os->addr[j].pa_start != os->addr[j].pa_end) {
1253 if (name == os->addr[j].name ||
1254 !strcmp(name, os->addr[j].name)) {
1255 found = true;
1256 break;
1257 }
1258 j++;
1259 }
1260
1261 if (found)
1262 break;
1263 }
1264
1265 if (!found)
1266 return -ENOENT;
1267
1268 *pa_start = os->addr[j].pa_start;
1269 *pa_end = os->addr[j].pa_end;
1270
1271 return 0;
1272}
1273
63c85238 1274/**
24dbc213 1275 * _save_mpu_port_index - find and save the index to @oh's MPU port
63c85238
PW
1276 * @oh: struct omap_hwmod *
1277 *
24dbc213
PW
1278 * Determines the array index of the OCP slave port that the MPU uses
1279 * to address the device, and saves it into the struct omap_hwmod.
1280 * Intended to be called during hwmod registration only. No return
1281 * value.
63c85238 1282 */
24dbc213 1283static void __init _save_mpu_port_index(struct omap_hwmod *oh)
63c85238 1284{
24dbc213 1285 struct omap_hwmod_ocp_if *os = NULL;
11cd4b94 1286 struct list_head *p;
5d95dde7 1287 int i = 0;
63c85238 1288
5d95dde7 1289 if (!oh)
24dbc213
PW
1290 return;
1291
1292 oh->_int_flags |= _HWMOD_NO_MPU_PORT;
63c85238 1293
11cd4b94 1294 p = oh->slave_ports.next;
2221b5cd 1295
5d95dde7 1296 while (i < oh->slaves_cnt) {
11cd4b94 1297 os = _fetch_next_ocp_if(&p, &i);
63c85238 1298 if (os->user & OCP_USER_MPU) {
2221b5cd 1299 oh->_mpu_port = os;
24dbc213 1300 oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
63c85238
PW
1301 break;
1302 }
1303 }
1304
24dbc213 1305 return;
63c85238
PW
1306}
1307
2d6141ba
PW
1308/**
1309 * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
1310 * @oh: struct omap_hwmod *
1311 *
1312 * Given a pointer to a struct omap_hwmod record @oh, return a pointer
1313 * to the struct omap_hwmod_ocp_if record that is used by the MPU to
1314 * communicate with the IP block. This interface need not be directly
1315 * connected to the MPU (and almost certainly is not), but is directly
1316 * connected to the IP block represented by @oh. Returns a pointer
1317 * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
1318 * error or if there does not appear to be a path from the MPU to this
1319 * IP block.
1320 */
1321static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
1322{
1323 if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
1324 return NULL;
1325
11cd4b94 1326 return oh->_mpu_port;
2d6141ba
PW
1327};
1328
63c85238 1329/**
c9aafd23 1330 * _find_mpu_rt_addr_space - return MPU register target address space for @oh
63c85238
PW
1331 * @oh: struct omap_hwmod *
1332 *
c9aafd23
PW
1333 * Returns a pointer to the struct omap_hwmod_addr_space record representing
1334 * the register target MPU address space; or returns NULL upon error.
63c85238 1335 */
c9aafd23 1336static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
63c85238
PW
1337{
1338 struct omap_hwmod_ocp_if *os;
1339 struct omap_hwmod_addr_space *mem;
c9aafd23 1340 int found = 0, i = 0;
63c85238 1341
2d6141ba 1342 os = _find_mpu_rt_port(oh);
24dbc213 1343 if (!os || !os->addr)
78183f3f
PW
1344 return NULL;
1345
1346 do {
1347 mem = &os->addr[i++];
1348 if (mem->flags & ADDR_TYPE_RT)
63c85238 1349 found = 1;
78183f3f 1350 } while (!found && mem->pa_start != mem->pa_end);
63c85238 1351
c9aafd23 1352 return (found) ? mem : NULL;
63c85238
PW
1353}
1354
1355/**
74ff3a68 1356 * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
63c85238
PW
1357 * @oh: struct omap_hwmod *
1358 *
006c7f18
PW
1359 * Ensure that the OCP_SYSCONFIG register for the IP block represented
1360 * by @oh is set to indicate to the PRCM that the IP block is active.
1361 * Usually this means placing the module into smart-idle mode and
1362 * smart-standby, but if there is a bug in the automatic idle handling
1363 * for the IP block, it may need to be placed into the force-idle or
1364 * no-idle variants of these modes. No return value.
63c85238 1365 */
74ff3a68 1366static void _enable_sysc(struct omap_hwmod *oh)
63c85238 1367{
43b40992 1368 u8 idlemode, sf;
63c85238 1369 u32 v;
006c7f18 1370 bool clkdm_act;
f5dd3bb5 1371 struct clockdomain *clkdm;
63c85238 1372
43b40992 1373 if (!oh->class->sysc)
63c85238
PW
1374 return;
1375
613ad0e9
TK
1376 /*
1377 * Wait until reset has completed, this is needed as the IP
1378 * block is reset automatically by hardware in some cases
1379 * (off-mode for example), and the drivers require the
1380 * IP to be ready when they access it
1381 */
1382 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1383 _enable_optional_clocks(oh);
1384 _wait_softreset_complete(oh);
1385 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1386 _disable_optional_clocks(oh);
1387
63c85238 1388 v = oh->_sysc_cache;
43b40992 1389 sf = oh->class->sysc->sysc_flags;
63c85238 1390
f5dd3bb5 1391 clkdm = _get_clkdm(oh);
43b40992 1392 if (sf & SYSC_HAS_SIDLEMODE) {
ca43ea34
RN
1393 if (oh->flags & HWMOD_SWSUP_SIDLE ||
1394 oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
35513171
RN
1395 idlemode = HWMOD_IDLEMODE_NO;
1396 } else {
1397 if (sf & SYSC_HAS_ENAWAKEUP)
1398 _enable_wakeup(oh, &v);
1399 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1400 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1401 else
1402 idlemode = HWMOD_IDLEMODE_SMART;
1403 }
1404
1405 /*
1406 * This is special handling for some IPs like
1407 * 32k sync timer. Force them to idle!
1408 */
f5dd3bb5 1409 clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
006c7f18
PW
1410 if (clkdm_act && !(oh->class->sysc->idlemodes &
1411 (SIDLE_SMART | SIDLE_SMART_WKUP)))
1412 idlemode = HWMOD_IDLEMODE_FORCE;
35513171 1413
63c85238
PW
1414 _set_slave_idlemode(oh, idlemode, &v);
1415 }
1416
43b40992 1417 if (sf & SYSC_HAS_MIDLEMODE) {
092bc089
GI
1418 if (oh->flags & HWMOD_FORCE_MSTANDBY) {
1419 idlemode = HWMOD_IDLEMODE_FORCE;
1420 } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
724019b0
BC
1421 idlemode = HWMOD_IDLEMODE_NO;
1422 } else {
1423 if (sf & SYSC_HAS_ENAWAKEUP)
1424 _enable_wakeup(oh, &v);
1425 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1426 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1427 else
1428 idlemode = HWMOD_IDLEMODE_SMART;
1429 }
63c85238
PW
1430 _set_master_standbymode(oh, idlemode, &v);
1431 }
1432
a16b1f7f
PW
1433 /*
1434 * XXX The clock framework should handle this, by
1435 * calling into this code. But this must wait until the
1436 * clock structures are tagged with omap_hwmod entries
1437 */
43b40992
PW
1438 if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
1439 (sf & SYSC_HAS_CLOCKACTIVITY))
1440 _set_clockactivity(oh, oh->class->sysc->clockact, &v);
63c85238 1441
127500cc
JH
1442 /* If the cached value is the same as the new value, skip the write */
1443 if (oh->_sysc_cache != v)
1444 _write_sysconfig(v, oh);
78f26e87
HH
1445
1446 /*
1447 * Set the autoidle bit only after setting the smartidle bit
1448 * Setting this will not have any impact on the other modules.
1449 */
1450 if (sf & SYSC_HAS_AUTOIDLE) {
1451 idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
1452 0 : 1;
1453 _set_module_autoidle(oh, idlemode, &v);
1454 _write_sysconfig(v, oh);
1455 }
63c85238
PW
1456}
1457
1458/**
74ff3a68 1459 * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
63c85238
PW
1460 * @oh: struct omap_hwmod *
1461 *
1462 * If module is marked as SWSUP_SIDLE, force the module into slave
1463 * idle; otherwise, configure it for smart-idle. If module is marked
1464 * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
1465 * configure it for smart-standby. No return value.
1466 */
74ff3a68 1467static void _idle_sysc(struct omap_hwmod *oh)
63c85238 1468{
43b40992 1469 u8 idlemode, sf;
63c85238
PW
1470 u32 v;
1471
43b40992 1472 if (!oh->class->sysc)
63c85238
PW
1473 return;
1474
1475 v = oh->_sysc_cache;
43b40992 1476 sf = oh->class->sysc->sysc_flags;
63c85238 1477
43b40992 1478 if (sf & SYSC_HAS_SIDLEMODE) {
35513171 1479 if (oh->flags & HWMOD_SWSUP_SIDLE) {
006c7f18 1480 idlemode = HWMOD_IDLEMODE_FORCE;
35513171
RN
1481 } else {
1482 if (sf & SYSC_HAS_ENAWAKEUP)
1483 _enable_wakeup(oh, &v);
1484 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1485 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1486 else
1487 idlemode = HWMOD_IDLEMODE_SMART;
1488 }
63c85238
PW
1489 _set_slave_idlemode(oh, idlemode, &v);
1490 }
1491
43b40992 1492 if (sf & SYSC_HAS_MIDLEMODE) {
092bc089
GI
1493 if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
1494 (oh->flags & HWMOD_FORCE_MSTANDBY)) {
724019b0
BC
1495 idlemode = HWMOD_IDLEMODE_FORCE;
1496 } else {
1497 if (sf & SYSC_HAS_ENAWAKEUP)
1498 _enable_wakeup(oh, &v);
1499 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1500 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1501 else
1502 idlemode = HWMOD_IDLEMODE_SMART;
1503 }
63c85238
PW
1504 _set_master_standbymode(oh, idlemode, &v);
1505 }
1506
1507 _write_sysconfig(v, oh);
1508}
1509
1510/**
74ff3a68 1511 * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
63c85238
PW
1512 * @oh: struct omap_hwmod *
1513 *
1514 * Force the module into slave idle and master suspend. No return
1515 * value.
1516 */
74ff3a68 1517static void _shutdown_sysc(struct omap_hwmod *oh)
63c85238
PW
1518{
1519 u32 v;
43b40992 1520 u8 sf;
63c85238 1521
43b40992 1522 if (!oh->class->sysc)
63c85238
PW
1523 return;
1524
1525 v = oh->_sysc_cache;
43b40992 1526 sf = oh->class->sysc->sysc_flags;
63c85238 1527
43b40992 1528 if (sf & SYSC_HAS_SIDLEMODE)
63c85238
PW
1529 _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
1530
43b40992 1531 if (sf & SYSC_HAS_MIDLEMODE)
63c85238
PW
1532 _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
1533
43b40992 1534 if (sf & SYSC_HAS_AUTOIDLE)
726072e5 1535 _set_module_autoidle(oh, 1, &v);
63c85238
PW
1536
1537 _write_sysconfig(v, oh);
1538}
1539
1540/**
1541 * _lookup - find an omap_hwmod by name
1542 * @name: find an omap_hwmod by name
1543 *
1544 * Return a pointer to an omap_hwmod by name, or NULL if not found.
63c85238
PW
1545 */
1546static struct omap_hwmod *_lookup(const char *name)
1547{
1548 struct omap_hwmod *oh, *temp_oh;
1549
1550 oh = NULL;
1551
1552 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
1553 if (!strcmp(name, temp_oh->name)) {
1554 oh = temp_oh;
1555 break;
1556 }
1557 }
1558
1559 return oh;
1560}
868c157d 1561
6ae76997
BC
1562/**
1563 * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
1564 * @oh: struct omap_hwmod *
1565 *
1566 * Convert a clockdomain name stored in a struct omap_hwmod into a
1567 * clockdomain pointer, and save it into the struct omap_hwmod.
868c157d 1568 * Return -EINVAL if the clkdm_name lookup failed.
6ae76997
BC
1569 */
1570static int _init_clkdm(struct omap_hwmod *oh)
1571{
3bb05dbf
PW
1572 if (!oh->clkdm_name) {
1573 pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
6ae76997 1574 return 0;
3bb05dbf 1575 }
6ae76997 1576
6ae76997
BC
1577 oh->clkdm = clkdm_lookup(oh->clkdm_name);
1578 if (!oh->clkdm) {
1579 pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
1580 oh->name, oh->clkdm_name);
1581 return -EINVAL;
1582 }
1583
1584 pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
1585 oh->name, oh->clkdm_name);
1586
1587 return 0;
1588}
63c85238
PW
1589
1590/**
6ae76997
BC
1591 * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
1592 * well the clockdomain.
63c85238 1593 * @oh: struct omap_hwmod *
97d60162 1594 * @data: not used; pass NULL
63c85238 1595 *
a2debdbd 1596 * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
48d54f3f
PW
1597 * Resolves all clock names embedded in the hwmod. Returns 0 on
1598 * success, or a negative error code on failure.
63c85238 1599 */
97d60162 1600static int _init_clocks(struct omap_hwmod *oh, void *data)
63c85238
PW
1601{
1602 int ret = 0;
1603
48d54f3f
PW
1604 if (oh->_state != _HWMOD_STATE_REGISTERED)
1605 return 0;
63c85238
PW
1606
1607 pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
1608
b797be1d
VH
1609 if (soc_ops.init_clkdm)
1610 ret |= soc_ops.init_clkdm(oh);
1611
63c85238
PW
1612 ret |= _init_main_clk(oh);
1613 ret |= _init_interface_clks(oh);
1614 ret |= _init_opt_clks(oh);
1615
f5c1f84b
BC
1616 if (!ret)
1617 oh->_state = _HWMOD_STATE_CLKS_INITED;
6652271a
BC
1618 else
1619 pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
63c85238 1620
09c35f2f 1621 return ret;
63c85238
PW
1622}
1623
5365efbe 1624/**
cc1226e7 1625 * _lookup_hardreset - fill register bit info for this hwmod/reset line
5365efbe
BC
1626 * @oh: struct omap_hwmod *
1627 * @name: name of the reset line in the context of this hwmod
cc1226e7 1628 * @ohri: struct omap_hwmod_rst_info * that this function will fill in
5365efbe
BC
1629 *
1630 * Return the bit position of the reset line that match the
1631 * input name. Return -ENOENT if not found.
1632 */
a032d33b
PW
1633static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
1634 struct omap_hwmod_rst_info *ohri)
5365efbe
BC
1635{
1636 int i;
1637
1638 for (i = 0; i < oh->rst_lines_cnt; i++) {
1639 const char *rst_line = oh->rst_lines[i].name;
1640 if (!strcmp(rst_line, name)) {
cc1226e7 1641 ohri->rst_shift = oh->rst_lines[i].rst_shift;
1642 ohri->st_shift = oh->rst_lines[i].st_shift;
1643 pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
1644 oh->name, __func__, rst_line, ohri->rst_shift,
1645 ohri->st_shift);
5365efbe 1646
cc1226e7 1647 return 0;
5365efbe
BC
1648 }
1649 }
1650
1651 return -ENOENT;
1652}
1653
1654/**
1655 * _assert_hardreset - assert the HW reset line of submodules
1656 * contained in the hwmod module.
1657 * @oh: struct omap_hwmod *
1658 * @name: name of the reset line to lookup and assert
1659 *
b8249cf2
KH
1660 * Some IP like dsp, ipu or iva contain processor that require an HW
1661 * reset line to be assert / deassert in order to enable fully the IP.
1662 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1663 * asserting the hardreset line on the currently-booted SoC, or passes
1664 * along the return value from _lookup_hardreset() or the SoC's
1665 * assert_hardreset code.
5365efbe
BC
1666 */
1667static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
1668{
cc1226e7 1669 struct omap_hwmod_rst_info ohri;
a032d33b 1670 int ret = -EINVAL;
5365efbe
BC
1671
1672 if (!oh)
1673 return -EINVAL;
1674
b8249cf2
KH
1675 if (!soc_ops.assert_hardreset)
1676 return -ENOSYS;
1677
cc1226e7 1678 ret = _lookup_hardreset(oh, name, &ohri);
a032d33b 1679 if (ret < 0)
cc1226e7 1680 return ret;
5365efbe 1681
b8249cf2
KH
1682 ret = soc_ops.assert_hardreset(oh, &ohri);
1683
1684 return ret;
5365efbe
BC
1685}
1686
1687/**
1688 * _deassert_hardreset - deassert the HW reset line of submodules contained
1689 * in the hwmod module.
1690 * @oh: struct omap_hwmod *
1691 * @name: name of the reset line to look up and deassert
1692 *
b8249cf2
KH
1693 * Some IP like dsp, ipu or iva contain processor that require an HW
1694 * reset line to be assert / deassert in order to enable fully the IP.
1695 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1696 * deasserting the hardreset line on the currently-booted SoC, or passes
1697 * along the return value from _lookup_hardreset() or the SoC's
1698 * deassert_hardreset code.
5365efbe
BC
1699 */
1700static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
1701{
cc1226e7 1702 struct omap_hwmod_rst_info ohri;
b8249cf2 1703 int ret = -EINVAL;
e8e96dff 1704 int hwsup = 0;
5365efbe
BC
1705
1706 if (!oh)
1707 return -EINVAL;
1708
b8249cf2
KH
1709 if (!soc_ops.deassert_hardreset)
1710 return -ENOSYS;
1711
cc1226e7 1712 ret = _lookup_hardreset(oh, name, &ohri);
c48cd659 1713 if (ret < 0)
cc1226e7 1714 return ret;
5365efbe 1715
e8e96dff
ORL
1716 if (oh->clkdm) {
1717 /*
1718 * A clockdomain must be in SW_SUP otherwise reset
1719 * might not be completed. The clockdomain can be set
1720 * in HW_AUTO only when the module become ready.
1721 */
1722 hwsup = clkdm_in_hwsup(oh->clkdm);
1723 ret = clkdm_hwmod_enable(oh->clkdm, oh);
1724 if (ret) {
1725 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
1726 oh->name, oh->clkdm->name, ret);
1727 return ret;
1728 }
1729 }
1730
1731 _enable_clocks(oh);
1732 if (soc_ops.enable_module)
1733 soc_ops.enable_module(oh);
1734
b8249cf2 1735 ret = soc_ops.deassert_hardreset(oh, &ohri);
e8e96dff
ORL
1736
1737 if (soc_ops.disable_module)
1738 soc_ops.disable_module(oh);
1739 _disable_clocks(oh);
1740
cc1226e7 1741 if (ret == -EBUSY)
5365efbe
BC
1742 pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
1743
e8e96dff
ORL
1744 if (!ret) {
1745 /*
1746 * Set the clockdomain to HW_AUTO, assuming that the
1747 * previous state was HW_AUTO.
1748 */
1749 if (oh->clkdm && hwsup)
1750 clkdm_allow_idle(oh->clkdm);
1751 } else {
1752 if (oh->clkdm)
1753 clkdm_hwmod_disable(oh->clkdm, oh);
1754 }
1755
cc1226e7 1756 return ret;
5365efbe
BC
1757}
1758
1759/**
1760 * _read_hardreset - read the HW reset line state of submodules
1761 * contained in the hwmod module
1762 * @oh: struct omap_hwmod *
1763 * @name: name of the reset line to look up and read
1764 *
b8249cf2
KH
1765 * Return the state of the reset line. Returns -EINVAL if @oh is
1766 * null, -ENOSYS if we have no way of reading the hardreset line
1767 * status on the currently-booted SoC, or passes along the return
1768 * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
1769 * code.
5365efbe
BC
1770 */
1771static int _read_hardreset(struct omap_hwmod *oh, const char *name)
1772{
cc1226e7 1773 struct omap_hwmod_rst_info ohri;
a032d33b 1774 int ret = -EINVAL;
5365efbe
BC
1775
1776 if (!oh)
1777 return -EINVAL;
1778
b8249cf2
KH
1779 if (!soc_ops.is_hardreset_asserted)
1780 return -ENOSYS;
1781
cc1226e7 1782 ret = _lookup_hardreset(oh, name, &ohri);
a032d33b 1783 if (ret < 0)
cc1226e7 1784 return ret;
5365efbe 1785
b8249cf2 1786 return soc_ops.is_hardreset_asserted(oh, &ohri);
5365efbe
BC
1787}
1788
747834ab 1789/**
eb05f691 1790 * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
747834ab
PW
1791 * @oh: struct omap_hwmod *
1792 *
eb05f691
ORL
1793 * If all hardreset lines associated with @oh are asserted, then return true.
1794 * Otherwise, if part of @oh is out hardreset or if no hardreset lines
1795 * associated with @oh are asserted, then return false.
747834ab 1796 * This function is used to avoid executing some parts of the IP block
eb05f691 1797 * enable/disable sequence if its hardreset line is set.
747834ab 1798 */
eb05f691 1799static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
747834ab 1800{
eb05f691 1801 int i, rst_cnt = 0;
747834ab
PW
1802
1803 if (oh->rst_lines_cnt == 0)
1804 return false;
1805
1806 for (i = 0; i < oh->rst_lines_cnt; i++)
1807 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
eb05f691
ORL
1808 rst_cnt++;
1809
1810 if (oh->rst_lines_cnt == rst_cnt)
1811 return true;
747834ab
PW
1812
1813 return false;
1814}
1815
e9332b6e
PW
1816/**
1817 * _are_any_hardreset_lines_asserted - return true if any part of @oh is
1818 * hard-reset
1819 * @oh: struct omap_hwmod *
1820 *
1821 * If any hardreset lines associated with @oh are asserted, then
1822 * return true. Otherwise, if no hardreset lines associated with @oh
1823 * are asserted, or if @oh has no hardreset lines, then return false.
1824 * This function is used to avoid executing some parts of the IP block
1825 * enable/disable sequence if any hardreset line is set.
1826 */
1827static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
1828{
1829 int rst_cnt = 0;
1830 int i;
1831
1832 for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
1833 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1834 rst_cnt++;
1835
1836 return (rst_cnt) ? true : false;
1837}
1838
747834ab
PW
1839/**
1840 * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
1841 * @oh: struct omap_hwmod *
1842 *
1843 * Disable the PRCM module mode related to the hwmod @oh.
1844 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1845 */
1846static int _omap4_disable_module(struct omap_hwmod *oh)
1847{
1848 int v;
1849
747834ab
PW
1850 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1851 return -EINVAL;
1852
eb05f691
ORL
1853 /*
1854 * Since integration code might still be doing something, only
1855 * disable if all lines are under hardreset.
1856 */
e9332b6e 1857 if (_are_any_hardreset_lines_asserted(oh))
eb05f691
ORL
1858 return 0;
1859
747834ab
PW
1860 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1861
1862 omap4_cminst_module_disable(oh->clkdm->prcm_partition,
1863 oh->clkdm->cm_inst,
1864 oh->clkdm->clkdm_offs,
1865 oh->prcm.omap4.clkctrl_offs);
1866
747834ab
PW
1867 v = _omap4_wait_target_disable(oh);
1868 if (v)
1869 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1870 oh->name);
1871
1872 return 0;
1873}
1874
1688bf19
VH
1875/**
1876 * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
1877 * @oh: struct omap_hwmod *
1878 *
1879 * Disable the PRCM module mode related to the hwmod @oh.
1880 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1881 */
1882static int _am33xx_disable_module(struct omap_hwmod *oh)
1883{
1884 int v;
1885
1886 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1887 return -EINVAL;
1888
1889 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1890
e9332b6e
PW
1891 if (_are_any_hardreset_lines_asserted(oh))
1892 return 0;
1893
1688bf19
VH
1894 am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
1895 oh->prcm.omap4.clkctrl_offs);
1896
1688bf19
VH
1897 v = _am33xx_wait_target_disable(oh);
1898 if (v)
1899 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1900 oh->name);
1901
1902 return 0;
1903}
1904
63c85238 1905/**
bd36179e 1906 * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
63c85238
PW
1907 * @oh: struct omap_hwmod *
1908 *
1909 * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
30e105c0
PW
1910 * enabled for this to work. Returns -ENOENT if the hwmod cannot be
1911 * reset this way, -EINVAL if the hwmod is in the wrong state,
1912 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
2cb06814
BC
1913 *
1914 * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
bd36179e 1915 * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
2cb06814
BC
1916 * use the SYSCONFIG softreset bit to provide the status.
1917 *
bd36179e
PW
1918 * Note that some IP like McBSP do have reset control but don't have
1919 * reset status.
63c85238 1920 */
bd36179e 1921static int _ocp_softreset(struct omap_hwmod *oh)
63c85238 1922{
613ad0e9 1923 u32 v;
6f8b7ff5 1924 int c = 0;
96835af9 1925 int ret = 0;
63c85238 1926
43b40992 1927 if (!oh->class->sysc ||
2cb06814 1928 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
30e105c0 1929 return -ENOENT;
63c85238
PW
1930
1931 /* clocks must be on for this operation */
1932 if (oh->_state != _HWMOD_STATE_ENABLED) {
7852ec05
PW
1933 pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
1934 oh->name);
63c85238
PW
1935 return -EINVAL;
1936 }
1937
96835af9
BC
1938 /* For some modules, all optionnal clocks need to be enabled as well */
1939 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1940 _enable_optional_clocks(oh);
1941
bd36179e 1942 pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
63c85238
PW
1943
1944 v = oh->_sysc_cache;
96835af9
BC
1945 ret = _set_softreset(oh, &v);
1946 if (ret)
1947 goto dis_opt_clks;
313a76ee
RQ
1948
1949 _write_sysconfig(v, oh);
1950 ret = _clear_softreset(oh, &v);
1951 if (ret)
1952 goto dis_opt_clks;
1953
63c85238
PW
1954 _write_sysconfig(v, oh);
1955
d99de7f5
FGL
1956 if (oh->class->sysc->srst_udelay)
1957 udelay(oh->class->sysc->srst_udelay);
1958
613ad0e9 1959 c = _wait_softreset_complete(oh);
5365efbe 1960 if (c == MAX_MODULE_SOFTRESET_WAIT)
76e5589e
BC
1961 pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
1962 oh->name, MAX_MODULE_SOFTRESET_WAIT);
63c85238 1963 else
5365efbe 1964 pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
63c85238
PW
1965
1966 /*
1967 * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
1968 * _wait_target_ready() or _reset()
1969 */
1970
96835af9
BC
1971 ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
1972
1973dis_opt_clks:
1974 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1975 _disable_optional_clocks(oh);
1976
1977 return ret;
63c85238
PW
1978}
1979
bd36179e
PW
1980/**
1981 * _reset - reset an omap_hwmod
1982 * @oh: struct omap_hwmod *
1983 *
30e105c0
PW
1984 * Resets an omap_hwmod @oh. If the module has a custom reset
1985 * function pointer defined, then call it to reset the IP block, and
1986 * pass along its return value to the caller. Otherwise, if the IP
1987 * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
1988 * associated with it, call a function to reset the IP block via that
1989 * method, and pass along the return value to the caller. Finally, if
1990 * the IP block has some hardreset lines associated with it, assert
1991 * all of those, but do _not_ deassert them. (This is because driver
1992 * authors have expressed an apparent requirement to control the
1993 * deassertion of the hardreset lines themselves.)
1994 *
1995 * The default software reset mechanism for most OMAP IP blocks is
1996 * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
1997 * hwmods cannot be reset via this method. Some are not targets and
1998 * therefore have no OCP header registers to access. Others (like the
1999 * IVA) have idiosyncratic reset sequences. So for these relatively
2000 * rare cases, custom reset code can be supplied in the struct
6668546f
KVA
2001 * omap_hwmod_class .reset function pointer.
2002 *
2003 * _set_dmadisable() is called to set the DMADISABLE bit so that it
2004 * does not prevent idling of the system. This is necessary for cases
2005 * where ROMCODE/BOOTLOADER uses dma and transfers control to the
2006 * kernel without disabling dma.
2007 *
2008 * Passes along the return value from either _ocp_softreset() or the
2009 * custom reset function - these must return -EINVAL if the hwmod
2010 * cannot be reset this way or if the hwmod is in the wrong state,
2011 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
bd36179e
PW
2012 */
2013static int _reset(struct omap_hwmod *oh)
2014{
30e105c0 2015 int i, r;
bd36179e
PW
2016
2017 pr_debug("omap_hwmod: %s: resetting\n", oh->name);
2018
30e105c0
PW
2019 if (oh->class->reset) {
2020 r = oh->class->reset(oh);
2021 } else {
2022 if (oh->rst_lines_cnt > 0) {
2023 for (i = 0; i < oh->rst_lines_cnt; i++)
2024 _assert_hardreset(oh, oh->rst_lines[i].name);
2025 return 0;
2026 } else {
2027 r = _ocp_softreset(oh);
2028 if (r == -ENOENT)
2029 r = 0;
2030 }
2031 }
2032
6668546f
KVA
2033 _set_dmadisable(oh);
2034
9c8b0ec7 2035 /*
30e105c0
PW
2036 * OCP_SYSCONFIG bits need to be reprogrammed after a
2037 * softreset. The _enable() function should be split to avoid
2038 * the rewrite of the OCP_SYSCONFIG register.
9c8b0ec7 2039 */
2800852a
RN
2040 if (oh->class->sysc) {
2041 _update_sysc_cache(oh);
2042 _enable_sysc(oh);
2043 }
2044
30e105c0 2045 return r;
bd36179e
PW
2046}
2047
5165882a
VB
2048/**
2049 * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
2050 *
2051 * Call the appropriate PRM function to clear any logged I/O chain
2052 * wakeups and to reconfigure the chain. This apparently needs to be
2053 * done upon every mux change. Since hwmods can be concurrently
2054 * enabled and idled, hold a spinlock around the I/O chain
2055 * reconfiguration sequence. No return value.
2056 *
2057 * XXX When the PRM code is moved to drivers, this function can be removed,
2058 * as the PRM infrastructure should abstract this.
2059 */
2060static void _reconfigure_io_chain(void)
2061{
2062 unsigned long flags;
2063
2064 spin_lock_irqsave(&io_chain_lock, flags);
2065
2066 if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
2067 omap3xxx_prm_reconfigure_io_chain();
2068 else if (cpu_is_omap44xx())
2069 omap44xx_prm_reconfigure_io_chain();
2070
2071 spin_unlock_irqrestore(&io_chain_lock, flags);
2072}
2073
e6d3a8b0
RN
2074/**
2075 * _omap4_update_context_lost - increment hwmod context loss counter if
2076 * hwmod context was lost, and clear hardware context loss reg
2077 * @oh: hwmod to check for context loss
2078 *
2079 * If the PRCM indicates that the hwmod @oh lost context, increment
2080 * our in-memory context loss counter, and clear the RM_*_CONTEXT
2081 * bits. No return value.
2082 */
2083static void _omap4_update_context_lost(struct omap_hwmod *oh)
2084{
2085 if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
2086 return;
2087
2088 if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2089 oh->clkdm->pwrdm.ptr->prcm_offs,
2090 oh->prcm.omap4.context_offs))
2091 return;
2092
2093 oh->prcm.omap4.context_lost_counter++;
2094 prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2095 oh->clkdm->pwrdm.ptr->prcm_offs,
2096 oh->prcm.omap4.context_offs);
2097}
2098
2099/**
2100 * _omap4_get_context_lost - get context loss counter for a hwmod
2101 * @oh: hwmod to get context loss counter for
2102 *
2103 * Returns the in-memory context loss counter for a hwmod.
2104 */
2105static int _omap4_get_context_lost(struct omap_hwmod *oh)
2106{
2107 return oh->prcm.omap4.context_lost_counter;
2108}
2109
6d266f63
PW
2110/**
2111 * _enable_preprogram - Pre-program an IP block during the _enable() process
2112 * @oh: struct omap_hwmod *
2113 *
2114 * Some IP blocks (such as AESS) require some additional programming
2115 * after enable before they can enter idle. If a function pointer to
2116 * do so is present in the hwmod data, then call it and pass along the
2117 * return value; otherwise, return 0.
2118 */
0f497039 2119static int _enable_preprogram(struct omap_hwmod *oh)
6d266f63
PW
2120{
2121 if (!oh->class->enable_preprogram)
2122 return 0;
2123
2124 return oh->class->enable_preprogram(oh);
2125}
2126
63c85238 2127/**
dc6d1cda 2128 * _enable - enable an omap_hwmod
63c85238
PW
2129 * @oh: struct omap_hwmod *
2130 *
2131 * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
dc6d1cda
PW
2132 * register target. Returns -EINVAL if the hwmod is in the wrong
2133 * state or passes along the return value of _wait_target_ready().
63c85238 2134 */
dc6d1cda 2135static int _enable(struct omap_hwmod *oh)
63c85238 2136{
747834ab 2137 int r;
665d0013 2138 int hwsup = 0;
63c85238 2139
34617e2a
BC
2140 pr_debug("omap_hwmod: %s: enabling\n", oh->name);
2141
aacf0941 2142 /*
64813c3f
PW
2143 * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
2144 * state at init. Now that someone is really trying to enable
2145 * them, just ensure that the hwmod mux is set.
aacf0941
RN
2146 */
2147 if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
2148 /*
2149 * If the caller has mux data populated, do the mux'ing
2150 * which wouldn't have been done as part of the _enable()
2151 * done during setup.
2152 */
2153 if (oh->mux)
2154 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
2155
2156 oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
2157 return 0;
2158 }
2159
63c85238
PW
2160 if (oh->_state != _HWMOD_STATE_INITIALIZED &&
2161 oh->_state != _HWMOD_STATE_IDLE &&
2162 oh->_state != _HWMOD_STATE_DISABLED) {
4f8a428d
RK
2163 WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
2164 oh->name);
63c85238
PW
2165 return -EINVAL;
2166 }
2167
31f62866 2168 /*
eb05f691 2169 * If an IP block contains HW reset lines and all of them are
747834ab
PW
2170 * asserted, we let integration code associated with that
2171 * block handle the enable. We've received very little
2172 * information on what those driver authors need, and until
2173 * detailed information is provided and the driver code is
2174 * posted to the public lists, this is probably the best we
2175 * can do.
31f62866 2176 */
eb05f691 2177 if (_are_all_hardreset_lines_asserted(oh))
747834ab 2178 return 0;
63c85238 2179
665d0013
RN
2180 /* Mux pins for device runtime if populated */
2181 if (oh->mux && (!oh->mux->enabled ||
2182 ((oh->_state == _HWMOD_STATE_IDLE) &&
5165882a 2183 oh->mux->pads_dynamic))) {
665d0013 2184 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
5165882a
VB
2185 _reconfigure_io_chain();
2186 }
665d0013
RN
2187
2188 _add_initiator_dep(oh, mpu_oh);
34617e2a 2189
665d0013
RN
2190 if (oh->clkdm) {
2191 /*
2192 * A clockdomain must be in SW_SUP before enabling
2193 * completely the module. The clockdomain can be set
2194 * in HW_AUTO only when the module become ready.
2195 */
b71c7217
PW
2196 hwsup = clkdm_in_hwsup(oh->clkdm) &&
2197 !clkdm_missing_idle_reporting(oh->clkdm);
665d0013
RN
2198 r = clkdm_hwmod_enable(oh->clkdm, oh);
2199 if (r) {
2200 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
2201 oh->name, oh->clkdm->name, r);
2202 return r;
2203 }
34617e2a 2204 }
665d0013
RN
2205
2206 _enable_clocks(oh);
9ebfd285
KH
2207 if (soc_ops.enable_module)
2208 soc_ops.enable_module(oh);
fa200222 2209 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2210 cpu_idle_poll_ctrl(true);
34617e2a 2211
e6d3a8b0
RN
2212 if (soc_ops.update_context_lost)
2213 soc_ops.update_context_lost(oh);
2214
8f6aa8ee
KH
2215 r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
2216 -EINVAL;
665d0013
RN
2217 if (!r) {
2218 /*
2219 * Set the clockdomain to HW_AUTO only if the target is ready,
2220 * assuming that the previous state was HW_AUTO
2221 */
2222 if (oh->clkdm && hwsup)
2223 clkdm_allow_idle(oh->clkdm);
2224
2225 oh->_state = _HWMOD_STATE_ENABLED;
2226
2227 /* Access the sysconfig only if the target is ready */
2228 if (oh->class->sysc) {
2229 if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
2230 _update_sysc_cache(oh);
2231 _enable_sysc(oh);
2232 }
6d266f63 2233 r = _enable_preprogram(oh);
665d0013 2234 } else {
2577a4a6
PW
2235 if (soc_ops.disable_module)
2236 soc_ops.disable_module(oh);
665d0013
RN
2237 _disable_clocks(oh);
2238 pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
2239 oh->name, r);
34617e2a 2240
665d0013
RN
2241 if (oh->clkdm)
2242 clkdm_hwmod_disable(oh->clkdm, oh);
9a23dfe1
BC
2243 }
2244
63c85238
PW
2245 return r;
2246}
2247
2248/**
dc6d1cda 2249 * _idle - idle an omap_hwmod
63c85238
PW
2250 * @oh: struct omap_hwmod *
2251 *
2252 * Idles an omap_hwmod @oh. This should be called once the hwmod has
dc6d1cda
PW
2253 * no further work. Returns -EINVAL if the hwmod is in the wrong
2254 * state or returns 0.
63c85238 2255 */
dc6d1cda 2256static int _idle(struct omap_hwmod *oh)
63c85238 2257{
34617e2a
BC
2258 pr_debug("omap_hwmod: %s: idling\n", oh->name);
2259
63c85238 2260 if (oh->_state != _HWMOD_STATE_ENABLED) {
4f8a428d
RK
2261 WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
2262 oh->name);
63c85238
PW
2263 return -EINVAL;
2264 }
2265
eb05f691 2266 if (_are_all_hardreset_lines_asserted(oh))
747834ab
PW
2267 return 0;
2268
43b40992 2269 if (oh->class->sysc)
74ff3a68 2270 _idle_sysc(oh);
63c85238 2271 _del_initiator_dep(oh, mpu_oh);
bfc141e3 2272
fa200222 2273 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2274 cpu_idle_poll_ctrl(false);
9ebfd285
KH
2275 if (soc_ops.disable_module)
2276 soc_ops.disable_module(oh);
bfc141e3 2277
45c38252
BC
2278 /*
2279 * The module must be in idle mode before disabling any parents
2280 * clocks. Otherwise, the parent clock might be disabled before
2281 * the module transition is done, and thus will prevent the
2282 * transition to complete properly.
2283 */
2284 _disable_clocks(oh);
665d0013
RN
2285 if (oh->clkdm)
2286 clkdm_hwmod_disable(oh->clkdm, oh);
63c85238 2287
8d9af88f 2288 /* Mux pins for device idle if populated */
5165882a 2289 if (oh->mux && oh->mux->pads_dynamic) {
8d9af88f 2290 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
5165882a
VB
2291 _reconfigure_io_chain();
2292 }
8d9af88f 2293
63c85238
PW
2294 oh->_state = _HWMOD_STATE_IDLE;
2295
2296 return 0;
2297}
2298
2299/**
2300 * _shutdown - shutdown an omap_hwmod
2301 * @oh: struct omap_hwmod *
2302 *
2303 * Shut down an omap_hwmod @oh. This should be called when the driver
2304 * used for the hwmod is removed or unloaded or if the driver is not
2305 * used by the system. Returns -EINVAL if the hwmod is in the wrong
2306 * state or returns 0.
2307 */
2308static int _shutdown(struct omap_hwmod *oh)
2309{
9c8b0ec7 2310 int ret, i;
e4dc8f50
PW
2311 u8 prev_state;
2312
63c85238
PW
2313 if (oh->_state != _HWMOD_STATE_IDLE &&
2314 oh->_state != _HWMOD_STATE_ENABLED) {
4f8a428d
RK
2315 WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
2316 oh->name);
63c85238
PW
2317 return -EINVAL;
2318 }
2319
eb05f691 2320 if (_are_all_hardreset_lines_asserted(oh))
747834ab
PW
2321 return 0;
2322
63c85238
PW
2323 pr_debug("omap_hwmod: %s: disabling\n", oh->name);
2324
e4dc8f50
PW
2325 if (oh->class->pre_shutdown) {
2326 prev_state = oh->_state;
2327 if (oh->_state == _HWMOD_STATE_IDLE)
dc6d1cda 2328 _enable(oh);
e4dc8f50
PW
2329 ret = oh->class->pre_shutdown(oh);
2330 if (ret) {
2331 if (prev_state == _HWMOD_STATE_IDLE)
dc6d1cda 2332 _idle(oh);
e4dc8f50
PW
2333 return ret;
2334 }
2335 }
2336
6481c73c
MV
2337 if (oh->class->sysc) {
2338 if (oh->_state == _HWMOD_STATE_IDLE)
2339 _enable(oh);
74ff3a68 2340 _shutdown_sysc(oh);
6481c73c 2341 }
5365efbe 2342
3827f949
BC
2343 /* clocks and deps are already disabled in idle */
2344 if (oh->_state == _HWMOD_STATE_ENABLED) {
2345 _del_initiator_dep(oh, mpu_oh);
2346 /* XXX what about the other system initiators here? dma, dsp */
fa200222 2347 if (oh->flags & HWMOD_BLOCK_WFI)
f7b861b7 2348 cpu_idle_poll_ctrl(false);
9ebfd285
KH
2349 if (soc_ops.disable_module)
2350 soc_ops.disable_module(oh);
45c38252 2351 _disable_clocks(oh);
665d0013
RN
2352 if (oh->clkdm)
2353 clkdm_hwmod_disable(oh->clkdm, oh);
3827f949 2354 }
63c85238
PW
2355 /* XXX Should this code also force-disable the optional clocks? */
2356
9c8b0ec7
PW
2357 for (i = 0; i < oh->rst_lines_cnt; i++)
2358 _assert_hardreset(oh, oh->rst_lines[i].name);
31f62866 2359
8d9af88f
TL
2360 /* Mux pins to safe mode or use populated off mode values */
2361 if (oh->mux)
2362 omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
63c85238
PW
2363
2364 oh->_state = _HWMOD_STATE_DISABLED;
2365
2366 return 0;
2367}
2368
5e863c56
TL
2369static int of_dev_find_hwmod(struct device_node *np,
2370 struct omap_hwmod *oh)
2371{
2372 int count, i, res;
2373 const char *p;
2374
2375 count = of_property_count_strings(np, "ti,hwmods");
2376 if (count < 1)
2377 return -ENODEV;
2378
2379 for (i = 0; i < count; i++) {
2380 res = of_property_read_string_index(np, "ti,hwmods",
2381 i, &p);
2382 if (res)
2383 continue;
2384 if (!strcmp(p, oh->name)) {
2385 pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
2386 np->name, i, oh->name);
2387 return i;
2388 }
2389 }
2390
2391 return -ENODEV;
2392}
2393
079abade
SS
2394/**
2395 * of_dev_hwmod_lookup - look up needed hwmod from dt blob
2396 * @np: struct device_node *
2397 * @oh: struct omap_hwmod *
5e863c56
TL
2398 * @index: index of the entry found
2399 * @found: struct device_node * found or NULL
079abade
SS
2400 *
2401 * Parse the dt blob and find out needed hwmod. Recursive function is
2402 * implemented to take care hierarchical dt blob parsing.
5e863c56 2403 * Return: Returns 0 on success, -ENODEV when not found.
079abade 2404 */
5e863c56
TL
2405static int of_dev_hwmod_lookup(struct device_node *np,
2406 struct omap_hwmod *oh,
2407 int *index,
2408 struct device_node **found)
079abade 2409{
5e863c56
TL
2410 struct device_node *np0 = NULL;
2411 int res;
2412
2413 res = of_dev_find_hwmod(np, oh);
2414 if (res >= 0) {
2415 *found = np;
2416 *index = res;
2417 return 0;
2418 }
079abade
SS
2419
2420 for_each_child_of_node(np, np0) {
5e863c56
TL
2421 struct device_node *fc;
2422 int i;
2423
2424 res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
2425 if (res == 0) {
2426 *found = fc;
2427 *index = i;
2428 return 0;
079abade
SS
2429 }
2430 }
5e863c56
TL
2431
2432 *found = NULL;
2433 *index = 0;
2434
2435 return -ENODEV;
079abade
SS
2436}
2437
381d033a
PW
2438/**
2439 * _init_mpu_rt_base - populate the virtual address for a hwmod
2440 * @oh: struct omap_hwmod * to locate the virtual address
f92d9597 2441 * @data: (unused, caller should pass NULL)
5e863c56 2442 * @index: index of the reg entry iospace in device tree
f92d9597 2443 * @np: struct device_node * of the IP block's device node in the DT data
381d033a
PW
2444 *
2445 * Cache the virtual address used by the MPU to access this IP block's
2446 * registers. This address is needed early so the OCP registers that
2447 * are part of the device's address space can be ioremapped properly.
6423d6df
SA
2448 *
2449 * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
2450 * -ENXIO on absent or invalid register target address space.
381d033a 2451 */
f92d9597 2452static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
5e863c56 2453 int index, struct device_node *np)
381d033a 2454{
c9aafd23 2455 struct omap_hwmod_addr_space *mem;
079abade 2456 void __iomem *va_start = NULL;
c9aafd23
PW
2457
2458 if (!oh)
6423d6df 2459 return -EINVAL;
c9aafd23 2460
2221b5cd
PW
2461 _save_mpu_port_index(oh);
2462
381d033a 2463 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
6423d6df 2464 return -ENXIO;
381d033a 2465
c9aafd23
PW
2466 mem = _find_mpu_rt_addr_space(oh);
2467 if (!mem) {
2468 pr_debug("omap_hwmod: %s: no MPU register target found\n",
2469 oh->name);
079abade
SS
2470
2471 /* Extract the IO space from device tree blob */
f92d9597 2472 if (!np)
6423d6df 2473 return -ENXIO;
079abade 2474
5e863c56 2475 va_start = of_iomap(np, index + oh->mpu_rt_idx);
079abade
SS
2476 } else {
2477 va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
c9aafd23
PW
2478 }
2479
c9aafd23 2480 if (!va_start) {
5e863c56
TL
2481 if (mem)
2482 pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
2483 else
2484 pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
2485 oh->name, index, np->full_name);
6423d6df 2486 return -ENXIO;
c9aafd23
PW
2487 }
2488
2489 pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
2490 oh->name, va_start);
2491
2492 oh->_mpu_rt_va = va_start;
6423d6df 2493 return 0;
381d033a
PW
2494}
2495
2496/**
2497 * _init - initialize internal data for the hwmod @oh
2498 * @oh: struct omap_hwmod *
2499 * @n: (unused)
2500 *
2501 * Look up the clocks and the address space used by the MPU to access
2502 * registers belonging to the hwmod @oh. @oh must already be
2503 * registered at this point. This is the first of two phases for
2504 * hwmod initialization. Code called here does not touch any hardware
2505 * registers, it simply prepares internal data structures. Returns 0
6423d6df
SA
2506 * upon success or if the hwmod isn't registered or if the hwmod's
2507 * address space is not defined, or -EINVAL upon failure.
381d033a
PW
2508 */
2509static int __init _init(struct omap_hwmod *oh, void *data)
2510{
5e863c56 2511 int r, index;
f92d9597 2512 struct device_node *np = NULL;
381d033a
PW
2513
2514 if (oh->_state != _HWMOD_STATE_REGISTERED)
2515 return 0;
2516
5e863c56
TL
2517 if (of_have_populated_dt()) {
2518 struct device_node *bus;
2519
2520 bus = of_find_node_by_name(NULL, "ocp");
2521 if (!bus)
2522 return -ENODEV;
2523
2524 r = of_dev_hwmod_lookup(bus, oh, &index, &np);
2525 if (r)
2526 pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
2527 else if (np && index)
2528 pr_warn("omap_hwmod: %s using broken dt data from %s\n",
2529 oh->name, np->name);
2530 }
f92d9597 2531
6423d6df 2532 if (oh->class->sysc) {
5e863c56 2533 r = _init_mpu_rt_base(oh, NULL, index, np);
6423d6df
SA
2534 if (r < 0) {
2535 WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
2536 oh->name);
2537 return 0;
2538 }
2539 }
381d033a
PW
2540
2541 r = _init_clocks(oh, NULL);
c48cd659 2542 if (r < 0) {
381d033a
PW
2543 WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
2544 return -EINVAL;
2545 }
2546
f92d9597
RN
2547 if (np)
2548 if (of_find_property(np, "ti,no-reset-on-init", NULL))
2549 oh->flags |= HWMOD_INIT_NO_RESET;
2550 if (of_find_property(np, "ti,no-idle-on-init", NULL))
2551 oh->flags |= HWMOD_INIT_NO_IDLE;
2552
381d033a
PW
2553 oh->_state = _HWMOD_STATE_INITIALIZED;
2554
2555 return 0;
2556}
2557
63c85238 2558/**
64813c3f 2559 * _setup_iclk_autoidle - configure an IP block's interface clocks
63c85238
PW
2560 * @oh: struct omap_hwmod *
2561 *
64813c3f
PW
2562 * Set up the module's interface clocks. XXX This function is still mostly
2563 * a stub; implementing this properly requires iclk autoidle usecounting in
2564 * the clock code. No return value.
63c85238 2565 */
64813c3f 2566static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
63c85238 2567{
5d95dde7 2568 struct omap_hwmod_ocp_if *os;
11cd4b94 2569 struct list_head *p;
5d95dde7 2570 int i = 0;
381d033a 2571 if (oh->_state != _HWMOD_STATE_INITIALIZED)
64813c3f 2572 return;
48d54f3f 2573
11cd4b94 2574 p = oh->slave_ports.next;
63c85238 2575
5d95dde7 2576 while (i < oh->slaves_cnt) {
11cd4b94 2577 os = _fetch_next_ocp_if(&p, &i);
5d95dde7 2578 if (!os->_clk)
64813c3f 2579 continue;
63c85238 2580
64813c3f
PW
2581 if (os->flags & OCPIF_SWSUP_IDLE) {
2582 /* XXX omap_iclk_deny_idle(c); */
2583 } else {
2584 /* XXX omap_iclk_allow_idle(c); */
5d95dde7 2585 clk_enable(os->_clk);
63c85238
PW
2586 }
2587 }
2588
64813c3f
PW
2589 return;
2590}
2591
2592/**
2593 * _setup_reset - reset an IP block during the setup process
2594 * @oh: struct omap_hwmod *
2595 *
2596 * Reset the IP block corresponding to the hwmod @oh during the setup
2597 * process. The IP block is first enabled so it can be successfully
2598 * reset. Returns 0 upon success or a negative error code upon
2599 * failure.
2600 */
2601static int __init _setup_reset(struct omap_hwmod *oh)
2602{
2603 int r;
2604
2605 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2606 return -EINVAL;
63c85238 2607
5fb3d522
PW
2608 if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
2609 return -EPERM;
2610
747834ab
PW
2611 if (oh->rst_lines_cnt == 0) {
2612 r = _enable(oh);
2613 if (r) {
2614 pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
2615 oh->name, oh->_state);
2616 return -EINVAL;
2617 }
9a23dfe1 2618 }
63c85238 2619
2800852a 2620 if (!(oh->flags & HWMOD_INIT_NO_RESET))
64813c3f
PW
2621 r = _reset(oh);
2622
2623 return r;
2624}
2625
2626/**
2627 * _setup_postsetup - transition to the appropriate state after _setup
2628 * @oh: struct omap_hwmod *
2629 *
2630 * Place an IP block represented by @oh into a "post-setup" state --
2631 * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
2632 * this function is called at the end of _setup().) The postsetup
2633 * state for an IP block can be changed by calling
2634 * omap_hwmod_enter_postsetup_state() early in the boot process,
2635 * before one of the omap_hwmod_setup*() functions are called for the
2636 * IP block.
2637 *
2638 * The IP block stays in this state until a PM runtime-based driver is
2639 * loaded for that IP block. A post-setup state of IDLE is
2640 * appropriate for almost all IP blocks with runtime PM-enabled
2641 * drivers, since those drivers are able to enable the IP block. A
2642 * post-setup state of ENABLED is appropriate for kernels with PM
2643 * runtime disabled. The DISABLED state is appropriate for unusual IP
2644 * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
2645 * included, since the WDTIMER starts running on reset and will reset
2646 * the MPU if left active.
2647 *
2648 * This post-setup mechanism is deprecated. Once all of the OMAP
2649 * drivers have been converted to use PM runtime, and all of the IP
2650 * block data and interconnect data is available to the hwmod code, it
2651 * should be possible to replace this mechanism with a "lazy reset"
2652 * arrangement. In a "lazy reset" setup, each IP block is enabled
2653 * when the driver first probes, then all remaining IP blocks without
2654 * drivers are either shut down or enabled after the drivers have
2655 * loaded. However, this cannot take place until the above
2656 * preconditions have been met, since otherwise the late reset code
2657 * has no way of knowing which IP blocks are in use by drivers, and
2658 * which ones are unused.
2659 *
2660 * No return value.
2661 */
2662static void __init _setup_postsetup(struct omap_hwmod *oh)
2663{
2664 u8 postsetup_state;
2665
2666 if (oh->rst_lines_cnt > 0)
2667 return;
76e5589e 2668
2092e5cc
PW
2669 postsetup_state = oh->_postsetup_state;
2670 if (postsetup_state == _HWMOD_STATE_UNKNOWN)
2671 postsetup_state = _HWMOD_STATE_ENABLED;
2672
2673 /*
2674 * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
2675 * it should be set by the core code as a runtime flag during startup
2676 */
2677 if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
aacf0941
RN
2678 (postsetup_state == _HWMOD_STATE_IDLE)) {
2679 oh->_int_flags |= _HWMOD_SKIP_ENABLE;
2092e5cc 2680 postsetup_state = _HWMOD_STATE_ENABLED;
aacf0941 2681 }
2092e5cc
PW
2682
2683 if (postsetup_state == _HWMOD_STATE_IDLE)
dc6d1cda 2684 _idle(oh);
2092e5cc
PW
2685 else if (postsetup_state == _HWMOD_STATE_DISABLED)
2686 _shutdown(oh);
2687 else if (postsetup_state != _HWMOD_STATE_ENABLED)
2688 WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
2689 oh->name, postsetup_state);
63c85238 2690
64813c3f
PW
2691 return;
2692}
2693
2694/**
2695 * _setup - prepare IP block hardware for use
2696 * @oh: struct omap_hwmod *
2697 * @n: (unused, pass NULL)
2698 *
2699 * Configure the IP block represented by @oh. This may include
2700 * enabling the IP block, resetting it, and placing it into a
2701 * post-setup state, depending on the type of IP block and applicable
2702 * flags. IP blocks are reset to prevent any previous configuration
2703 * by the bootloader or previous operating system from interfering
2704 * with power management or other parts of the system. The reset can
2705 * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
2706 * two phases for hwmod initialization. Code called here generally
2707 * affects the IP block hardware, or system integration hardware
2708 * associated with the IP block. Returns 0.
2709 */
2710static int __init _setup(struct omap_hwmod *oh, void *data)
2711{
2712 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2713 return 0;
2714
2715 _setup_iclk_autoidle(oh);
2716
2717 if (!_setup_reset(oh))
2718 _setup_postsetup(oh);
2719
63c85238
PW
2720 return 0;
2721}
2722
63c85238 2723/**
0102b627 2724 * _register - register a struct omap_hwmod
63c85238
PW
2725 * @oh: struct omap_hwmod *
2726 *
43b40992
PW
2727 * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
2728 * already has been registered by the same name; -EINVAL if the
2729 * omap_hwmod is in the wrong state, if @oh is NULL, if the
2730 * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
2731 * name, or if the omap_hwmod's class is missing a name; or 0 upon
2732 * success.
63c85238
PW
2733 *
2734 * XXX The data should be copied into bootmem, so the original data
2735 * should be marked __initdata and freed after init. This would allow
2736 * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
2737 * that the copy process would be relatively complex due to the large number
2738 * of substructures.
2739 */
01592df9 2740static int __init _register(struct omap_hwmod *oh)
63c85238 2741{
43b40992
PW
2742 if (!oh || !oh->name || !oh->class || !oh->class->name ||
2743 (oh->_state != _HWMOD_STATE_UNKNOWN))
63c85238
PW
2744 return -EINVAL;
2745
63c85238
PW
2746 pr_debug("omap_hwmod: %s: registering\n", oh->name);
2747
ce35b244
BC
2748 if (_lookup(oh->name))
2749 return -EEXIST;
63c85238 2750
63c85238
PW
2751 list_add_tail(&oh->node, &omap_hwmod_list);
2752
2221b5cd
PW
2753 INIT_LIST_HEAD(&oh->master_ports);
2754 INIT_LIST_HEAD(&oh->slave_ports);
dc6d1cda 2755 spin_lock_init(&oh->_lock);
2092e5cc 2756
63c85238
PW
2757 oh->_state = _HWMOD_STATE_REGISTERED;
2758
569edd70
PW
2759 /*
2760 * XXX Rather than doing a strcmp(), this should test a flag
2761 * set in the hwmod data, inserted by the autogenerator code.
2762 */
2763 if (!strcmp(oh->name, MPU_INITIATOR_NAME))
2764 mpu_oh = oh;
63c85238 2765
569edd70 2766 return 0;
63c85238
PW
2767}
2768
2221b5cd
PW
2769/**
2770 * _alloc_links - return allocated memory for hwmod links
2771 * @ml: pointer to a struct omap_hwmod_link * for the master link
2772 * @sl: pointer to a struct omap_hwmod_link * for the slave link
2773 *
2774 * Return pointers to two struct omap_hwmod_link records, via the
2775 * addresses pointed to by @ml and @sl. Will first attempt to return
2776 * memory allocated as part of a large initial block, but if that has
2777 * been exhausted, will allocate memory itself. Since ideally this
2778 * second allocation path will never occur, the number of these
2779 * 'supplemental' allocations will be logged when debugging is
2780 * enabled. Returns 0.
2781 */
2782static int __init _alloc_links(struct omap_hwmod_link **ml,
2783 struct omap_hwmod_link **sl)
2784{
2785 unsigned int sz;
2786
2787 if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
2788 *ml = &linkspace[free_ls++];
2789 *sl = &linkspace[free_ls++];
2790 return 0;
2791 }
2792
2793 sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
2794
2795 *sl = NULL;
2796 *ml = alloc_bootmem(sz);
2797
2798 memset(*ml, 0, sz);
2799
2800 *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
2801
2802 ls_supp++;
2803 pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
2804 ls_supp * LINKS_PER_OCP_IF);
2805
2806 return 0;
2807};
2808
2809/**
2810 * _add_link - add an interconnect between two IP blocks
2811 * @oi: pointer to a struct omap_hwmod_ocp_if record
2812 *
2813 * Add struct omap_hwmod_link records connecting the master IP block
2814 * specified in @oi->master to @oi, and connecting the slave IP block
2815 * specified in @oi->slave to @oi. This code is assumed to run before
2816 * preemption or SMP has been enabled, thus avoiding the need for
2817 * locking in this code. Changes to this assumption will require
2818 * additional locking. Returns 0.
2819 */
2820static int __init _add_link(struct omap_hwmod_ocp_if *oi)
2821{
2822 struct omap_hwmod_link *ml, *sl;
2823
2824 pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
2825 oi->slave->name);
2826
2827 _alloc_links(&ml, &sl);
2828
2829 ml->ocp_if = oi;
2830 INIT_LIST_HEAD(&ml->node);
2831 list_add(&ml->node, &oi->master->master_ports);
2832 oi->master->masters_cnt++;
2833
2834 sl->ocp_if = oi;
2835 INIT_LIST_HEAD(&sl->node);
2836 list_add(&sl->node, &oi->slave->slave_ports);
2837 oi->slave->slaves_cnt++;
2838
2839 return 0;
2840}
2841
2842/**
2843 * _register_link - register a struct omap_hwmod_ocp_if
2844 * @oi: struct omap_hwmod_ocp_if *
2845 *
2846 * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
2847 * has already been registered; -EINVAL if @oi is NULL or if the
2848 * record pointed to by @oi is missing required fields; or 0 upon
2849 * success.
2850 *
2851 * XXX The data should be copied into bootmem, so the original data
2852 * should be marked __initdata and freed after init. This would allow
2853 * unneeded omap_hwmods to be freed on multi-OMAP configurations.
2854 */
2855static int __init _register_link(struct omap_hwmod_ocp_if *oi)
2856{
2857 if (!oi || !oi->master || !oi->slave || !oi->user)
2858 return -EINVAL;
2859
2860 if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
2861 return -EEXIST;
2862
2863 pr_debug("omap_hwmod: registering link from %s to %s\n",
2864 oi->master->name, oi->slave->name);
2865
2866 /*
2867 * Register the connected hwmods, if they haven't been
2868 * registered already
2869 */
2870 if (oi->master->_state != _HWMOD_STATE_REGISTERED)
2871 _register(oi->master);
2872
2873 if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
2874 _register(oi->slave);
2875
2876 _add_link(oi);
2877
2878 oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
2879
2880 return 0;
2881}
2882
2883/**
2884 * _alloc_linkspace - allocate large block of hwmod links
2885 * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
2886 *
2887 * Allocate a large block of struct omap_hwmod_link records. This
2888 * improves boot time significantly by avoiding the need to allocate
2889 * individual records one by one. If the number of records to
2890 * allocate in the block hasn't been manually specified, this function
2891 * will count the number of struct omap_hwmod_ocp_if records in @ois
2892 * and use that to determine the allocation size. For SoC families
2893 * that require multiple list registrations, such as OMAP3xxx, this
2894 * estimation process isn't optimal, so manual estimation is advised
2895 * in those cases. Returns -EEXIST if the allocation has already occurred
2896 * or 0 upon success.
2897 */
2898static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
2899{
2900 unsigned int i = 0;
2901 unsigned int sz;
2902
2903 if (linkspace) {
2904 WARN(1, "linkspace already allocated\n");
2905 return -EEXIST;
2906 }
2907
2908 if (max_ls == 0)
2909 while (ois[i++])
2910 max_ls += LINKS_PER_OCP_IF;
2911
2912 sz = sizeof(struct omap_hwmod_link) * max_ls;
2913
2914 pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
2915 __func__, sz, max_ls);
2916
2917 linkspace = alloc_bootmem(sz);
2918
2919 memset(linkspace, 0, sz);
2920
2921 return 0;
2922}
0102b627 2923
8f6aa8ee
KH
2924/* Static functions intended only for use in soc_ops field function pointers */
2925
2926/**
ff4ae5d9 2927 * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
8f6aa8ee
KH
2928 * @oh: struct omap_hwmod *
2929 *
2930 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2931 * does not have an IDLEST bit or if the module successfully leaves
2932 * slave idle; otherwise, pass along the return value of the
2933 * appropriate *_cm*_wait_module_ready() function.
2934 */
ff4ae5d9 2935static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
8f6aa8ee
KH
2936{
2937 if (!oh)
2938 return -EINVAL;
2939
2940 if (oh->flags & HWMOD_NO_IDLEST)
2941 return 0;
2942
2943 if (!_find_mpu_rt_port(oh))
2944 return 0;
2945
2946 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2947
ff4ae5d9
PW
2948 return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2949 oh->prcm.omap2.idlest_reg_id,
2950 oh->prcm.omap2.idlest_idle_bit);
2951}
2952
2953/**
2954 * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
2955 * @oh: struct omap_hwmod *
2956 *
2957 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2958 * does not have an IDLEST bit or if the module successfully leaves
2959 * slave idle; otherwise, pass along the return value of the
2960 * appropriate *_cm*_wait_module_ready() function.
2961 */
2962static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
2963{
2964 if (!oh)
2965 return -EINVAL;
2966
2967 if (oh->flags & HWMOD_NO_IDLEST)
2968 return 0;
2969
2970 if (!_find_mpu_rt_port(oh))
2971 return 0;
2972
2973 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2974
2975 return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2976 oh->prcm.omap2.idlest_reg_id,
2977 oh->prcm.omap2.idlest_idle_bit);
8f6aa8ee
KH
2978}
2979
2980/**
2981 * _omap4_wait_target_ready - wait for a module to leave slave idle
2982 * @oh: struct omap_hwmod *
2983 *
2984 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2985 * does not have an IDLEST bit or if the module successfully leaves
2986 * slave idle; otherwise, pass along the return value of the
2987 * appropriate *_cm*_wait_module_ready() function.
2988 */
2989static int _omap4_wait_target_ready(struct omap_hwmod *oh)
2990{
2b026d13 2991 if (!oh)
8f6aa8ee
KH
2992 return -EINVAL;
2993
2b026d13 2994 if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
8f6aa8ee
KH
2995 return 0;
2996
2997 if (!_find_mpu_rt_port(oh))
2998 return 0;
2999
3000 /* XXX check module SIDLEMODE, hardreset status */
3001
3002 return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
3003 oh->clkdm->cm_inst,
3004 oh->clkdm->clkdm_offs,
3005 oh->prcm.omap4.clkctrl_offs);
3006}
3007
1688bf19
VH
3008/**
3009 * _am33xx_wait_target_ready - wait for a module to leave slave idle
3010 * @oh: struct omap_hwmod *
3011 *
3012 * Wait for a module @oh to leave slave idle. Returns 0 if the module
3013 * does not have an IDLEST bit or if the module successfully leaves
3014 * slave idle; otherwise, pass along the return value of the
3015 * appropriate *_cm*_wait_module_ready() function.
3016 */
3017static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
3018{
3019 if (!oh || !oh->clkdm)
3020 return -EINVAL;
3021
3022 if (oh->flags & HWMOD_NO_IDLEST)
3023 return 0;
3024
3025 if (!_find_mpu_rt_port(oh))
3026 return 0;
3027
3028 /* XXX check module SIDLEMODE, hardreset status */
3029
3030 return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
3031 oh->clkdm->clkdm_offs,
3032 oh->prcm.omap4.clkctrl_offs);
3033}
3034
b8249cf2
KH
3035/**
3036 * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
3037 * @oh: struct omap_hwmod * to assert hardreset
3038 * @ohri: hardreset line data
3039 *
3040 * Call omap2_prm_assert_hardreset() with parameters extracted from
3041 * the hwmod @oh and the hardreset line data @ohri. Only intended for
3042 * use as an soc_ops function pointer. Passes along the return value
3043 * from omap2_prm_assert_hardreset(). XXX This function is scheduled
3044 * for removal when the PRM code is moved into drivers/.
3045 */
3046static int _omap2_assert_hardreset(struct omap_hwmod *oh,
3047 struct omap_hwmod_rst_info *ohri)
3048{
3049 return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
3050 ohri->rst_shift);
3051}
3052
3053/**
3054 * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
3055 * @oh: struct omap_hwmod * to deassert hardreset
3056 * @ohri: hardreset line data
3057 *
3058 * Call omap2_prm_deassert_hardreset() with parameters extracted from
3059 * the hwmod @oh and the hardreset line data @ohri. Only intended for
3060 * use as an soc_ops function pointer. Passes along the return value
3061 * from omap2_prm_deassert_hardreset(). XXX This function is
3062 * scheduled for removal when the PRM code is moved into drivers/.
3063 */
3064static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
3065 struct omap_hwmod_rst_info *ohri)
3066{
3067 return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
3068 ohri->rst_shift,
3069 ohri->st_shift);
3070}
3071
3072/**
3073 * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
3074 * @oh: struct omap_hwmod * to test hardreset
3075 * @ohri: hardreset line data
3076 *
3077 * Call omap2_prm_is_hardreset_asserted() with parameters extracted
3078 * from the hwmod @oh and the hardreset line data @ohri. Only
3079 * intended for use as an soc_ops function pointer. Passes along the
3080 * return value from omap2_prm_is_hardreset_asserted(). XXX This
3081 * function is scheduled for removal when the PRM code is moved into
3082 * drivers/.
3083 */
3084static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
3085 struct omap_hwmod_rst_info *ohri)
3086{
3087 return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
3088 ohri->st_shift);
3089}
3090
3091/**
3092 * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
3093 * @oh: struct omap_hwmod * to assert hardreset
3094 * @ohri: hardreset line data
3095 *
3096 * Call omap4_prminst_assert_hardreset() with parameters extracted
3097 * from the hwmod @oh and the hardreset line data @ohri. Only
3098 * intended for use as an soc_ops function pointer. Passes along the
3099 * return value from omap4_prminst_assert_hardreset(). XXX This
3100 * function is scheduled for removal when the PRM code is moved into
3101 * drivers/.
3102 */
3103static int _omap4_assert_hardreset(struct omap_hwmod *oh,
3104 struct omap_hwmod_rst_info *ohri)
b8249cf2 3105{
07b3a139
PW
3106 if (!oh->clkdm)
3107 return -EINVAL;
3108
b8249cf2
KH
3109 return omap4_prminst_assert_hardreset(ohri->rst_shift,
3110 oh->clkdm->pwrdm.ptr->prcm_partition,
3111 oh->clkdm->pwrdm.ptr->prcm_offs,
3112 oh->prcm.omap4.rstctrl_offs);
3113}
3114
3115/**
3116 * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
3117 * @oh: struct omap_hwmod * to deassert hardreset
3118 * @ohri: hardreset line data
3119 *
3120 * Call omap4_prminst_deassert_hardreset() with parameters extracted
3121 * from the hwmod @oh and the hardreset line data @ohri. Only
3122 * intended for use as an soc_ops function pointer. Passes along the
3123 * return value from omap4_prminst_deassert_hardreset(). XXX This
3124 * function is scheduled for removal when the PRM code is moved into
3125 * drivers/.
3126 */
3127static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
3128 struct omap_hwmod_rst_info *ohri)
3129{
07b3a139
PW
3130 if (!oh->clkdm)
3131 return -EINVAL;
3132
b8249cf2
KH
3133 if (ohri->st_shift)
3134 pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
3135 oh->name, ohri->name);
3136 return omap4_prminst_deassert_hardreset(ohri->rst_shift,
3137 oh->clkdm->pwrdm.ptr->prcm_partition,
3138 oh->clkdm->pwrdm.ptr->prcm_offs,
3139 oh->prcm.omap4.rstctrl_offs);
3140}
3141
3142/**
3143 * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
3144 * @oh: struct omap_hwmod * to test hardreset
3145 * @ohri: hardreset line data
3146 *
3147 * Call omap4_prminst_is_hardreset_asserted() with parameters
3148 * extracted from the hwmod @oh and the hardreset line data @ohri.
3149 * Only intended for use as an soc_ops function pointer. Passes along
3150 * the return value from omap4_prminst_is_hardreset_asserted(). XXX
3151 * This function is scheduled for removal when the PRM code is moved
3152 * into drivers/.
3153 */
3154static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
3155 struct omap_hwmod_rst_info *ohri)
3156{
07b3a139
PW
3157 if (!oh->clkdm)
3158 return -EINVAL;
3159
b8249cf2
KH
3160 return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
3161 oh->clkdm->pwrdm.ptr->prcm_partition,
3162 oh->clkdm->pwrdm.ptr->prcm_offs,
3163 oh->prcm.omap4.rstctrl_offs);
3164}
3165
1688bf19
VH
3166/**
3167 * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3168 * @oh: struct omap_hwmod * to assert hardreset
3169 * @ohri: hardreset line data
3170 *
3171 * Call am33xx_prminst_assert_hardreset() with parameters extracted
3172 * from the hwmod @oh and the hardreset line data @ohri. Only
3173 * intended for use as an soc_ops function pointer. Passes along the
3174 * return value from am33xx_prminst_assert_hardreset(). XXX This
3175 * function is scheduled for removal when the PRM code is moved into
3176 * drivers/.
3177 */
3178static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
3179 struct omap_hwmod_rst_info *ohri)
3180
3181{
3182 return am33xx_prm_assert_hardreset(ohri->rst_shift,
3183 oh->clkdm->pwrdm.ptr->prcm_offs,
3184 oh->prcm.omap4.rstctrl_offs);
3185}
3186
3187/**
3188 * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3189 * @oh: struct omap_hwmod * to deassert hardreset
3190 * @ohri: hardreset line data
3191 *
3192 * Call am33xx_prminst_deassert_hardreset() with parameters extracted
3193 * from the hwmod @oh and the hardreset line data @ohri. Only
3194 * intended for use as an soc_ops function pointer. Passes along the
3195 * return value from am33xx_prminst_deassert_hardreset(). XXX This
3196 * function is scheduled for removal when the PRM code is moved into
3197 * drivers/.
3198 */
3199static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
3200 struct omap_hwmod_rst_info *ohri)
3201{
1688bf19 3202 return am33xx_prm_deassert_hardreset(ohri->rst_shift,
3c06f1b8 3203 ohri->st_shift,
1688bf19
VH
3204 oh->clkdm->pwrdm.ptr->prcm_offs,
3205 oh->prcm.omap4.rstctrl_offs,
3206 oh->prcm.omap4.rstst_offs);
3207}
3208
3209/**
3210 * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
3211 * @oh: struct omap_hwmod * to test hardreset
3212 * @ohri: hardreset line data
3213 *
3214 * Call am33xx_prminst_is_hardreset_asserted() with parameters
3215 * extracted from the hwmod @oh and the hardreset line data @ohri.
3216 * Only intended for use as an soc_ops function pointer. Passes along
3217 * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
3218 * This function is scheduled for removal when the PRM code is moved
3219 * into drivers/.
3220 */
3221static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
3222 struct omap_hwmod_rst_info *ohri)
3223{
3224 return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
3225 oh->clkdm->pwrdm.ptr->prcm_offs,
3226 oh->prcm.omap4.rstctrl_offs);
3227}
3228
0102b627
BC
3229/* Public functions */
3230
3231u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
3232{
3233 if (oh->flags & HWMOD_16BIT_REG)
3234 return __raw_readw(oh->_mpu_rt_va + reg_offs);
3235 else
3236 return __raw_readl(oh->_mpu_rt_va + reg_offs);
3237}
3238
3239void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
3240{
3241 if (oh->flags & HWMOD_16BIT_REG)
3242 __raw_writew(v, oh->_mpu_rt_va + reg_offs);
3243 else
3244 __raw_writel(v, oh->_mpu_rt_va + reg_offs);
3245}
3246
6d3c55fd
A
3247/**
3248 * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
3249 * @oh: struct omap_hwmod *
3250 *
3251 * This is a public function exposed to drivers. Some drivers may need to do
3252 * some settings before and after resetting the device. Those drivers after
3253 * doing the necessary settings could use this function to start a reset by
3254 * setting the SYSCONFIG.SOFTRESET bit.
3255 */
3256int omap_hwmod_softreset(struct omap_hwmod *oh)
3257{
3c55c1ba
PW
3258 u32 v;
3259 int ret;
3260
3261 if (!oh || !(oh->_sysc_cache))
6d3c55fd
A
3262 return -EINVAL;
3263
3c55c1ba
PW
3264 v = oh->_sysc_cache;
3265 ret = _set_softreset(oh, &v);
3266 if (ret)
3267 goto error;
3268 _write_sysconfig(v, oh);
3269
313a76ee
RQ
3270 ret = _clear_softreset(oh, &v);
3271 if (ret)
3272 goto error;
3273 _write_sysconfig(v, oh);
3274
3c55c1ba
PW
3275error:
3276 return ret;
6d3c55fd
A
3277}
3278
63c85238
PW
3279/**
3280 * omap_hwmod_lookup - look up a registered omap_hwmod by name
3281 * @name: name of the omap_hwmod to look up
3282 *
3283 * Given a @name of an omap_hwmod, return a pointer to the registered
3284 * struct omap_hwmod *, or NULL upon error.
3285 */
3286struct omap_hwmod *omap_hwmod_lookup(const char *name)
3287{
3288 struct omap_hwmod *oh;
3289
3290 if (!name)
3291 return NULL;
3292
63c85238 3293 oh = _lookup(name);
63c85238
PW
3294
3295 return oh;
3296}
3297
3298/**
3299 * omap_hwmod_for_each - call function for each registered omap_hwmod
3300 * @fn: pointer to a callback function
97d60162 3301 * @data: void * data to pass to callback function
63c85238
PW
3302 *
3303 * Call @fn for each registered omap_hwmod, passing @data to each
3304 * function. @fn must return 0 for success or any other value for
3305 * failure. If @fn returns non-zero, the iteration across omap_hwmods
3306 * will stop and the non-zero return value will be passed to the
3307 * caller of omap_hwmod_for_each(). @fn is called with
3308 * omap_hwmod_for_each() held.
3309 */
97d60162
PW
3310int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
3311 void *data)
63c85238
PW
3312{
3313 struct omap_hwmod *temp_oh;
30ebad9d 3314 int ret = 0;
63c85238
PW
3315
3316 if (!fn)
3317 return -EINVAL;
3318
63c85238 3319 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
97d60162 3320 ret = (*fn)(temp_oh, data);
63c85238
PW
3321 if (ret)
3322 break;
3323 }
63c85238
PW
3324
3325 return ret;
3326}
3327
2221b5cd
PW
3328/**
3329 * omap_hwmod_register_links - register an array of hwmod links
3330 * @ois: pointer to an array of omap_hwmod_ocp_if to register
3331 *
3332 * Intended to be called early in boot before the clock framework is
3333 * initialized. If @ois is not null, will register all omap_hwmods
9ebfd285
KH
3334 * listed in @ois that are valid for this chip. Returns -EINVAL if
3335 * omap_hwmod_init() hasn't been called before calling this function,
3336 * -ENOMEM if the link memory area can't be allocated, or 0 upon
3337 * success.
2221b5cd
PW
3338 */
3339int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
3340{
3341 int r, i;
3342
9ebfd285
KH
3343 if (!inited)
3344 return -EINVAL;
3345
2221b5cd
PW
3346 if (!ois)
3347 return 0;
3348
2221b5cd
PW
3349 if (!linkspace) {
3350 if (_alloc_linkspace(ois)) {
3351 pr_err("omap_hwmod: could not allocate link space\n");
3352 return -ENOMEM;
3353 }
3354 }
3355
3356 i = 0;
3357 do {
3358 r = _register_link(ois[i]);
3359 WARN(r && r != -EEXIST,
3360 "omap_hwmod: _register_link(%s -> %s) returned %d\n",
3361 ois[i]->master->name, ois[i]->slave->name, r);
3362 } while (ois[++i]);
3363
3364 return 0;
3365}
3366
381d033a
PW
3367/**
3368 * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
3369 * @oh: pointer to the hwmod currently being set up (usually not the MPU)
3370 *
3371 * If the hwmod data corresponding to the MPU subsystem IP block
3372 * hasn't been initialized and set up yet, do so now. This must be
3373 * done first since sleep dependencies may be added from other hwmods
3374 * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
3375 * return value.
63c85238 3376 */
381d033a 3377static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
e7c7d760 3378{
381d033a
PW
3379 if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
3380 pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
3381 __func__, MPU_INITIATOR_NAME);
3382 else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
3383 omap_hwmod_setup_one(MPU_INITIATOR_NAME);
e7c7d760
TL
3384}
3385
63c85238 3386/**
a2debdbd
PW
3387 * omap_hwmod_setup_one - set up a single hwmod
3388 * @oh_name: const char * name of the already-registered hwmod to set up
3389 *
381d033a
PW
3390 * Initialize and set up a single hwmod. Intended to be used for a
3391 * small number of early devices, such as the timer IP blocks used for
3392 * the scheduler clock. Must be called after omap2_clk_init().
3393 * Resolves the struct clk names to struct clk pointers for each
3394 * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
3395 * -EINVAL upon error or 0 upon success.
a2debdbd
PW
3396 */
3397int __init omap_hwmod_setup_one(const char *oh_name)
63c85238
PW
3398{
3399 struct omap_hwmod *oh;
63c85238 3400
a2debdbd
PW
3401 pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
3402
a2debdbd
PW
3403 oh = _lookup(oh_name);
3404 if (!oh) {
3405 WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
3406 return -EINVAL;
3407 }
63c85238 3408
381d033a 3409 _ensure_mpu_hwmod_is_setup(oh);
63c85238 3410
381d033a 3411 _init(oh, NULL);
a2debdbd
PW
3412 _setup(oh, NULL);
3413
63c85238
PW
3414 return 0;
3415}
3416
3417/**
381d033a 3418 * omap_hwmod_setup_all - set up all registered IP blocks
63c85238 3419 *
381d033a
PW
3420 * Initialize and set up all IP blocks registered with the hwmod code.
3421 * Must be called after omap2_clk_init(). Resolves the struct clk
3422 * names to struct clk pointers for each registered omap_hwmod. Also
3423 * calls _setup() on each hwmod. Returns 0 upon success.
63c85238 3424 */
550c8092 3425static int __init omap_hwmod_setup_all(void)
63c85238 3426{
381d033a 3427 _ensure_mpu_hwmod_is_setup(NULL);
63c85238 3428
381d033a 3429 omap_hwmod_for_each(_init, NULL);
2092e5cc 3430 omap_hwmod_for_each(_setup, NULL);
63c85238
PW
3431
3432 return 0;
3433}
b76c8b19 3434omap_core_initcall(omap_hwmod_setup_all);
63c85238 3435
63c85238
PW
3436/**
3437 * omap_hwmod_enable - enable an omap_hwmod
3438 * @oh: struct omap_hwmod *
3439 *
74ff3a68 3440 * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
63c85238
PW
3441 * Returns -EINVAL on error or passes along the return value from _enable().
3442 */
3443int omap_hwmod_enable(struct omap_hwmod *oh)
3444{
3445 int r;
dc6d1cda 3446 unsigned long flags;
63c85238
PW
3447
3448 if (!oh)
3449 return -EINVAL;
3450
dc6d1cda
PW
3451 spin_lock_irqsave(&oh->_lock, flags);
3452 r = _enable(oh);
3453 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3454
3455 return r;
3456}
3457
3458/**
3459 * omap_hwmod_idle - idle an omap_hwmod
3460 * @oh: struct omap_hwmod *
3461 *
74ff3a68 3462 * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
63c85238
PW
3463 * Returns -EINVAL on error or passes along the return value from _idle().
3464 */
3465int omap_hwmod_idle(struct omap_hwmod *oh)
3466{
dc6d1cda
PW
3467 unsigned long flags;
3468
63c85238
PW
3469 if (!oh)
3470 return -EINVAL;
3471
dc6d1cda
PW
3472 spin_lock_irqsave(&oh->_lock, flags);
3473 _idle(oh);
3474 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3475
3476 return 0;
3477}
3478
3479/**
3480 * omap_hwmod_shutdown - shutdown an omap_hwmod
3481 * @oh: struct omap_hwmod *
3482 *
74ff3a68 3483 * Shutdown an omap_hwmod @oh. Intended to be called by
63c85238
PW
3484 * omap_device_shutdown(). Returns -EINVAL on error or passes along
3485 * the return value from _shutdown().
3486 */
3487int omap_hwmod_shutdown(struct omap_hwmod *oh)
3488{
dc6d1cda
PW
3489 unsigned long flags;
3490
63c85238
PW
3491 if (!oh)
3492 return -EINVAL;
3493
dc6d1cda 3494 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3495 _shutdown(oh);
dc6d1cda 3496 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3497
3498 return 0;
3499}
3500
3501/**
3502 * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
3503 * @oh: struct omap_hwmod *oh
3504 *
3505 * Intended to be called by the omap_device code.
3506 */
3507int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
3508{
dc6d1cda
PW
3509 unsigned long flags;
3510
3511 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3512 _enable_clocks(oh);
dc6d1cda 3513 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3514
3515 return 0;
3516}
3517
3518/**
3519 * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
3520 * @oh: struct omap_hwmod *oh
3521 *
3522 * Intended to be called by the omap_device code.
3523 */
3524int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
3525{
dc6d1cda
PW
3526 unsigned long flags;
3527
3528 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3529 _disable_clocks(oh);
dc6d1cda 3530 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3531
3532 return 0;
3533}
3534
3535/**
3536 * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
3537 * @oh: struct omap_hwmod *oh
3538 *
3539 * Intended to be called by drivers and core code when all posted
3540 * writes to a device must complete before continuing further
3541 * execution (for example, after clearing some device IRQSTATUS
3542 * register bits)
3543 *
3544 * XXX what about targets with multiple OCP threads?
3545 */
3546void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
3547{
3548 BUG_ON(!oh);
3549
43b40992 3550 if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
4f8a428d
RK
3551 WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
3552 oh->name);
63c85238
PW
3553 return;
3554 }
3555
3556 /*
3557 * Forces posted writes to complete on the OCP thread handling
3558 * register writes
3559 */
cc7a1d2a 3560 omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
63c85238
PW
3561}
3562
3563/**
3564 * omap_hwmod_reset - reset the hwmod
3565 * @oh: struct omap_hwmod *
3566 *
3567 * Under some conditions, a driver may wish to reset the entire device.
3568 * Called from omap_device code. Returns -EINVAL on error or passes along
9b579114 3569 * the return value from _reset().
63c85238
PW
3570 */
3571int omap_hwmod_reset(struct omap_hwmod *oh)
3572{
3573 int r;
dc6d1cda 3574 unsigned long flags;
63c85238 3575
9b579114 3576 if (!oh)
63c85238
PW
3577 return -EINVAL;
3578
dc6d1cda 3579 spin_lock_irqsave(&oh->_lock, flags);
63c85238 3580 r = _reset(oh);
dc6d1cda 3581 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3582
3583 return r;
3584}
3585
5e8370f1
PW
3586/*
3587 * IP block data retrieval functions
3588 */
3589
63c85238
PW
3590/**
3591 * omap_hwmod_count_resources - count number of struct resources needed by hwmod
3592 * @oh: struct omap_hwmod *
dad4191d 3593 * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
63c85238
PW
3594 *
3595 * Count the number of struct resource array elements necessary to
3596 * contain omap_hwmod @oh resources. Intended to be called by code
3597 * that registers omap_devices. Intended to be used to determine the
3598 * size of a dynamically-allocated struct resource array, before
3599 * calling omap_hwmod_fill_resources(). Returns the number of struct
3600 * resource array elements needed.
3601 *
3602 * XXX This code is not optimized. It could attempt to merge adjacent
3603 * resource IDs.
3604 *
3605 */
dad4191d 3606int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
63c85238 3607{
dad4191d 3608 int ret = 0;
63c85238 3609
dad4191d
PU
3610 if (flags & IORESOURCE_IRQ)
3611 ret += _count_mpu_irqs(oh);
63c85238 3612
dad4191d
PU
3613 if (flags & IORESOURCE_DMA)
3614 ret += _count_sdma_reqs(oh);
2221b5cd 3615
dad4191d
PU
3616 if (flags & IORESOURCE_MEM) {
3617 int i = 0;
3618 struct omap_hwmod_ocp_if *os;
3619 struct list_head *p = oh->slave_ports.next;
3620
3621 while (i < oh->slaves_cnt) {
3622 os = _fetch_next_ocp_if(&p, &i);
3623 ret += _count_ocp_if_addr_spaces(os);
3624 }
5d95dde7 3625 }
63c85238
PW
3626
3627 return ret;
3628}
3629
3630/**
3631 * omap_hwmod_fill_resources - fill struct resource array with hwmod data
3632 * @oh: struct omap_hwmod *
3633 * @res: pointer to the first element of an array of struct resource to fill
3634 *
3635 * Fill the struct resource array @res with resource data from the
3636 * omap_hwmod @oh. Intended to be called by code that registers
3637 * omap_devices. See also omap_hwmod_count_resources(). Returns the
3638 * number of array elements filled.
3639 */
3640int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
3641{
5d95dde7 3642 struct omap_hwmod_ocp_if *os;
11cd4b94 3643 struct list_head *p;
5d95dde7 3644 int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
63c85238
PW
3645 int r = 0;
3646
3647 /* For each IRQ, DMA, memory area, fill in array.*/
3648
212738a4
PW
3649 mpu_irqs_cnt = _count_mpu_irqs(oh);
3650 for (i = 0; i < mpu_irqs_cnt; i++) {
718bfd76
PW
3651 (res + r)->name = (oh->mpu_irqs + i)->name;
3652 (res + r)->start = (oh->mpu_irqs + i)->irq;
3653 (res + r)->end = (oh->mpu_irqs + i)->irq;
63c85238
PW
3654 (res + r)->flags = IORESOURCE_IRQ;
3655 r++;
3656 }
3657
bc614958
PW
3658 sdma_reqs_cnt = _count_sdma_reqs(oh);
3659 for (i = 0; i < sdma_reqs_cnt; i++) {
9ee9fff9
BC
3660 (res + r)->name = (oh->sdma_reqs + i)->name;
3661 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
3662 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
63c85238
PW
3663 (res + r)->flags = IORESOURCE_DMA;
3664 r++;
3665 }
3666
11cd4b94 3667 p = oh->slave_ports.next;
2221b5cd 3668
5d95dde7
PW
3669 i = 0;
3670 while (i < oh->slaves_cnt) {
11cd4b94 3671 os = _fetch_next_ocp_if(&p, &i);
78183f3f 3672 addr_cnt = _count_ocp_if_addr_spaces(os);
63c85238 3673
78183f3f 3674 for (j = 0; j < addr_cnt; j++) {
cd503802 3675 (res + r)->name = (os->addr + j)->name;
63c85238
PW
3676 (res + r)->start = (os->addr + j)->pa_start;
3677 (res + r)->end = (os->addr + j)->pa_end;
3678 (res + r)->flags = IORESOURCE_MEM;
3679 r++;
3680 }
3681 }
3682
3683 return r;
3684}
3685
b82b04e8
VH
3686/**
3687 * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
3688 * @oh: struct omap_hwmod *
3689 * @res: pointer to the array of struct resource to fill
3690 *
3691 * Fill the struct resource array @res with dma resource data from the
3692 * omap_hwmod @oh. Intended to be called by code that registers
3693 * omap_devices. See also omap_hwmod_count_resources(). Returns the
3694 * number of array elements filled.
3695 */
3696int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
3697{
3698 int i, sdma_reqs_cnt;
3699 int r = 0;
3700
3701 sdma_reqs_cnt = _count_sdma_reqs(oh);
3702 for (i = 0; i < sdma_reqs_cnt; i++) {
3703 (res + r)->name = (oh->sdma_reqs + i)->name;
3704 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
3705 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
3706 (res + r)->flags = IORESOURCE_DMA;
3707 r++;
3708 }
3709
3710 return r;
3711}
3712
5e8370f1
PW
3713/**
3714 * omap_hwmod_get_resource_byname - fetch IP block integration data by name
3715 * @oh: struct omap_hwmod * to operate on
3716 * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
3717 * @name: pointer to the name of the data to fetch (optional)
3718 * @rsrc: pointer to a struct resource, allocated by the caller
3719 *
3720 * Retrieve MPU IRQ, SDMA request line, or address space start/end
3721 * data for the IP block pointed to by @oh. The data will be filled
3722 * into a struct resource record pointed to by @rsrc. The struct
3723 * resource must be allocated by the caller. When @name is non-null,
3724 * the data associated with the matching entry in the IRQ/SDMA/address
3725 * space hwmod data arrays will be returned. If @name is null, the
3726 * first array entry will be returned. Data order is not meaningful
3727 * in hwmod data, so callers are strongly encouraged to use a non-null
3728 * @name whenever possible to avoid unpredictable effects if hwmod
3729 * data is later added that causes data ordering to change. This
3730 * function is only intended for use by OMAP core code. Device
3731 * drivers should not call this function - the appropriate bus-related
3732 * data accessor functions should be used instead. Returns 0 upon
3733 * success or a negative error code upon error.
3734 */
3735int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
3736 const char *name, struct resource *rsrc)
3737{
3738 int r;
3739 unsigned int irq, dma;
3740 u32 pa_start, pa_end;
3741
3742 if (!oh || !rsrc)
3743 return -EINVAL;
3744
3745 if (type == IORESOURCE_IRQ) {
3746 r = _get_mpu_irq_by_name(oh, name, &irq);
3747 if (r)
3748 return r;
3749
3750 rsrc->start = irq;
3751 rsrc->end = irq;
3752 } else if (type == IORESOURCE_DMA) {
3753 r = _get_sdma_req_by_name(oh, name, &dma);
3754 if (r)
3755 return r;
3756
3757 rsrc->start = dma;
3758 rsrc->end = dma;
3759 } else if (type == IORESOURCE_MEM) {
3760 r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
3761 if (r)
3762 return r;
3763
3764 rsrc->start = pa_start;
3765 rsrc->end = pa_end;
3766 } else {
3767 return -EINVAL;
3768 }
3769
3770 rsrc->flags = type;
3771 rsrc->name = name;
3772
3773 return 0;
3774}
3775
63c85238
PW
3776/**
3777 * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
3778 * @oh: struct omap_hwmod *
3779 *
3780 * Return the powerdomain pointer associated with the OMAP module
3781 * @oh's main clock. If @oh does not have a main clk, return the
3782 * powerdomain associated with the interface clock associated with the
3783 * module's MPU port. (XXX Perhaps this should use the SDMA port
3784 * instead?) Returns NULL on error, or a struct powerdomain * on
3785 * success.
3786 */
3787struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
3788{
3789 struct clk *c;
2d6141ba 3790 struct omap_hwmod_ocp_if *oi;
f5dd3bb5 3791 struct clockdomain *clkdm;
f5dd3bb5 3792 struct clk_hw_omap *clk;
63c85238
PW
3793
3794 if (!oh)
3795 return NULL;
3796
f5dd3bb5
RN
3797 if (oh->clkdm)
3798 return oh->clkdm->pwrdm.ptr;
3799
63c85238
PW
3800 if (oh->_clk) {
3801 c = oh->_clk;
3802 } else {
2d6141ba
PW
3803 oi = _find_mpu_rt_port(oh);
3804 if (!oi)
63c85238 3805 return NULL;
2d6141ba 3806 c = oi->_clk;
63c85238
PW
3807 }
3808
f5dd3bb5
RN
3809 clk = to_clk_hw_omap(__clk_get_hw(c));
3810 clkdm = clk->clkdm;
f5dd3bb5 3811 if (!clkdm)
d5647c18
TG
3812 return NULL;
3813
f5dd3bb5 3814 return clkdm->pwrdm.ptr;
63c85238
PW
3815}
3816
db2a60bf
PW
3817/**
3818 * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
3819 * @oh: struct omap_hwmod *
3820 *
3821 * Returns the virtual address corresponding to the beginning of the
3822 * module's register target, in the address range that is intended to
3823 * be used by the MPU. Returns the virtual address upon success or NULL
3824 * upon error.
3825 */
3826void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
3827{
3828 if (!oh)
3829 return NULL;
3830
3831 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
3832 return NULL;
3833
3834 if (oh->_state == _HWMOD_STATE_UNKNOWN)
3835 return NULL;
3836
3837 return oh->_mpu_rt_va;
3838}
3839
63c85238
PW
3840/**
3841 * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
3842 * @oh: struct omap_hwmod *
3843 * @init_oh: struct omap_hwmod * (initiator)
3844 *
3845 * Add a sleep dependency between the initiator @init_oh and @oh.
3846 * Intended to be called by DSP/Bridge code via platform_data for the
3847 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3848 * code needs to add/del initiator dependencies dynamically
3849 * before/after accessing a device. Returns the return value from
3850 * _add_initiator_dep().
3851 *
3852 * XXX Keep a usecount in the clockdomain code
3853 */
3854int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
3855 struct omap_hwmod *init_oh)
3856{
3857 return _add_initiator_dep(oh, init_oh);
3858}
3859
3860/*
3861 * XXX what about functions for drivers to save/restore ocp_sysconfig
3862 * for context save/restore operations?
3863 */
3864
3865/**
3866 * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
3867 * @oh: struct omap_hwmod *
3868 * @init_oh: struct omap_hwmod * (initiator)
3869 *
3870 * Remove a sleep dependency between the initiator @init_oh and @oh.
3871 * Intended to be called by DSP/Bridge code via platform_data for the
3872 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3873 * code needs to add/del initiator dependencies dynamically
3874 * before/after accessing a device. Returns the return value from
3875 * _del_initiator_dep().
3876 *
3877 * XXX Keep a usecount in the clockdomain code
3878 */
3879int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
3880 struct omap_hwmod *init_oh)
3881{
3882 return _del_initiator_dep(oh, init_oh);
3883}
3884
63c85238
PW
3885/**
3886 * omap_hwmod_enable_wakeup - allow device to wake up the system
3887 * @oh: struct omap_hwmod *
3888 *
3889 * Sets the module OCP socket ENAWAKEUP bit to allow the module to
2a1cc144
G
3890 * send wakeups to the PRCM, and enable I/O ring wakeup events for
3891 * this IP block if it has dynamic mux entries. Eventually this
3892 * should set PRCM wakeup registers to cause the PRCM to receive
3893 * wakeup events from the module. Does not set any wakeup routing
3894 * registers beyond this point - if the module is to wake up any other
3895 * module or subsystem, that must be set separately. Called by
3896 * omap_device code. Returns -EINVAL on error or 0 upon success.
63c85238
PW
3897 */
3898int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
3899{
dc6d1cda 3900 unsigned long flags;
5a7ddcbd 3901 u32 v;
dc6d1cda 3902
dc6d1cda 3903 spin_lock_irqsave(&oh->_lock, flags);
2a1cc144
G
3904
3905 if (oh->class->sysc &&
3906 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3907 v = oh->_sysc_cache;
3908 _enable_wakeup(oh, &v);
3909 _write_sysconfig(v, oh);
3910 }
3911
eceec009 3912 _set_idle_ioring_wakeup(oh, true);
dc6d1cda 3913 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3914
3915 return 0;
3916}
3917
3918/**
3919 * omap_hwmod_disable_wakeup - prevent device from waking the system
3920 * @oh: struct omap_hwmod *
3921 *
3922 * Clears the module OCP socket ENAWAKEUP bit to prevent the module
2a1cc144
G
3923 * from sending wakeups to the PRCM, and disable I/O ring wakeup
3924 * events for this IP block if it has dynamic mux entries. Eventually
3925 * this should clear PRCM wakeup registers to cause the PRCM to ignore
3926 * wakeup events from the module. Does not set any wakeup routing
3927 * registers beyond this point - if the module is to wake up any other
3928 * module or subsystem, that must be set separately. Called by
3929 * omap_device code. Returns -EINVAL on error or 0 upon success.
63c85238
PW
3930 */
3931int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
3932{
dc6d1cda 3933 unsigned long flags;
5a7ddcbd 3934 u32 v;
dc6d1cda 3935
dc6d1cda 3936 spin_lock_irqsave(&oh->_lock, flags);
2a1cc144
G
3937
3938 if (oh->class->sysc &&
3939 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3940 v = oh->_sysc_cache;
3941 _disable_wakeup(oh, &v);
3942 _write_sysconfig(v, oh);
3943 }
3944
eceec009 3945 _set_idle_ioring_wakeup(oh, false);
dc6d1cda 3946 spin_unlock_irqrestore(&oh->_lock, flags);
63c85238
PW
3947
3948 return 0;
3949}
43b40992 3950
aee48e3c
PW
3951/**
3952 * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
3953 * contained in the hwmod module.
3954 * @oh: struct omap_hwmod *
3955 * @name: name of the reset line to lookup and assert
3956 *
3957 * Some IP like dsp, ipu or iva contain processor that require
3958 * an HW reset line to be assert / deassert in order to enable fully
3959 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3960 * yet supported on this OMAP; otherwise, passes along the return value
3961 * from _assert_hardreset().
3962 */
3963int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
3964{
3965 int ret;
dc6d1cda 3966 unsigned long flags;
aee48e3c
PW
3967
3968 if (!oh)
3969 return -EINVAL;
3970
dc6d1cda 3971 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 3972 ret = _assert_hardreset(oh, name);
dc6d1cda 3973 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
3974
3975 return ret;
3976}
3977
3978/**
3979 * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
3980 * contained in the hwmod module.
3981 * @oh: struct omap_hwmod *
3982 * @name: name of the reset line to look up and deassert
3983 *
3984 * Some IP like dsp, ipu or iva contain processor that require
3985 * an HW reset line to be assert / deassert in order to enable fully
3986 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3987 * yet supported on this OMAP; otherwise, passes along the return value
3988 * from _deassert_hardreset().
3989 */
3990int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
3991{
3992 int ret;
dc6d1cda 3993 unsigned long flags;
aee48e3c
PW
3994
3995 if (!oh)
3996 return -EINVAL;
3997
dc6d1cda 3998 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 3999 ret = _deassert_hardreset(oh, name);
dc6d1cda 4000 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
4001
4002 return ret;
4003}
4004
4005/**
4006 * omap_hwmod_read_hardreset - read the HW reset line state of submodules
4007 * contained in the hwmod module
4008 * @oh: struct omap_hwmod *
4009 * @name: name of the reset line to look up and read
4010 *
4011 * Return the current state of the hwmod @oh's reset line named @name:
4012 * returns -EINVAL upon parameter error or if this operation
4013 * is unsupported on the current OMAP; otherwise, passes along the return
4014 * value from _read_hardreset().
4015 */
4016int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
4017{
4018 int ret;
dc6d1cda 4019 unsigned long flags;
aee48e3c
PW
4020
4021 if (!oh)
4022 return -EINVAL;
4023
dc6d1cda 4024 spin_lock_irqsave(&oh->_lock, flags);
aee48e3c 4025 ret = _read_hardreset(oh, name);
dc6d1cda 4026 spin_unlock_irqrestore(&oh->_lock, flags);
aee48e3c
PW
4027
4028 return ret;
4029}
4030
4031
43b40992
PW
4032/**
4033 * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
4034 * @classname: struct omap_hwmod_class name to search for
4035 * @fn: callback function pointer to call for each hwmod in class @classname
4036 * @user: arbitrary context data to pass to the callback function
4037 *
ce35b244
BC
4038 * For each omap_hwmod of class @classname, call @fn.
4039 * If the callback function returns something other than
43b40992
PW
4040 * zero, the iterator is terminated, and the callback function's return
4041 * value is passed back to the caller. Returns 0 upon success, -EINVAL
4042 * if @classname or @fn are NULL, or passes back the error code from @fn.
4043 */
4044int omap_hwmod_for_each_by_class(const char *classname,
4045 int (*fn)(struct omap_hwmod *oh,
4046 void *user),
4047 void *user)
4048{
4049 struct omap_hwmod *temp_oh;
4050 int ret = 0;
4051
4052 if (!classname || !fn)
4053 return -EINVAL;
4054
4055 pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
4056 __func__, classname);
4057
43b40992
PW
4058 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
4059 if (!strcmp(temp_oh->class->name, classname)) {
4060 pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
4061 __func__, temp_oh->name);
4062 ret = (*fn)(temp_oh, user);
4063 if (ret)
4064 break;
4065 }
4066 }
4067
43b40992
PW
4068 if (ret)
4069 pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
4070 __func__, ret);
4071
4072 return ret;
4073}
4074
2092e5cc
PW
4075/**
4076 * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
4077 * @oh: struct omap_hwmod *
4078 * @state: state that _setup() should leave the hwmod in
4079 *
550c8092 4080 * Sets the hwmod state that @oh will enter at the end of _setup()
64813c3f
PW
4081 * (called by omap_hwmod_setup_*()). See also the documentation
4082 * for _setup_postsetup(), above. Returns 0 upon success or
4083 * -EINVAL if there is a problem with the arguments or if the hwmod is
4084 * in the wrong state.
2092e5cc
PW
4085 */
4086int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
4087{
4088 int ret;
dc6d1cda 4089 unsigned long flags;
2092e5cc
PW
4090
4091 if (!oh)
4092 return -EINVAL;
4093
4094 if (state != _HWMOD_STATE_DISABLED &&
4095 state != _HWMOD_STATE_ENABLED &&
4096 state != _HWMOD_STATE_IDLE)
4097 return -EINVAL;
4098
dc6d1cda 4099 spin_lock_irqsave(&oh->_lock, flags);
2092e5cc
PW
4100
4101 if (oh->_state != _HWMOD_STATE_REGISTERED) {
4102 ret = -EINVAL;
4103 goto ohsps_unlock;
4104 }
4105
4106 oh->_postsetup_state = state;
4107 ret = 0;
4108
4109ohsps_unlock:
dc6d1cda 4110 spin_unlock_irqrestore(&oh->_lock, flags);
2092e5cc
PW
4111
4112 return ret;
4113}
c80705aa
KH
4114
4115/**
4116 * omap_hwmod_get_context_loss_count - get lost context count
4117 * @oh: struct omap_hwmod *
4118 *
e6d3a8b0
RN
4119 * Returns the context loss count of associated @oh
4120 * upon success, or zero if no context loss data is available.
c80705aa 4121 *
e6d3a8b0
RN
4122 * On OMAP4, this queries the per-hwmod context loss register,
4123 * assuming one exists. If not, or on OMAP2/3, this queries the
4124 * enclosing powerdomain context loss count.
c80705aa 4125 */
fc013873 4126int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
c80705aa
KH
4127{
4128 struct powerdomain *pwrdm;
4129 int ret = 0;
4130
e6d3a8b0
RN
4131 if (soc_ops.get_context_lost)
4132 return soc_ops.get_context_lost(oh);
4133
c80705aa
KH
4134 pwrdm = omap_hwmod_get_pwrdm(oh);
4135 if (pwrdm)
4136 ret = pwrdm_get_context_loss_count(pwrdm);
4137
4138 return ret;
4139}
43b01643
PW
4140
4141/**
4142 * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
4143 * @oh: struct omap_hwmod *
4144 *
4145 * Prevent the hwmod @oh from being reset during the setup process.
4146 * Intended for use by board-*.c files on boards with devices that
4147 * cannot tolerate being reset. Must be called before the hwmod has
4148 * been set up. Returns 0 upon success or negative error code upon
4149 * failure.
4150 */
4151int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
4152{
4153 if (!oh)
4154 return -EINVAL;
4155
4156 if (oh->_state != _HWMOD_STATE_REGISTERED) {
4157 pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
4158 oh->name);
4159 return -EINVAL;
4160 }
4161
4162 oh->flags |= HWMOD_INIT_NO_RESET;
4163
4164 return 0;
4165}
abc2d545
TK
4166
4167/**
4168 * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
4169 * @oh: struct omap_hwmod * containing hwmod mux entries
4170 * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
4171 * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
4172 *
4173 * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
4174 * entry number @pad_idx for the hwmod @oh, trigger the interrupt
4175 * service routine for the hwmod's mpu_irqs array index @irq_idx. If
4176 * this function is not called for a given pad_idx, then the ISR
4177 * associated with @oh's first MPU IRQ will be triggered when an I/O
4178 * pad wakeup occurs on that pad. Note that @pad_idx is the index of
4179 * the _dynamic or wakeup_ entry: if there are other entries not
4180 * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
4181 * entries are NOT COUNTED in the dynamic pad index. This function
4182 * must be called separately for each pad that requires its interrupt
4183 * to be re-routed this way. Returns -EINVAL if there is an argument
4184 * problem or if @oh does not have hwmod mux entries or MPU IRQs;
4185 * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
4186 *
4187 * XXX This function interface is fragile. Rather than using array
4188 * indexes, which are subject to unpredictable change, it should be
4189 * using hwmod IRQ names, and some other stable key for the hwmod mux
4190 * pad records.
4191 */
4192int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
4193{
4194 int nr_irqs;
4195
4196 might_sleep();
4197
4198 if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
4199 pad_idx >= oh->mux->nr_pads_dynamic)
4200 return -EINVAL;
4201
4202 /* Check the number of available mpu_irqs */
4203 for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
4204 ;
4205
4206 if (irq_idx >= nr_irqs)
4207 return -EINVAL;
4208
4209 if (!oh->mux->irqs) {
4210 /* XXX What frees this? */
4211 oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
4212 GFP_KERNEL);
4213 if (!oh->mux->irqs)
4214 return -ENOMEM;
4215 }
4216 oh->mux->irqs[pad_idx] = irq_idx;
4217
4218 return 0;
4219}
9ebfd285
KH
4220
4221/**
4222 * omap_hwmod_init - initialize the hwmod code
4223 *
4224 * Sets up some function pointers needed by the hwmod code to operate on the
4225 * currently-booted SoC. Intended to be called once during kernel init
4226 * before any hwmods are registered. No return value.
4227 */
4228void __init omap_hwmod_init(void)
4229{
ff4ae5d9
PW
4230 if (cpu_is_omap24xx()) {
4231 soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
4232 soc_ops.assert_hardreset = _omap2_assert_hardreset;
4233 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4234 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
4235 } else if (cpu_is_omap34xx()) {
4236 soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
b8249cf2
KH
4237 soc_ops.assert_hardreset = _omap2_assert_hardreset;
4238 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4239 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
debcd1f8 4240 } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
9ebfd285
KH
4241 soc_ops.enable_module = _omap4_enable_module;
4242 soc_ops.disable_module = _omap4_disable_module;
8f6aa8ee 4243 soc_ops.wait_target_ready = _omap4_wait_target_ready;
b8249cf2
KH
4244 soc_ops.assert_hardreset = _omap4_assert_hardreset;
4245 soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
4246 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
0a179eaa 4247 soc_ops.init_clkdm = _init_clkdm;
e6d3a8b0
RN
4248 soc_ops.update_context_lost = _omap4_update_context_lost;
4249 soc_ops.get_context_lost = _omap4_get_context_lost;
c8b428a5
AM
4250 } else if (soc_is_am43xx()) {
4251 soc_ops.enable_module = _omap4_enable_module;
4252 soc_ops.disable_module = _omap4_disable_module;
4253 soc_ops.wait_target_ready = _omap4_wait_target_ready;
4254 soc_ops.assert_hardreset = _omap4_assert_hardreset;
4255 soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
4256 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
4257 soc_ops.init_clkdm = _init_clkdm;
1688bf19
VH
4258 } else if (soc_is_am33xx()) {
4259 soc_ops.enable_module = _am33xx_enable_module;
4260 soc_ops.disable_module = _am33xx_disable_module;
4261 soc_ops.wait_target_ready = _am33xx_wait_target_ready;
4262 soc_ops.assert_hardreset = _am33xx_assert_hardreset;
4263 soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
4264 soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
4265 soc_ops.init_clkdm = _init_clkdm;
8f6aa8ee
KH
4266 } else {
4267 WARN(1, "omap_hwmod: unknown SoC type\n");
9ebfd285
KH
4268 }
4269
4270 inited = true;
4271}
68c9a95e
TL
4272
4273/**
4274 * omap_hwmod_get_main_clk - get pointer to main clock name
4275 * @oh: struct omap_hwmod *
4276 *
4277 * Returns the main clock name assocated with @oh upon success,
4278 * or NULL if @oh is NULL.
4279 */
4280const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
4281{
4282 if (!oh)
4283 return NULL;
4284
4285 return oh->main_clk;
4286}